162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * drivers/i2c/busses/i2c-mt7621.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Steven Liu <steven_liu@mediatek.com> 662306a36Sopenharmony_ci * Copyright (C) 2016 Michael Lee <igvtee@gmail.com> 762306a36Sopenharmony_ci * Copyright (C) 2018 Jan Breuer <jan.breuer@jaybee.cz> 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Improve driver for i2cdetect from i2c-tools to detect i2c devices on the bus. 1062306a36Sopenharmony_ci * (C) 2014 Sittisak <sittisaks@hotmail.com> 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#include <linux/clk.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/i2c.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <linux/iopoll.h> 1862306a36Sopenharmony_ci#include <linux/module.h> 1962306a36Sopenharmony_ci#include <linux/of.h> 2062306a36Sopenharmony_ci#include <linux/platform_device.h> 2162306a36Sopenharmony_ci#include <linux/reset.h> 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#define REG_SM0CFG2_REG 0x28 2462306a36Sopenharmony_ci#define REG_SM0CTL0_REG 0x40 2562306a36Sopenharmony_ci#define REG_SM0CTL1_REG 0x44 2662306a36Sopenharmony_ci#define REG_SM0D0_REG 0x50 2762306a36Sopenharmony_ci#define REG_SM0D1_REG 0x54 2862306a36Sopenharmony_ci#define REG_PINTEN_REG 0x5c 2962306a36Sopenharmony_ci#define REG_PINTST_REG 0x60 3062306a36Sopenharmony_ci#define REG_PINTCL_REG 0x64 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci/* REG_SM0CFG2_REG */ 3362306a36Sopenharmony_ci#define SM0CFG2_IS_AUTOMODE BIT(0) 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* REG_SM0CTL0_REG */ 3662306a36Sopenharmony_ci#define SM0CTL0_ODRAIN BIT(31) 3762306a36Sopenharmony_ci#define SM0CTL0_CLK_DIV_MASK (0x7ff << 16) 3862306a36Sopenharmony_ci#define SM0CTL0_CLK_DIV_MAX 0x7ff 3962306a36Sopenharmony_ci#define SM0CTL0_CS_STATUS BIT(4) 4062306a36Sopenharmony_ci#define SM0CTL0_SCL_STATE BIT(3) 4162306a36Sopenharmony_ci#define SM0CTL0_SDA_STATE BIT(2) 4262306a36Sopenharmony_ci#define SM0CTL0_EN BIT(1) 4362306a36Sopenharmony_ci#define SM0CTL0_SCL_STRETCH BIT(0) 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* REG_SM0CTL1_REG */ 4662306a36Sopenharmony_ci#define SM0CTL1_ACK_MASK (0xff << 16) 4762306a36Sopenharmony_ci#define SM0CTL1_PGLEN_MASK (0x7 << 8) 4862306a36Sopenharmony_ci#define SM0CTL1_PGLEN(x) ((((x) - 1) << 8) & SM0CTL1_PGLEN_MASK) 4962306a36Sopenharmony_ci#define SM0CTL1_READ (5 << 4) 5062306a36Sopenharmony_ci#define SM0CTL1_READ_LAST (4 << 4) 5162306a36Sopenharmony_ci#define SM0CTL1_STOP (3 << 4) 5262306a36Sopenharmony_ci#define SM0CTL1_WRITE (2 << 4) 5362306a36Sopenharmony_ci#define SM0CTL1_START (1 << 4) 5462306a36Sopenharmony_ci#define SM0CTL1_MODE_MASK (0x7 << 4) 5562306a36Sopenharmony_ci#define SM0CTL1_TRI BIT(0) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci/* timeout waiting for I2C devices to respond */ 5862306a36Sopenharmony_ci#define TIMEOUT_MS 1000 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistruct mtk_i2c { 6162306a36Sopenharmony_ci void __iomem *base; 6262306a36Sopenharmony_ci struct device *dev; 6362306a36Sopenharmony_ci struct i2c_adapter adap; 6462306a36Sopenharmony_ci u32 bus_freq; 6562306a36Sopenharmony_ci u32 clk_div; 6662306a36Sopenharmony_ci u32 flags; 6762306a36Sopenharmony_ci struct clk *clk; 6862306a36Sopenharmony_ci}; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_cistatic int mtk_i2c_wait_idle(struct mtk_i2c *i2c) 7162306a36Sopenharmony_ci{ 7262306a36Sopenharmony_ci int ret; 7362306a36Sopenharmony_ci u32 val; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci ret = readl_relaxed_poll_timeout(i2c->base + REG_SM0CTL1_REG, 7662306a36Sopenharmony_ci val, !(val & SM0CTL1_TRI), 7762306a36Sopenharmony_ci 10, TIMEOUT_MS * 1000); 7862306a36Sopenharmony_ci if (ret) 7962306a36Sopenharmony_ci dev_dbg(i2c->dev, "idle err(%d)\n", ret); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci return ret; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic void mtk_i2c_reset(struct mtk_i2c *i2c) 8562306a36Sopenharmony_ci{ 8662306a36Sopenharmony_ci int ret; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci ret = device_reset(i2c->adap.dev.parent); 8962306a36Sopenharmony_ci if (ret) 9062306a36Sopenharmony_ci dev_err(i2c->dev, "I2C reset failed!\n"); 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci /* 9362306a36Sopenharmony_ci * Don't set SM0CTL0_ODRAIN as its bit meaning is inverted. To 9462306a36Sopenharmony_ci * configure open-drain mode, this bit needs to be cleared. 9562306a36Sopenharmony_ci */ 9662306a36Sopenharmony_ci iowrite32(((i2c->clk_div << 16) & SM0CTL0_CLK_DIV_MASK) | SM0CTL0_EN | 9762306a36Sopenharmony_ci SM0CTL0_SCL_STRETCH, i2c->base + REG_SM0CTL0_REG); 9862306a36Sopenharmony_ci iowrite32(0, i2c->base + REG_SM0CFG2_REG); 9962306a36Sopenharmony_ci} 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistatic void mtk_i2c_dump_reg(struct mtk_i2c *i2c) 10262306a36Sopenharmony_ci{ 10362306a36Sopenharmony_ci dev_dbg(i2c->dev, 10462306a36Sopenharmony_ci "SM0CFG2 %08x, SM0CTL0 %08x, SM0CTL1 %08x, SM0D0 %08x, SM0D1 %08x\n", 10562306a36Sopenharmony_ci ioread32(i2c->base + REG_SM0CFG2_REG), 10662306a36Sopenharmony_ci ioread32(i2c->base + REG_SM0CTL0_REG), 10762306a36Sopenharmony_ci ioread32(i2c->base + REG_SM0CTL1_REG), 10862306a36Sopenharmony_ci ioread32(i2c->base + REG_SM0D0_REG), 10962306a36Sopenharmony_ci ioread32(i2c->base + REG_SM0D1_REG)); 11062306a36Sopenharmony_ci} 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_cistatic int mtk_i2c_check_ack(struct mtk_i2c *i2c, u32 expected) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci u32 ack = readl_relaxed(i2c->base + REG_SM0CTL1_REG); 11562306a36Sopenharmony_ci u32 ack_expected = (expected << 16) & SM0CTL1_ACK_MASK; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci return ((ack & ack_expected) == ack_expected) ? 0 : -ENXIO; 11862306a36Sopenharmony_ci} 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_cistatic int mtk_i2c_master_start(struct mtk_i2c *i2c) 12162306a36Sopenharmony_ci{ 12262306a36Sopenharmony_ci iowrite32(SM0CTL1_START | SM0CTL1_TRI, i2c->base + REG_SM0CTL1_REG); 12362306a36Sopenharmony_ci return mtk_i2c_wait_idle(i2c); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic int mtk_i2c_master_stop(struct mtk_i2c *i2c) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci iowrite32(SM0CTL1_STOP | SM0CTL1_TRI, i2c->base + REG_SM0CTL1_REG); 12962306a36Sopenharmony_ci return mtk_i2c_wait_idle(i2c); 13062306a36Sopenharmony_ci} 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistatic int mtk_i2c_master_cmd(struct mtk_i2c *i2c, u32 cmd, int page_len) 13362306a36Sopenharmony_ci{ 13462306a36Sopenharmony_ci iowrite32(cmd | SM0CTL1_TRI | SM0CTL1_PGLEN(page_len), 13562306a36Sopenharmony_ci i2c->base + REG_SM0CTL1_REG); 13662306a36Sopenharmony_ci return mtk_i2c_wait_idle(i2c); 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic int mtk_i2c_master_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, 14062306a36Sopenharmony_ci int num) 14162306a36Sopenharmony_ci{ 14262306a36Sopenharmony_ci struct mtk_i2c *i2c; 14362306a36Sopenharmony_ci struct i2c_msg *pmsg; 14462306a36Sopenharmony_ci u16 addr; 14562306a36Sopenharmony_ci int i, j, ret, len, page_len; 14662306a36Sopenharmony_ci u32 cmd; 14762306a36Sopenharmony_ci u32 data[2]; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci i2c = i2c_get_adapdata(adap); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci for (i = 0; i < num; i++) { 15262306a36Sopenharmony_ci pmsg = &msgs[i]; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci /* wait hardware idle */ 15562306a36Sopenharmony_ci ret = mtk_i2c_wait_idle(i2c); 15662306a36Sopenharmony_ci if (ret) 15762306a36Sopenharmony_ci goto err_timeout; 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci /* start sequence */ 16062306a36Sopenharmony_ci ret = mtk_i2c_master_start(i2c); 16162306a36Sopenharmony_ci if (ret) 16262306a36Sopenharmony_ci goto err_timeout; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci /* write address */ 16562306a36Sopenharmony_ci if (pmsg->flags & I2C_M_TEN) { 16662306a36Sopenharmony_ci /* 10 bits address */ 16762306a36Sopenharmony_ci addr = 0xf0 | ((pmsg->addr >> 7) & 0x06); 16862306a36Sopenharmony_ci addr |= (pmsg->addr & 0xff) << 8; 16962306a36Sopenharmony_ci if (pmsg->flags & I2C_M_RD) 17062306a36Sopenharmony_ci addr |= 1; 17162306a36Sopenharmony_ci iowrite32(addr, i2c->base + REG_SM0D0_REG); 17262306a36Sopenharmony_ci ret = mtk_i2c_master_cmd(i2c, SM0CTL1_WRITE, 2); 17362306a36Sopenharmony_ci if (ret) 17462306a36Sopenharmony_ci goto err_timeout; 17562306a36Sopenharmony_ci } else { 17662306a36Sopenharmony_ci /* 7 bits address */ 17762306a36Sopenharmony_ci addr = i2c_8bit_addr_from_msg(pmsg); 17862306a36Sopenharmony_ci iowrite32(addr, i2c->base + REG_SM0D0_REG); 17962306a36Sopenharmony_ci ret = mtk_i2c_master_cmd(i2c, SM0CTL1_WRITE, 1); 18062306a36Sopenharmony_ci if (ret) 18162306a36Sopenharmony_ci goto err_timeout; 18262306a36Sopenharmony_ci } 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci /* check address ACK */ 18562306a36Sopenharmony_ci if (!(pmsg->flags & I2C_M_IGNORE_NAK)) { 18662306a36Sopenharmony_ci ret = mtk_i2c_check_ack(i2c, BIT(0)); 18762306a36Sopenharmony_ci if (ret) 18862306a36Sopenharmony_ci goto err_ack; 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci /* transfer data */ 19262306a36Sopenharmony_ci for (len = pmsg->len, j = 0; len > 0; len -= 8, j += 8) { 19362306a36Sopenharmony_ci page_len = (len >= 8) ? 8 : len; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci if (pmsg->flags & I2C_M_RD) { 19662306a36Sopenharmony_ci cmd = (len > 8) ? 19762306a36Sopenharmony_ci SM0CTL1_READ : SM0CTL1_READ_LAST; 19862306a36Sopenharmony_ci } else { 19962306a36Sopenharmony_ci memcpy(data, &pmsg->buf[j], page_len); 20062306a36Sopenharmony_ci iowrite32(data[0], i2c->base + REG_SM0D0_REG); 20162306a36Sopenharmony_ci iowrite32(data[1], i2c->base + REG_SM0D1_REG); 20262306a36Sopenharmony_ci cmd = SM0CTL1_WRITE; 20362306a36Sopenharmony_ci } 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci ret = mtk_i2c_master_cmd(i2c, cmd, page_len); 20662306a36Sopenharmony_ci if (ret) 20762306a36Sopenharmony_ci goto err_timeout; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci if (pmsg->flags & I2C_M_RD) { 21062306a36Sopenharmony_ci data[0] = ioread32(i2c->base + REG_SM0D0_REG); 21162306a36Sopenharmony_ci data[1] = ioread32(i2c->base + REG_SM0D1_REG); 21262306a36Sopenharmony_ci memcpy(&pmsg->buf[j], data, page_len); 21362306a36Sopenharmony_ci } else { 21462306a36Sopenharmony_ci if (!(pmsg->flags & I2C_M_IGNORE_NAK)) { 21562306a36Sopenharmony_ci ret = mtk_i2c_check_ack(i2c, 21662306a36Sopenharmony_ci (1 << page_len) 21762306a36Sopenharmony_ci - 1); 21862306a36Sopenharmony_ci if (ret) 21962306a36Sopenharmony_ci goto err_ack; 22062306a36Sopenharmony_ci } 22162306a36Sopenharmony_ci } 22262306a36Sopenharmony_ci } 22362306a36Sopenharmony_ci } 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci ret = mtk_i2c_master_stop(i2c); 22662306a36Sopenharmony_ci if (ret) 22762306a36Sopenharmony_ci goto err_timeout; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci /* the return value is number of executed messages */ 23062306a36Sopenharmony_ci return i; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_cierr_ack: 23362306a36Sopenharmony_ci ret = mtk_i2c_master_stop(i2c); 23462306a36Sopenharmony_ci if (ret) 23562306a36Sopenharmony_ci goto err_timeout; 23662306a36Sopenharmony_ci return -ENXIO; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cierr_timeout: 23962306a36Sopenharmony_ci mtk_i2c_dump_reg(i2c); 24062306a36Sopenharmony_ci mtk_i2c_reset(i2c); 24162306a36Sopenharmony_ci return ret; 24262306a36Sopenharmony_ci} 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic u32 mtk_i2c_func(struct i2c_adapter *a) 24562306a36Sopenharmony_ci{ 24662306a36Sopenharmony_ci return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING; 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic const struct i2c_algorithm mtk_i2c_algo = { 25062306a36Sopenharmony_ci .master_xfer = mtk_i2c_master_xfer, 25162306a36Sopenharmony_ci .functionality = mtk_i2c_func, 25262306a36Sopenharmony_ci}; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic const struct of_device_id i2c_mtk_dt_ids[] = { 25562306a36Sopenharmony_ci { .compatible = "mediatek,mt7621-i2c" }, 25662306a36Sopenharmony_ci { /* sentinel */ } 25762306a36Sopenharmony_ci}; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, i2c_mtk_dt_ids); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_cistatic void mtk_i2c_init(struct mtk_i2c *i2c) 26262306a36Sopenharmony_ci{ 26362306a36Sopenharmony_ci i2c->clk_div = clk_get_rate(i2c->clk) / i2c->bus_freq - 1; 26462306a36Sopenharmony_ci if (i2c->clk_div < 99) 26562306a36Sopenharmony_ci i2c->clk_div = 99; 26662306a36Sopenharmony_ci if (i2c->clk_div > SM0CTL0_CLK_DIV_MAX) 26762306a36Sopenharmony_ci i2c->clk_div = SM0CTL0_CLK_DIV_MAX; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci mtk_i2c_reset(i2c); 27062306a36Sopenharmony_ci} 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_cistatic int mtk_i2c_probe(struct platform_device *pdev) 27362306a36Sopenharmony_ci{ 27462306a36Sopenharmony_ci struct mtk_i2c *i2c; 27562306a36Sopenharmony_ci struct i2c_adapter *adap; 27662306a36Sopenharmony_ci int ret; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci i2c = devm_kzalloc(&pdev->dev, sizeof(struct mtk_i2c), GFP_KERNEL); 27962306a36Sopenharmony_ci if (!i2c) 28062306a36Sopenharmony_ci return -ENOMEM; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci i2c->base = devm_platform_get_and_ioremap_resource(pdev, 0, NULL); 28362306a36Sopenharmony_ci if (IS_ERR(i2c->base)) 28462306a36Sopenharmony_ci return PTR_ERR(i2c->base); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci i2c->clk = devm_clk_get_enabled(&pdev->dev, NULL); 28762306a36Sopenharmony_ci if (IS_ERR(i2c->clk)) { 28862306a36Sopenharmony_ci dev_err(&pdev->dev, "Failed to enable clock\n"); 28962306a36Sopenharmony_ci return PTR_ERR(i2c->clk); 29062306a36Sopenharmony_ci } 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci i2c->dev = &pdev->dev; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci if (of_property_read_u32(pdev->dev.of_node, "clock-frequency", 29562306a36Sopenharmony_ci &i2c->bus_freq)) 29662306a36Sopenharmony_ci i2c->bus_freq = I2C_MAX_STANDARD_MODE_FREQ; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci if (i2c->bus_freq == 0) { 29962306a36Sopenharmony_ci dev_warn(i2c->dev, "clock-frequency 0 not supported\n"); 30062306a36Sopenharmony_ci return -EINVAL; 30162306a36Sopenharmony_ci } 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci adap = &i2c->adap; 30462306a36Sopenharmony_ci adap->owner = THIS_MODULE; 30562306a36Sopenharmony_ci adap->algo = &mtk_i2c_algo; 30662306a36Sopenharmony_ci adap->retries = 3; 30762306a36Sopenharmony_ci adap->dev.parent = &pdev->dev; 30862306a36Sopenharmony_ci i2c_set_adapdata(adap, i2c); 30962306a36Sopenharmony_ci adap->dev.of_node = pdev->dev.of_node; 31062306a36Sopenharmony_ci strscpy(adap->name, dev_name(&pdev->dev), sizeof(adap->name)); 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci platform_set_drvdata(pdev, i2c); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci mtk_i2c_init(i2c); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci ret = i2c_add_adapter(adap); 31762306a36Sopenharmony_ci if (ret < 0) 31862306a36Sopenharmony_ci return ret; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci dev_info(&pdev->dev, "clock %u kHz\n", i2c->bus_freq / 1000); 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci return 0; 32362306a36Sopenharmony_ci} 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_cistatic void mtk_i2c_remove(struct platform_device *pdev) 32662306a36Sopenharmony_ci{ 32762306a36Sopenharmony_ci struct mtk_i2c *i2c = platform_get_drvdata(pdev); 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci i2c_del_adapter(&i2c->adap); 33062306a36Sopenharmony_ci} 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_cistatic struct platform_driver mtk_i2c_driver = { 33362306a36Sopenharmony_ci .probe = mtk_i2c_probe, 33462306a36Sopenharmony_ci .remove_new = mtk_i2c_remove, 33562306a36Sopenharmony_ci .driver = { 33662306a36Sopenharmony_ci .name = "i2c-mt7621", 33762306a36Sopenharmony_ci .of_match_table = i2c_mtk_dt_ids, 33862306a36Sopenharmony_ci }, 33962306a36Sopenharmony_ci}; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cimodule_platform_driver(mtk_i2c_driver); 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_ciMODULE_AUTHOR("Steven Liu"); 34462306a36Sopenharmony_ciMODULE_DESCRIPTION("MT7621 I2C host driver"); 34562306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 34662306a36Sopenharmony_ciMODULE_ALIAS("platform:MT7621-I2C"); 347