162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * I2C bus driver for Amlogic Meson SoCs 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/bitfield.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/completion.h> 1162306a36Sopenharmony_ci#include <linux/i2c.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/io.h> 1462306a36Sopenharmony_ci#include <linux/iopoll.h> 1562306a36Sopenharmony_ci#include <linux/kernel.h> 1662306a36Sopenharmony_ci#include <linux/module.h> 1762306a36Sopenharmony_ci#include <linux/of.h> 1862306a36Sopenharmony_ci#include <linux/platform_device.h> 1962306a36Sopenharmony_ci#include <linux/types.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci/* Meson I2C register map */ 2262306a36Sopenharmony_ci#define REG_CTRL 0x00 2362306a36Sopenharmony_ci#define REG_SLAVE_ADDR 0x04 2462306a36Sopenharmony_ci#define REG_TOK_LIST0 0x08 2562306a36Sopenharmony_ci#define REG_TOK_LIST1 0x0c 2662306a36Sopenharmony_ci#define REG_TOK_WDATA0 0x10 2762306a36Sopenharmony_ci#define REG_TOK_WDATA1 0x14 2862306a36Sopenharmony_ci#define REG_TOK_RDATA0 0x18 2962306a36Sopenharmony_ci#define REG_TOK_RDATA1 0x1c 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* Control register fields */ 3262306a36Sopenharmony_ci#define REG_CTRL_START BIT(0) 3362306a36Sopenharmony_ci#define REG_CTRL_ACK_IGNORE BIT(1) 3462306a36Sopenharmony_ci#define REG_CTRL_STATUS BIT(2) 3562306a36Sopenharmony_ci#define REG_CTRL_ERROR BIT(3) 3662306a36Sopenharmony_ci#define REG_CTRL_CLKDIV_SHIFT 12 3762306a36Sopenharmony_ci#define REG_CTRL_CLKDIV_MASK GENMASK(21, REG_CTRL_CLKDIV_SHIFT) 3862306a36Sopenharmony_ci#define REG_CTRL_CLKDIVEXT_SHIFT 28 3962306a36Sopenharmony_ci#define REG_CTRL_CLKDIVEXT_MASK GENMASK(29, REG_CTRL_CLKDIVEXT_SHIFT) 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci#define REG_SLV_ADDR_MASK GENMASK(7, 0) 4262306a36Sopenharmony_ci#define REG_SLV_SDA_FILTER_MASK GENMASK(10, 8) 4362306a36Sopenharmony_ci#define REG_SLV_SCL_FILTER_MASK GENMASK(13, 11) 4462306a36Sopenharmony_ci#define REG_SLV_SCL_LOW_SHIFT 16 4562306a36Sopenharmony_ci#define REG_SLV_SCL_LOW_MASK GENMASK(27, REG_SLV_SCL_LOW_SHIFT) 4662306a36Sopenharmony_ci#define REG_SLV_SCL_LOW_EN BIT(28) 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci#define I2C_TIMEOUT_MS 500 4962306a36Sopenharmony_ci#define FILTER_DELAY 15 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cienum { 5262306a36Sopenharmony_ci TOKEN_END = 0, 5362306a36Sopenharmony_ci TOKEN_START, 5462306a36Sopenharmony_ci TOKEN_SLAVE_ADDR_WRITE, 5562306a36Sopenharmony_ci TOKEN_SLAVE_ADDR_READ, 5662306a36Sopenharmony_ci TOKEN_DATA, 5762306a36Sopenharmony_ci TOKEN_DATA_LAST, 5862306a36Sopenharmony_ci TOKEN_STOP, 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cienum { 6262306a36Sopenharmony_ci STATE_IDLE, 6362306a36Sopenharmony_ci STATE_READ, 6462306a36Sopenharmony_ci STATE_WRITE, 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci/** 6862306a36Sopenharmony_ci * struct meson_i2c - Meson I2C device private data 6962306a36Sopenharmony_ci * 7062306a36Sopenharmony_ci * @adap: I2C adapter instance 7162306a36Sopenharmony_ci * @dev: Pointer to device structure 7262306a36Sopenharmony_ci * @regs: Base address of the device memory mapped registers 7362306a36Sopenharmony_ci * @clk: Pointer to clock structure 7462306a36Sopenharmony_ci * @msg: Pointer to the current I2C message 7562306a36Sopenharmony_ci * @state: Current state in the driver state machine 7662306a36Sopenharmony_ci * @last: Flag set for the last message in the transfer 7762306a36Sopenharmony_ci * @count: Number of bytes to be sent/received in current transfer 7862306a36Sopenharmony_ci * @pos: Current position in the send/receive buffer 7962306a36Sopenharmony_ci * @error: Flag set when an error is received 8062306a36Sopenharmony_ci * @lock: To avoid race conditions between irq handler and xfer code 8162306a36Sopenharmony_ci * @done: Completion used to wait for transfer termination 8262306a36Sopenharmony_ci * @tokens: Sequence of tokens to be written to the device 8362306a36Sopenharmony_ci * @num_tokens: Number of tokens 8462306a36Sopenharmony_ci * @data: Pointer to the controller's platform data 8562306a36Sopenharmony_ci */ 8662306a36Sopenharmony_cistruct meson_i2c { 8762306a36Sopenharmony_ci struct i2c_adapter adap; 8862306a36Sopenharmony_ci struct device *dev; 8962306a36Sopenharmony_ci void __iomem *regs; 9062306a36Sopenharmony_ci struct clk *clk; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci struct i2c_msg *msg; 9362306a36Sopenharmony_ci int state; 9462306a36Sopenharmony_ci bool last; 9562306a36Sopenharmony_ci int count; 9662306a36Sopenharmony_ci int pos; 9762306a36Sopenharmony_ci int error; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci spinlock_t lock; 10062306a36Sopenharmony_ci struct completion done; 10162306a36Sopenharmony_ci u32 tokens[2]; 10262306a36Sopenharmony_ci int num_tokens; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci const struct meson_i2c_data *data; 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistruct meson_i2c_data { 10862306a36Sopenharmony_ci void (*set_clk_div)(struct meson_i2c *i2c, unsigned int freq); 10962306a36Sopenharmony_ci}; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic void meson_i2c_set_mask(struct meson_i2c *i2c, int reg, u32 mask, 11262306a36Sopenharmony_ci u32 val) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci u32 data; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci data = readl(i2c->regs + reg); 11762306a36Sopenharmony_ci data &= ~mask; 11862306a36Sopenharmony_ci data |= val & mask; 11962306a36Sopenharmony_ci writel(data, i2c->regs + reg); 12062306a36Sopenharmony_ci} 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_cistatic void meson_i2c_reset_tokens(struct meson_i2c *i2c) 12362306a36Sopenharmony_ci{ 12462306a36Sopenharmony_ci i2c->tokens[0] = 0; 12562306a36Sopenharmony_ci i2c->tokens[1] = 0; 12662306a36Sopenharmony_ci i2c->num_tokens = 0; 12762306a36Sopenharmony_ci} 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic void meson_i2c_add_token(struct meson_i2c *i2c, int token) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci if (i2c->num_tokens < 8) 13262306a36Sopenharmony_ci i2c->tokens[0] |= (token & 0xf) << (i2c->num_tokens * 4); 13362306a36Sopenharmony_ci else 13462306a36Sopenharmony_ci i2c->tokens[1] |= (token & 0xf) << ((i2c->num_tokens % 8) * 4); 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci i2c->num_tokens++; 13762306a36Sopenharmony_ci} 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic void meson_gxbb_axg_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci unsigned long clk_rate = clk_get_rate(i2c->clk); 14262306a36Sopenharmony_ci unsigned int div_h, div_l; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci /* According to I2C-BUS Spec 2.1, in FAST-MODE, the minimum LOW period is 1.3uS, and 14562306a36Sopenharmony_ci * minimum HIGH is least 0.6us. 14662306a36Sopenharmony_ci * For 400000 freq, the period is 2.5us. To keep within the specs, give 40% of period to 14762306a36Sopenharmony_ci * HIGH and 60% to LOW. This means HIGH at 1.0us and LOW 1.5us. 14862306a36Sopenharmony_ci * The same applies for Fast-mode plus, where LOW is 0.5us and HIGH is 0.26us. 14962306a36Sopenharmony_ci * Duty = H/(H + L) = 2/5 15062306a36Sopenharmony_ci */ 15162306a36Sopenharmony_ci if (freq <= I2C_MAX_STANDARD_MODE_FREQ) { 15262306a36Sopenharmony_ci div_h = DIV_ROUND_UP(clk_rate, freq); 15362306a36Sopenharmony_ci div_l = DIV_ROUND_UP(div_h, 4); 15462306a36Sopenharmony_ci div_h = DIV_ROUND_UP(div_h, 2) - FILTER_DELAY; 15562306a36Sopenharmony_ci } else { 15662306a36Sopenharmony_ci div_h = DIV_ROUND_UP(clk_rate * 2, freq * 5) - FILTER_DELAY; 15762306a36Sopenharmony_ci div_l = DIV_ROUND_UP(clk_rate * 3, freq * 5 * 2); 15862306a36Sopenharmony_ci } 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* clock divider has 12 bits */ 16162306a36Sopenharmony_ci if (div_h > GENMASK(11, 0)) { 16262306a36Sopenharmony_ci dev_err(i2c->dev, "requested bus frequency too low\n"); 16362306a36Sopenharmony_ci div_h = GENMASK(11, 0); 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci if (div_l > GENMASK(11, 0)) { 16662306a36Sopenharmony_ci dev_err(i2c->dev, "requested bus frequency too low\n"); 16762306a36Sopenharmony_ci div_l = GENMASK(11, 0); 16862306a36Sopenharmony_ci } 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK, 17162306a36Sopenharmony_ci FIELD_PREP(REG_CTRL_CLKDIV_MASK, div_h & GENMASK(9, 0))); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK, 17462306a36Sopenharmony_ci FIELD_PREP(REG_CTRL_CLKDIVEXT_MASK, div_h >> 10)); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci /* set SCL low delay */ 17762306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_MASK, 17862306a36Sopenharmony_ci FIELD_PREP(REG_SLV_SCL_LOW_MASK, div_l)); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci /* Enable HIGH/LOW mode */ 18162306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_EN, REG_SLV_SCL_LOW_EN); 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci dev_dbg(i2c->dev, "%s: clk %lu, freq %u, divh %u, divl %u\n", __func__, 18462306a36Sopenharmony_ci clk_rate, freq, div_h, div_l); 18562306a36Sopenharmony_ci} 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic void meson6_i2c_set_clk_div(struct meson_i2c *i2c, unsigned int freq) 18862306a36Sopenharmony_ci{ 18962306a36Sopenharmony_ci unsigned long clk_rate = clk_get_rate(i2c->clk); 19062306a36Sopenharmony_ci unsigned int div; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci div = DIV_ROUND_UP(clk_rate, freq); 19362306a36Sopenharmony_ci div -= FILTER_DELAY; 19462306a36Sopenharmony_ci div = DIV_ROUND_UP(div, 4); 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci /* clock divider has 12 bits */ 19762306a36Sopenharmony_ci if (div > GENMASK(11, 0)) { 19862306a36Sopenharmony_ci dev_err(i2c->dev, "requested bus frequency too low\n"); 19962306a36Sopenharmony_ci div = GENMASK(11, 0); 20062306a36Sopenharmony_ci } 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIV_MASK, 20362306a36Sopenharmony_ci FIELD_PREP(REG_CTRL_CLKDIV_MASK, div & GENMASK(9, 0))); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_CLKDIVEXT_MASK, 20662306a36Sopenharmony_ci FIELD_PREP(REG_CTRL_CLKDIVEXT_MASK, div >> 10)); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci /* Disable HIGH/LOW mode */ 20962306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_SCL_LOW_EN, 0); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci dev_dbg(i2c->dev, "%s: clk %lu, freq %u, div %u\n", __func__, 21262306a36Sopenharmony_ci clk_rate, freq, div); 21362306a36Sopenharmony_ci} 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_cistatic void meson_i2c_get_data(struct meson_i2c *i2c, char *buf, int len) 21662306a36Sopenharmony_ci{ 21762306a36Sopenharmony_ci u32 rdata0, rdata1; 21862306a36Sopenharmony_ci int i; 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci rdata0 = readl(i2c->regs + REG_TOK_RDATA0); 22162306a36Sopenharmony_ci rdata1 = readl(i2c->regs + REG_TOK_RDATA1); 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__, 22462306a36Sopenharmony_ci rdata0, rdata1, len); 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ci for (i = 0; i < min(4, len); i++) 22762306a36Sopenharmony_ci *buf++ = (rdata0 >> i * 8) & 0xff; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci for (i = 4; i < min(8, len); i++) 23062306a36Sopenharmony_ci *buf++ = (rdata1 >> (i - 4) * 8) & 0xff; 23162306a36Sopenharmony_ci} 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistatic void meson_i2c_put_data(struct meson_i2c *i2c, char *buf, int len) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci u32 wdata0 = 0, wdata1 = 0; 23662306a36Sopenharmony_ci int i; 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_ci for (i = 0; i < min(4, len); i++) 23962306a36Sopenharmony_ci wdata0 |= *buf++ << (i * 8); 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci for (i = 4; i < min(8, len); i++) 24262306a36Sopenharmony_ci wdata1 |= *buf++ << ((i - 4) * 8); 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci writel(wdata0, i2c->regs + REG_TOK_WDATA0); 24562306a36Sopenharmony_ci writel(wdata1, i2c->regs + REG_TOK_WDATA1); 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci dev_dbg(i2c->dev, "%s: data %08x %08x len %d\n", __func__, 24862306a36Sopenharmony_ci wdata0, wdata1, len); 24962306a36Sopenharmony_ci} 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_cistatic void meson_i2c_prepare_xfer(struct meson_i2c *i2c) 25262306a36Sopenharmony_ci{ 25362306a36Sopenharmony_ci bool write = !(i2c->msg->flags & I2C_M_RD); 25462306a36Sopenharmony_ci int i; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci i2c->count = min(i2c->msg->len - i2c->pos, 8); 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci for (i = 0; i < i2c->count - 1; i++) 25962306a36Sopenharmony_ci meson_i2c_add_token(i2c, TOKEN_DATA); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci if (i2c->count) { 26262306a36Sopenharmony_ci if (write || i2c->pos + i2c->count < i2c->msg->len) 26362306a36Sopenharmony_ci meson_i2c_add_token(i2c, TOKEN_DATA); 26462306a36Sopenharmony_ci else 26562306a36Sopenharmony_ci meson_i2c_add_token(i2c, TOKEN_DATA_LAST); 26662306a36Sopenharmony_ci } 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci if (write) 26962306a36Sopenharmony_ci meson_i2c_put_data(i2c, i2c->msg->buf + i2c->pos, i2c->count); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci if (i2c->last && i2c->pos + i2c->count >= i2c->msg->len) 27262306a36Sopenharmony_ci meson_i2c_add_token(i2c, TOKEN_STOP); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci writel(i2c->tokens[0], i2c->regs + REG_TOK_LIST0); 27562306a36Sopenharmony_ci writel(i2c->tokens[1], i2c->regs + REG_TOK_LIST1); 27662306a36Sopenharmony_ci} 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_cistatic void meson_i2c_transfer_complete(struct meson_i2c *i2c, u32 ctrl) 27962306a36Sopenharmony_ci{ 28062306a36Sopenharmony_ci if (ctrl & REG_CTRL_ERROR) { 28162306a36Sopenharmony_ci /* 28262306a36Sopenharmony_ci * The bit is set when the IGNORE_NAK bit is cleared 28362306a36Sopenharmony_ci * and the device didn't respond. In this case, the 28462306a36Sopenharmony_ci * I2C controller automatically generates a STOP 28562306a36Sopenharmony_ci * condition. 28662306a36Sopenharmony_ci */ 28762306a36Sopenharmony_ci dev_dbg(i2c->dev, "error bit set\n"); 28862306a36Sopenharmony_ci i2c->error = -ENXIO; 28962306a36Sopenharmony_ci i2c->state = STATE_IDLE; 29062306a36Sopenharmony_ci } else { 29162306a36Sopenharmony_ci if (i2c->state == STATE_READ && i2c->count) 29262306a36Sopenharmony_ci meson_i2c_get_data(i2c, i2c->msg->buf + i2c->pos, 29362306a36Sopenharmony_ci i2c->count); 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci i2c->pos += i2c->count; 29662306a36Sopenharmony_ci 29762306a36Sopenharmony_ci if (i2c->pos >= i2c->msg->len) 29862306a36Sopenharmony_ci i2c->state = STATE_IDLE; 29962306a36Sopenharmony_ci } 30062306a36Sopenharmony_ci} 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_cistatic irqreturn_t meson_i2c_irq(int irqno, void *dev_id) 30362306a36Sopenharmony_ci{ 30462306a36Sopenharmony_ci struct meson_i2c *i2c = dev_id; 30562306a36Sopenharmony_ci unsigned int ctrl; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci spin_lock(&i2c->lock); 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci meson_i2c_reset_tokens(i2c); 31062306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0); 31162306a36Sopenharmony_ci ctrl = readl(i2c->regs + REG_CTRL); 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci dev_dbg(i2c->dev, "irq: state %d, pos %d, count %d, ctrl %08x\n", 31462306a36Sopenharmony_ci i2c->state, i2c->pos, i2c->count, ctrl); 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci if (i2c->state == STATE_IDLE) { 31762306a36Sopenharmony_ci spin_unlock(&i2c->lock); 31862306a36Sopenharmony_ci return IRQ_NONE; 31962306a36Sopenharmony_ci } 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci meson_i2c_transfer_complete(i2c, ctrl); 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci if (i2c->state == STATE_IDLE) { 32462306a36Sopenharmony_ci complete(&i2c->done); 32562306a36Sopenharmony_ci goto out; 32662306a36Sopenharmony_ci } 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci /* Restart the processing */ 32962306a36Sopenharmony_ci meson_i2c_prepare_xfer(i2c); 33062306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START); 33162306a36Sopenharmony_ciout: 33262306a36Sopenharmony_ci spin_unlock(&i2c->lock); 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci return IRQ_HANDLED; 33562306a36Sopenharmony_ci} 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_cistatic void meson_i2c_do_start(struct meson_i2c *i2c, struct i2c_msg *msg) 33862306a36Sopenharmony_ci{ 33962306a36Sopenharmony_ci int token; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci token = (msg->flags & I2C_M_RD) ? TOKEN_SLAVE_ADDR_READ : 34262306a36Sopenharmony_ci TOKEN_SLAVE_ADDR_WRITE; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, REG_SLV_ADDR_MASK, 34662306a36Sopenharmony_ci FIELD_PREP(REG_SLV_ADDR_MASK, msg->addr << 1)); 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci meson_i2c_add_token(i2c, TOKEN_START); 34962306a36Sopenharmony_ci meson_i2c_add_token(i2c, token); 35062306a36Sopenharmony_ci} 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_cistatic int meson_i2c_xfer_msg(struct meson_i2c *i2c, struct i2c_msg *msg, 35362306a36Sopenharmony_ci int last, bool atomic) 35462306a36Sopenharmony_ci{ 35562306a36Sopenharmony_ci unsigned long time_left, flags; 35662306a36Sopenharmony_ci int ret = 0; 35762306a36Sopenharmony_ci u32 ctrl; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci i2c->msg = msg; 36062306a36Sopenharmony_ci i2c->last = last; 36162306a36Sopenharmony_ci i2c->pos = 0; 36262306a36Sopenharmony_ci i2c->count = 0; 36362306a36Sopenharmony_ci i2c->error = 0; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci meson_i2c_reset_tokens(i2c); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci flags = (msg->flags & I2C_M_IGNORE_NAK) ? REG_CTRL_ACK_IGNORE : 0; 36862306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_ACK_IGNORE, flags); 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci if (!(msg->flags & I2C_M_NOSTART)) 37162306a36Sopenharmony_ci meson_i2c_do_start(i2c, msg); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci i2c->state = (msg->flags & I2C_M_RD) ? STATE_READ : STATE_WRITE; 37462306a36Sopenharmony_ci meson_i2c_prepare_xfer(i2c); 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci if (!atomic) 37762306a36Sopenharmony_ci reinit_completion(&i2c->done); 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci /* Start the transfer */ 38062306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, REG_CTRL_START); 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci if (atomic) { 38362306a36Sopenharmony_ci ret = readl_poll_timeout_atomic(i2c->regs + REG_CTRL, ctrl, 38462306a36Sopenharmony_ci !(ctrl & REG_CTRL_STATUS), 38562306a36Sopenharmony_ci 10, I2C_TIMEOUT_MS * 1000); 38662306a36Sopenharmony_ci } else { 38762306a36Sopenharmony_ci time_left = msecs_to_jiffies(I2C_TIMEOUT_MS); 38862306a36Sopenharmony_ci time_left = wait_for_completion_timeout(&i2c->done, time_left); 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_ci if (!time_left) 39162306a36Sopenharmony_ci ret = -ETIMEDOUT; 39262306a36Sopenharmony_ci } 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci /* 39562306a36Sopenharmony_ci * Protect access to i2c struct and registers from interrupt 39662306a36Sopenharmony_ci * handlers triggered by a transfer terminated after the 39762306a36Sopenharmony_ci * timeout period 39862306a36Sopenharmony_ci */ 39962306a36Sopenharmony_ci spin_lock_irqsave(&i2c->lock, flags); 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci if (atomic && !ret) 40262306a36Sopenharmony_ci meson_i2c_transfer_complete(i2c, ctrl); 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci /* Abort any active operation */ 40562306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0); 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_ci if (ret) 40862306a36Sopenharmony_ci i2c->state = STATE_IDLE; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci if (i2c->error) 41162306a36Sopenharmony_ci ret = i2c->error; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci spin_unlock_irqrestore(&i2c->lock, flags); 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci return ret; 41662306a36Sopenharmony_ci} 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_cistatic int meson_i2c_xfer_messages(struct i2c_adapter *adap, 41962306a36Sopenharmony_ci struct i2c_msg *msgs, int num, bool atomic) 42062306a36Sopenharmony_ci{ 42162306a36Sopenharmony_ci struct meson_i2c *i2c = adap->algo_data; 42262306a36Sopenharmony_ci int i, ret = 0; 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_ci for (i = 0; i < num; i++) { 42562306a36Sopenharmony_ci ret = meson_i2c_xfer_msg(i2c, msgs + i, i == num - 1, atomic); 42662306a36Sopenharmony_ci if (ret) 42762306a36Sopenharmony_ci break; 42862306a36Sopenharmony_ci } 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci return ret ?: i; 43162306a36Sopenharmony_ci} 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_cistatic int meson_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, 43462306a36Sopenharmony_ci int num) 43562306a36Sopenharmony_ci{ 43662306a36Sopenharmony_ci return meson_i2c_xfer_messages(adap, msgs, num, false); 43762306a36Sopenharmony_ci} 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_cistatic int meson_i2c_xfer_atomic(struct i2c_adapter *adap, 44062306a36Sopenharmony_ci struct i2c_msg *msgs, int num) 44162306a36Sopenharmony_ci{ 44262306a36Sopenharmony_ci return meson_i2c_xfer_messages(adap, msgs, num, true); 44362306a36Sopenharmony_ci} 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_cistatic u32 meson_i2c_func(struct i2c_adapter *adap) 44662306a36Sopenharmony_ci{ 44762306a36Sopenharmony_ci return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL; 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_cistatic const struct i2c_algorithm meson_i2c_algorithm = { 45162306a36Sopenharmony_ci .master_xfer = meson_i2c_xfer, 45262306a36Sopenharmony_ci .master_xfer_atomic = meson_i2c_xfer_atomic, 45362306a36Sopenharmony_ci .functionality = meson_i2c_func, 45462306a36Sopenharmony_ci}; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_cistatic int meson_i2c_probe(struct platform_device *pdev) 45762306a36Sopenharmony_ci{ 45862306a36Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 45962306a36Sopenharmony_ci struct meson_i2c *i2c; 46062306a36Sopenharmony_ci struct i2c_timings timings; 46162306a36Sopenharmony_ci int irq, ret = 0; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci i2c = devm_kzalloc(&pdev->dev, sizeof(struct meson_i2c), GFP_KERNEL); 46462306a36Sopenharmony_ci if (!i2c) 46562306a36Sopenharmony_ci return -ENOMEM; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci i2c_parse_fw_timings(&pdev->dev, &timings, true); 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci i2c->dev = &pdev->dev; 47062306a36Sopenharmony_ci platform_set_drvdata(pdev, i2c); 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci spin_lock_init(&i2c->lock); 47362306a36Sopenharmony_ci init_completion(&i2c->done); 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci i2c->data = (const struct meson_i2c_data *) 47662306a36Sopenharmony_ci of_device_get_match_data(&pdev->dev); 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci i2c->clk = devm_clk_get(&pdev->dev, NULL); 47962306a36Sopenharmony_ci if (IS_ERR(i2c->clk)) { 48062306a36Sopenharmony_ci dev_err(&pdev->dev, "can't get device clock\n"); 48162306a36Sopenharmony_ci return PTR_ERR(i2c->clk); 48262306a36Sopenharmony_ci } 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci i2c->regs = devm_platform_ioremap_resource(pdev, 0); 48562306a36Sopenharmony_ci if (IS_ERR(i2c->regs)) 48662306a36Sopenharmony_ci return PTR_ERR(i2c->regs); 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 48962306a36Sopenharmony_ci if (irq < 0) 49062306a36Sopenharmony_ci return irq; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci ret = devm_request_irq(&pdev->dev, irq, meson_i2c_irq, 0, NULL, i2c); 49362306a36Sopenharmony_ci if (ret < 0) { 49462306a36Sopenharmony_ci dev_err(&pdev->dev, "can't request IRQ\n"); 49562306a36Sopenharmony_ci return ret; 49662306a36Sopenharmony_ci } 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci ret = clk_prepare_enable(i2c->clk); 49962306a36Sopenharmony_ci if (ret < 0) { 50062306a36Sopenharmony_ci dev_err(&pdev->dev, "can't prepare clock\n"); 50162306a36Sopenharmony_ci return ret; 50262306a36Sopenharmony_ci } 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci strscpy(i2c->adap.name, "Meson I2C adapter", 50562306a36Sopenharmony_ci sizeof(i2c->adap.name)); 50662306a36Sopenharmony_ci i2c->adap.owner = THIS_MODULE; 50762306a36Sopenharmony_ci i2c->adap.algo = &meson_i2c_algorithm; 50862306a36Sopenharmony_ci i2c->adap.dev.parent = &pdev->dev; 50962306a36Sopenharmony_ci i2c->adap.dev.of_node = np; 51062306a36Sopenharmony_ci i2c->adap.algo_data = i2c; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_ci /* 51362306a36Sopenharmony_ci * A transfer is triggered when START bit changes from 0 to 1. 51462306a36Sopenharmony_ci * Ensure that the bit is set to 0 after probe 51562306a36Sopenharmony_ci */ 51662306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_CTRL, REG_CTRL_START, 0); 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci /* Disable filtering */ 51962306a36Sopenharmony_ci meson_i2c_set_mask(i2c, REG_SLAVE_ADDR, 52062306a36Sopenharmony_ci REG_SLV_SDA_FILTER_MASK | REG_SLV_SCL_FILTER_MASK, 0); 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci if (!i2c->data->set_clk_div) { 52362306a36Sopenharmony_ci clk_disable_unprepare(i2c->clk); 52462306a36Sopenharmony_ci return -EINVAL; 52562306a36Sopenharmony_ci } 52662306a36Sopenharmony_ci i2c->data->set_clk_div(i2c, timings.bus_freq_hz); 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci ret = i2c_add_adapter(&i2c->adap); 52962306a36Sopenharmony_ci if (ret < 0) { 53062306a36Sopenharmony_ci clk_disable_unprepare(i2c->clk); 53162306a36Sopenharmony_ci return ret; 53262306a36Sopenharmony_ci } 53362306a36Sopenharmony_ci 53462306a36Sopenharmony_ci return 0; 53562306a36Sopenharmony_ci} 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistatic void meson_i2c_remove(struct platform_device *pdev) 53862306a36Sopenharmony_ci{ 53962306a36Sopenharmony_ci struct meson_i2c *i2c = platform_get_drvdata(pdev); 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci i2c_del_adapter(&i2c->adap); 54262306a36Sopenharmony_ci clk_disable_unprepare(i2c->clk); 54362306a36Sopenharmony_ci} 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic const struct meson_i2c_data i2c_meson6_data = { 54662306a36Sopenharmony_ci .set_clk_div = meson6_i2c_set_clk_div, 54762306a36Sopenharmony_ci}; 54862306a36Sopenharmony_ci 54962306a36Sopenharmony_cistatic const struct meson_i2c_data i2c_gxbb_data = { 55062306a36Sopenharmony_ci .set_clk_div = meson_gxbb_axg_i2c_set_clk_div, 55162306a36Sopenharmony_ci}; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic const struct meson_i2c_data i2c_axg_data = { 55462306a36Sopenharmony_ci .set_clk_div = meson_gxbb_axg_i2c_set_clk_div, 55562306a36Sopenharmony_ci}; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_cistatic const struct of_device_id meson_i2c_match[] = { 55862306a36Sopenharmony_ci { .compatible = "amlogic,meson6-i2c", .data = &i2c_meson6_data }, 55962306a36Sopenharmony_ci { .compatible = "amlogic,meson-gxbb-i2c", .data = &i2c_gxbb_data }, 56062306a36Sopenharmony_ci { .compatible = "amlogic,meson-axg-i2c", .data = &i2c_axg_data }, 56162306a36Sopenharmony_ci {}, 56262306a36Sopenharmony_ci}; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, meson_i2c_match); 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_cistatic struct platform_driver meson_i2c_driver = { 56762306a36Sopenharmony_ci .probe = meson_i2c_probe, 56862306a36Sopenharmony_ci .remove_new = meson_i2c_remove, 56962306a36Sopenharmony_ci .driver = { 57062306a36Sopenharmony_ci .name = "meson-i2c", 57162306a36Sopenharmony_ci .of_match_table = meson_i2c_match, 57262306a36Sopenharmony_ci }, 57362306a36Sopenharmony_ci}; 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_cimodule_platform_driver(meson_i2c_driver); 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ciMODULE_DESCRIPTION("Amlogic Meson I2C Bus driver"); 57862306a36Sopenharmony_ciMODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>"); 57962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 580