162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Renesas Solutions Highlander FPGA I2C/SMBus support. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Supported devices: R0P7780LC0011RL, R0P7785LC0011RL 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Copyright (C) 2008 Paul Mundt 862306a36Sopenharmony_ci * Copyright (C) 2008 Renesas Solutions Corp. 962306a36Sopenharmony_ci * Copyright (C) 2008 Atom Create Engineering Co., Ltd. 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci#include <linux/module.h> 1262306a36Sopenharmony_ci#include <linux/interrupt.h> 1362306a36Sopenharmony_ci#include <linux/i2c.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/completion.h> 1662306a36Sopenharmony_ci#include <linux/io.h> 1762306a36Sopenharmony_ci#include <linux/delay.h> 1862306a36Sopenharmony_ci#include <linux/slab.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#define SMCR 0x00 2162306a36Sopenharmony_ci#define SMCR_START (1 << 0) 2262306a36Sopenharmony_ci#define SMCR_IRIC (1 << 1) 2362306a36Sopenharmony_ci#define SMCR_BBSY (1 << 2) 2462306a36Sopenharmony_ci#define SMCR_ACKE (1 << 3) 2562306a36Sopenharmony_ci#define SMCR_RST (1 << 4) 2662306a36Sopenharmony_ci#define SMCR_IEIC (1 << 6) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define SMSMADR 0x02 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#define SMMR 0x04 3162306a36Sopenharmony_ci#define SMMR_MODE0 (1 << 0) 3262306a36Sopenharmony_ci#define SMMR_MODE1 (1 << 1) 3362306a36Sopenharmony_ci#define SMMR_CAP (1 << 3) 3462306a36Sopenharmony_ci#define SMMR_TMMD (1 << 4) 3562306a36Sopenharmony_ci#define SMMR_SP (1 << 7) 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci#define SMSADR 0x06 3862306a36Sopenharmony_ci#define SMTRDR 0x46 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistruct highlander_i2c_dev { 4162306a36Sopenharmony_ci struct device *dev; 4262306a36Sopenharmony_ci void __iomem *base; 4362306a36Sopenharmony_ci struct i2c_adapter adapter; 4462306a36Sopenharmony_ci struct completion cmd_complete; 4562306a36Sopenharmony_ci unsigned long last_read_time; 4662306a36Sopenharmony_ci int irq; 4762306a36Sopenharmony_ci u8 *buf; 4862306a36Sopenharmony_ci size_t buf_len; 4962306a36Sopenharmony_ci}; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_cistatic bool iic_force_poll, iic_force_normal; 5262306a36Sopenharmony_cistatic int iic_timeout = 1000, iic_read_delay; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic inline void highlander_i2c_irq_enable(struct highlander_i2c_dev *dev) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci iowrite16(ioread16(dev->base + SMCR) | SMCR_IEIC, dev->base + SMCR); 5762306a36Sopenharmony_ci} 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cistatic inline void highlander_i2c_irq_disable(struct highlander_i2c_dev *dev) 6062306a36Sopenharmony_ci{ 6162306a36Sopenharmony_ci iowrite16(ioread16(dev->base + SMCR) & ~SMCR_IEIC, dev->base + SMCR); 6262306a36Sopenharmony_ci} 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_cistatic inline void highlander_i2c_start(struct highlander_i2c_dev *dev) 6562306a36Sopenharmony_ci{ 6662306a36Sopenharmony_ci iowrite16(ioread16(dev->base + SMCR) | SMCR_START, dev->base + SMCR); 6762306a36Sopenharmony_ci} 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistatic inline void highlander_i2c_done(struct highlander_i2c_dev *dev) 7062306a36Sopenharmony_ci{ 7162306a36Sopenharmony_ci iowrite16(ioread16(dev->base + SMCR) | SMCR_IRIC, dev->base + SMCR); 7262306a36Sopenharmony_ci} 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic void highlander_i2c_setup(struct highlander_i2c_dev *dev) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci u16 smmr; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci smmr = ioread16(dev->base + SMMR); 7962306a36Sopenharmony_ci smmr |= SMMR_TMMD; 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci if (iic_force_normal) 8262306a36Sopenharmony_ci smmr &= ~SMMR_SP; 8362306a36Sopenharmony_ci else 8462306a36Sopenharmony_ci smmr |= SMMR_SP; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci iowrite16(smmr, dev->base + SMMR); 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_cistatic void smbus_write_data(u8 *src, u16 *dst, int len) 9062306a36Sopenharmony_ci{ 9162306a36Sopenharmony_ci for (; len > 1; len -= 2) { 9262306a36Sopenharmony_ci *dst++ = be16_to_cpup((__be16 *)src); 9362306a36Sopenharmony_ci src += 2; 9462306a36Sopenharmony_ci } 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci if (len) 9762306a36Sopenharmony_ci *dst = *src << 8; 9862306a36Sopenharmony_ci} 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic void smbus_read_data(u16 *src, u8 *dst, int len) 10162306a36Sopenharmony_ci{ 10262306a36Sopenharmony_ci for (; len > 1; len -= 2) { 10362306a36Sopenharmony_ci *(__be16 *)dst = cpu_to_be16p(src++); 10462306a36Sopenharmony_ci dst += 2; 10562306a36Sopenharmony_ci } 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci if (len) 10862306a36Sopenharmony_ci *dst = *src >> 8; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_cistatic void highlander_i2c_command(struct highlander_i2c_dev *dev, 11262306a36Sopenharmony_ci u8 command, int len) 11362306a36Sopenharmony_ci{ 11462306a36Sopenharmony_ci unsigned int i; 11562306a36Sopenharmony_ci u16 cmd = (command << 8) | command; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci for (i = 0; i < len; i += 2) { 11862306a36Sopenharmony_ci if (len - i == 1) 11962306a36Sopenharmony_ci cmd = command << 8; 12062306a36Sopenharmony_ci iowrite16(cmd, dev->base + SMSADR + i); 12162306a36Sopenharmony_ci dev_dbg(dev->dev, "command data[%x] 0x%04x\n", i/2, cmd); 12262306a36Sopenharmony_ci } 12362306a36Sopenharmony_ci} 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_cistatic int highlander_i2c_wait_for_bbsy(struct highlander_i2c_dev *dev) 12662306a36Sopenharmony_ci{ 12762306a36Sopenharmony_ci unsigned long timeout; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(iic_timeout); 13062306a36Sopenharmony_ci while (ioread16(dev->base + SMCR) & SMCR_BBSY) { 13162306a36Sopenharmony_ci if (time_after(jiffies, timeout)) { 13262306a36Sopenharmony_ci dev_warn(dev->dev, "timeout waiting for bus ready\n"); 13362306a36Sopenharmony_ci return -ETIMEDOUT; 13462306a36Sopenharmony_ci } 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci msleep(1); 13762306a36Sopenharmony_ci } 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci return 0; 14062306a36Sopenharmony_ci} 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_cistatic int highlander_i2c_reset(struct highlander_i2c_dev *dev) 14362306a36Sopenharmony_ci{ 14462306a36Sopenharmony_ci iowrite16(ioread16(dev->base + SMCR) | SMCR_RST, dev->base + SMCR); 14562306a36Sopenharmony_ci return highlander_i2c_wait_for_bbsy(dev); 14662306a36Sopenharmony_ci} 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_cistatic int highlander_i2c_wait_for_ack(struct highlander_i2c_dev *dev) 14962306a36Sopenharmony_ci{ 15062306a36Sopenharmony_ci u16 tmp = ioread16(dev->base + SMCR); 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci if ((tmp & (SMCR_IRIC | SMCR_ACKE)) == SMCR_ACKE) { 15362306a36Sopenharmony_ci dev_warn(dev->dev, "ack abnormality\n"); 15462306a36Sopenharmony_ci return highlander_i2c_reset(dev); 15562306a36Sopenharmony_ci } 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci return 0; 15862306a36Sopenharmony_ci} 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic irqreturn_t highlander_i2c_irq(int irq, void *dev_id) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci struct highlander_i2c_dev *dev = dev_id; 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci highlander_i2c_done(dev); 16562306a36Sopenharmony_ci complete(&dev->cmd_complete); 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci return IRQ_HANDLED; 16862306a36Sopenharmony_ci} 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic void highlander_i2c_poll(struct highlander_i2c_dev *dev) 17162306a36Sopenharmony_ci{ 17262306a36Sopenharmony_ci unsigned long timeout; 17362306a36Sopenharmony_ci u16 smcr; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(iic_timeout); 17662306a36Sopenharmony_ci for (;;) { 17762306a36Sopenharmony_ci smcr = ioread16(dev->base + SMCR); 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* 18062306a36Sopenharmony_ci * Don't bother checking ACKE here, this and the reset 18162306a36Sopenharmony_ci * are handled in highlander_i2c_wait_xfer_done() when 18262306a36Sopenharmony_ci * waiting for the ACK. 18362306a36Sopenharmony_ci */ 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci if (smcr & SMCR_IRIC) 18662306a36Sopenharmony_ci return; 18762306a36Sopenharmony_ci if (time_after(jiffies, timeout)) 18862306a36Sopenharmony_ci break; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci cpu_relax(); 19162306a36Sopenharmony_ci cond_resched(); 19262306a36Sopenharmony_ci } 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_ci dev_err(dev->dev, "polling timed out\n"); 19562306a36Sopenharmony_ci} 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_cistatic inline int highlander_i2c_wait_xfer_done(struct highlander_i2c_dev *dev) 19862306a36Sopenharmony_ci{ 19962306a36Sopenharmony_ci if (dev->irq) 20062306a36Sopenharmony_ci wait_for_completion_timeout(&dev->cmd_complete, 20162306a36Sopenharmony_ci msecs_to_jiffies(iic_timeout)); 20262306a36Sopenharmony_ci else 20362306a36Sopenharmony_ci /* busy looping, the IRQ of champions */ 20462306a36Sopenharmony_ci highlander_i2c_poll(dev); 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci return highlander_i2c_wait_for_ack(dev); 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic int highlander_i2c_read(struct highlander_i2c_dev *dev) 21062306a36Sopenharmony_ci{ 21162306a36Sopenharmony_ci int i, cnt; 21262306a36Sopenharmony_ci u16 data[16]; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci if (highlander_i2c_wait_for_bbsy(dev)) 21562306a36Sopenharmony_ci return -EAGAIN; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci highlander_i2c_start(dev); 21862306a36Sopenharmony_ci 21962306a36Sopenharmony_ci if (highlander_i2c_wait_xfer_done(dev)) { 22062306a36Sopenharmony_ci dev_err(dev->dev, "Arbitration loss\n"); 22162306a36Sopenharmony_ci return -EAGAIN; 22262306a36Sopenharmony_ci } 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci /* 22562306a36Sopenharmony_ci * The R0P7780LC0011RL FPGA needs a significant delay between 22662306a36Sopenharmony_ci * data read cycles, otherwise the transceiver gets confused and 22762306a36Sopenharmony_ci * garbage is returned when the read is subsequently aborted. 22862306a36Sopenharmony_ci * 22962306a36Sopenharmony_ci * It is not sufficient to wait for BBSY. 23062306a36Sopenharmony_ci * 23162306a36Sopenharmony_ci * While this generally only applies to the older SH7780-based 23262306a36Sopenharmony_ci * Highlanders, the same issue can be observed on SH7785 ones, 23362306a36Sopenharmony_ci * albeit less frequently. SH7780-based Highlanders may need 23462306a36Sopenharmony_ci * this to be as high as 1000 ms. 23562306a36Sopenharmony_ci */ 23662306a36Sopenharmony_ci if (iic_read_delay && time_before(jiffies, dev->last_read_time + 23762306a36Sopenharmony_ci msecs_to_jiffies(iic_read_delay))) 23862306a36Sopenharmony_ci msleep(jiffies_to_msecs((dev->last_read_time + 23962306a36Sopenharmony_ci msecs_to_jiffies(iic_read_delay)) - jiffies)); 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci cnt = (dev->buf_len + 1) >> 1; 24262306a36Sopenharmony_ci for (i = 0; i < cnt; i++) { 24362306a36Sopenharmony_ci data[i] = ioread16(dev->base + SMTRDR + (i * sizeof(u16))); 24462306a36Sopenharmony_ci dev_dbg(dev->dev, "read data[%x] 0x%04x\n", i, data[i]); 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci smbus_read_data(data, dev->buf, dev->buf_len); 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci dev->last_read_time = jiffies; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci return 0; 25262306a36Sopenharmony_ci} 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_cistatic int highlander_i2c_write(struct highlander_i2c_dev *dev) 25562306a36Sopenharmony_ci{ 25662306a36Sopenharmony_ci int i, cnt; 25762306a36Sopenharmony_ci u16 data[16]; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci smbus_write_data(dev->buf, data, dev->buf_len); 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci cnt = (dev->buf_len + 1) >> 1; 26262306a36Sopenharmony_ci for (i = 0; i < cnt; i++) { 26362306a36Sopenharmony_ci iowrite16(data[i], dev->base + SMTRDR + (i * sizeof(u16))); 26462306a36Sopenharmony_ci dev_dbg(dev->dev, "write data[%x] 0x%04x\n", i, data[i]); 26562306a36Sopenharmony_ci } 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci if (highlander_i2c_wait_for_bbsy(dev)) 26862306a36Sopenharmony_ci return -EAGAIN; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci highlander_i2c_start(dev); 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci return highlander_i2c_wait_xfer_done(dev); 27362306a36Sopenharmony_ci} 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic int highlander_i2c_smbus_xfer(struct i2c_adapter *adap, u16 addr, 27662306a36Sopenharmony_ci unsigned short flags, char read_write, 27762306a36Sopenharmony_ci u8 command, int size, 27862306a36Sopenharmony_ci union i2c_smbus_data *data) 27962306a36Sopenharmony_ci{ 28062306a36Sopenharmony_ci struct highlander_i2c_dev *dev = i2c_get_adapdata(adap); 28162306a36Sopenharmony_ci u16 tmp; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci init_completion(&dev->cmd_complete); 28462306a36Sopenharmony_ci 28562306a36Sopenharmony_ci dev_dbg(dev->dev, "addr %04x, command %02x, read_write %d, size %d\n", 28662306a36Sopenharmony_ci addr, command, read_write, size); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci /* 28962306a36Sopenharmony_ci * Set up the buffer and transfer size 29062306a36Sopenharmony_ci */ 29162306a36Sopenharmony_ci switch (size) { 29262306a36Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 29362306a36Sopenharmony_ci dev->buf = &data->byte; 29462306a36Sopenharmony_ci dev->buf_len = 1; 29562306a36Sopenharmony_ci break; 29662306a36Sopenharmony_ci case I2C_SMBUS_I2C_BLOCK_DATA: 29762306a36Sopenharmony_ci dev->buf = &data->block[1]; 29862306a36Sopenharmony_ci dev->buf_len = data->block[0]; 29962306a36Sopenharmony_ci break; 30062306a36Sopenharmony_ci default: 30162306a36Sopenharmony_ci dev_err(dev->dev, "unsupported command %d\n", size); 30262306a36Sopenharmony_ci return -EINVAL; 30362306a36Sopenharmony_ci } 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci /* 30662306a36Sopenharmony_ci * Encode the mode setting 30762306a36Sopenharmony_ci */ 30862306a36Sopenharmony_ci tmp = ioread16(dev->base + SMMR); 30962306a36Sopenharmony_ci tmp &= ~(SMMR_MODE0 | SMMR_MODE1); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci switch (dev->buf_len) { 31262306a36Sopenharmony_ci case 1: 31362306a36Sopenharmony_ci /* default */ 31462306a36Sopenharmony_ci break; 31562306a36Sopenharmony_ci case 8: 31662306a36Sopenharmony_ci tmp |= SMMR_MODE0; 31762306a36Sopenharmony_ci break; 31862306a36Sopenharmony_ci case 16: 31962306a36Sopenharmony_ci tmp |= SMMR_MODE1; 32062306a36Sopenharmony_ci break; 32162306a36Sopenharmony_ci case 32: 32262306a36Sopenharmony_ci tmp |= (SMMR_MODE0 | SMMR_MODE1); 32362306a36Sopenharmony_ci break; 32462306a36Sopenharmony_ci default: 32562306a36Sopenharmony_ci dev_err(dev->dev, "unsupported xfer size %zu\n", dev->buf_len); 32662306a36Sopenharmony_ci return -EINVAL; 32762306a36Sopenharmony_ci } 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci iowrite16(tmp, dev->base + SMMR); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci /* Ensure we're in a sane state */ 33262306a36Sopenharmony_ci highlander_i2c_done(dev); 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci /* Set slave address */ 33562306a36Sopenharmony_ci iowrite16((addr << 1) | read_write, dev->base + SMSMADR); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci highlander_i2c_command(dev, command, dev->buf_len); 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci if (read_write == I2C_SMBUS_READ) 34062306a36Sopenharmony_ci return highlander_i2c_read(dev); 34162306a36Sopenharmony_ci else 34262306a36Sopenharmony_ci return highlander_i2c_write(dev); 34362306a36Sopenharmony_ci} 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic u32 highlander_i2c_func(struct i2c_adapter *adapter) 34662306a36Sopenharmony_ci{ 34762306a36Sopenharmony_ci return I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_I2C_BLOCK; 34862306a36Sopenharmony_ci} 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistatic const struct i2c_algorithm highlander_i2c_algo = { 35162306a36Sopenharmony_ci .smbus_xfer = highlander_i2c_smbus_xfer, 35262306a36Sopenharmony_ci .functionality = highlander_i2c_func, 35362306a36Sopenharmony_ci}; 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic int highlander_i2c_probe(struct platform_device *pdev) 35662306a36Sopenharmony_ci{ 35762306a36Sopenharmony_ci struct highlander_i2c_dev *dev; 35862306a36Sopenharmony_ci struct i2c_adapter *adap; 35962306a36Sopenharmony_ci struct resource *res; 36062306a36Sopenharmony_ci int ret; 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 36362306a36Sopenharmony_ci if (unlikely(!res)) { 36462306a36Sopenharmony_ci dev_err(&pdev->dev, "no mem resource\n"); 36562306a36Sopenharmony_ci return -ENODEV; 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci dev = kzalloc(sizeof(struct highlander_i2c_dev), GFP_KERNEL); 36962306a36Sopenharmony_ci if (unlikely(!dev)) 37062306a36Sopenharmony_ci return -ENOMEM; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci dev->base = ioremap(res->start, resource_size(res)); 37362306a36Sopenharmony_ci if (unlikely(!dev->base)) { 37462306a36Sopenharmony_ci ret = -ENXIO; 37562306a36Sopenharmony_ci goto err; 37662306a36Sopenharmony_ci } 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci dev->dev = &pdev->dev; 37962306a36Sopenharmony_ci platform_set_drvdata(pdev, dev); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci dev->irq = platform_get_irq(pdev, 0); 38262306a36Sopenharmony_ci if (dev->irq < 0 || iic_force_poll) 38362306a36Sopenharmony_ci dev->irq = 0; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci if (dev->irq) { 38662306a36Sopenharmony_ci ret = request_irq(dev->irq, highlander_i2c_irq, 0, 38762306a36Sopenharmony_ci pdev->name, dev); 38862306a36Sopenharmony_ci if (unlikely(ret)) 38962306a36Sopenharmony_ci goto err_unmap; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci highlander_i2c_irq_enable(dev); 39262306a36Sopenharmony_ci } else { 39362306a36Sopenharmony_ci dev_notice(&pdev->dev, "no IRQ, using polling mode\n"); 39462306a36Sopenharmony_ci highlander_i2c_irq_disable(dev); 39562306a36Sopenharmony_ci } 39662306a36Sopenharmony_ci 39762306a36Sopenharmony_ci dev->last_read_time = jiffies; /* initial read jiffies */ 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci highlander_i2c_setup(dev); 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci adap = &dev->adapter; 40262306a36Sopenharmony_ci i2c_set_adapdata(adap, dev); 40362306a36Sopenharmony_ci adap->owner = THIS_MODULE; 40462306a36Sopenharmony_ci adap->class = I2C_CLASS_HWMON; 40562306a36Sopenharmony_ci strscpy(adap->name, "HL FPGA I2C adapter", sizeof(adap->name)); 40662306a36Sopenharmony_ci adap->algo = &highlander_i2c_algo; 40762306a36Sopenharmony_ci adap->dev.parent = &pdev->dev; 40862306a36Sopenharmony_ci adap->nr = pdev->id; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci /* 41162306a36Sopenharmony_ci * Reset the adapter 41262306a36Sopenharmony_ci */ 41362306a36Sopenharmony_ci ret = highlander_i2c_reset(dev); 41462306a36Sopenharmony_ci if (unlikely(ret)) { 41562306a36Sopenharmony_ci dev_err(&pdev->dev, "controller didn't come up\n"); 41662306a36Sopenharmony_ci goto err_free_irq; 41762306a36Sopenharmony_ci } 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci ret = i2c_add_numbered_adapter(adap); 42062306a36Sopenharmony_ci if (unlikely(ret)) { 42162306a36Sopenharmony_ci dev_err(&pdev->dev, "failure adding adapter\n"); 42262306a36Sopenharmony_ci goto err_free_irq; 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci return 0; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_cierr_free_irq: 42862306a36Sopenharmony_ci if (dev->irq) 42962306a36Sopenharmony_ci free_irq(dev->irq, dev); 43062306a36Sopenharmony_cierr_unmap: 43162306a36Sopenharmony_ci iounmap(dev->base); 43262306a36Sopenharmony_cierr: 43362306a36Sopenharmony_ci kfree(dev); 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci return ret; 43662306a36Sopenharmony_ci} 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_cistatic void highlander_i2c_remove(struct platform_device *pdev) 43962306a36Sopenharmony_ci{ 44062306a36Sopenharmony_ci struct highlander_i2c_dev *dev = platform_get_drvdata(pdev); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci i2c_del_adapter(&dev->adapter); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci if (dev->irq) 44562306a36Sopenharmony_ci free_irq(dev->irq, dev); 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci iounmap(dev->base); 44862306a36Sopenharmony_ci kfree(dev); 44962306a36Sopenharmony_ci} 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_cistatic struct platform_driver highlander_i2c_driver = { 45262306a36Sopenharmony_ci .driver = { 45362306a36Sopenharmony_ci .name = "i2c-highlander", 45462306a36Sopenharmony_ci }, 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci .probe = highlander_i2c_probe, 45762306a36Sopenharmony_ci .remove_new = highlander_i2c_remove, 45862306a36Sopenharmony_ci}; 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_cimodule_platform_driver(highlander_i2c_driver); 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ciMODULE_AUTHOR("Paul Mundt"); 46362306a36Sopenharmony_ciMODULE_DESCRIPTION("Renesas Highlander FPGA I2C/SMBus adapter"); 46462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2"); 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cimodule_param(iic_force_poll, bool, 0); 46762306a36Sopenharmony_cimodule_param(iic_force_normal, bool, 0); 46862306a36Sopenharmony_cimodule_param(iic_timeout, int, 0); 46962306a36Sopenharmony_cimodule_param(iic_read_delay, int, 0); 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ciMODULE_PARM_DESC(iic_force_poll, "Force polling mode"); 47262306a36Sopenharmony_ciMODULE_PARM_DESC(iic_force_normal, 47362306a36Sopenharmony_ci "Force normal mode (100 kHz), default is fast mode (400 kHz)"); 47462306a36Sopenharmony_ciMODULE_PARM_DESC(iic_timeout, "Set timeout value in msecs (default 1000 ms)"); 47562306a36Sopenharmony_ciMODULE_PARM_DESC(iic_read_delay, 47662306a36Sopenharmony_ci "Delay between data read cycles (default 0 ms)"); 477