162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Synopsys DesignWare I2C adapter driver (master only).
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Based on the TI DAVINCI I2C adapter driver.
662306a36Sopenharmony_ci *
762306a36Sopenharmony_ci * Copyright (C) 2006 Texas Instruments.
862306a36Sopenharmony_ci * Copyright (C) 2007 MontaVista Software Inc.
962306a36Sopenharmony_ci * Copyright (C) 2009 Provigent Ltd.
1062306a36Sopenharmony_ci */
1162306a36Sopenharmony_ci#include <linux/delay.h>
1262306a36Sopenharmony_ci#include <linux/err.h>
1362306a36Sopenharmony_ci#include <linux/errno.h>
1462306a36Sopenharmony_ci#include <linux/export.h>
1562306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1662306a36Sopenharmony_ci#include <linux/i2c.h>
1762306a36Sopenharmony_ci#include <linux/interrupt.h>
1862306a36Sopenharmony_ci#include <linux/io.h>
1962306a36Sopenharmony_ci#include <linux/module.h>
2062306a36Sopenharmony_ci#include <linux/pinctrl/consumer.h>
2162306a36Sopenharmony_ci#include <linux/pm_runtime.h>
2262306a36Sopenharmony_ci#include <linux/regmap.h>
2362306a36Sopenharmony_ci#include <linux/reset.h>
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include "i2c-designware-core.h"
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci#define AMD_TIMEOUT_MIN_US	25
2862306a36Sopenharmony_ci#define AMD_TIMEOUT_MAX_US	250
2962306a36Sopenharmony_ci#define AMD_MASTERCFG_MASK	GENMASK(15, 0)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_cistatic void i2c_dw_configure_fifo_master(struct dw_i2c_dev *dev)
3262306a36Sopenharmony_ci{
3362306a36Sopenharmony_ci	/* Configure Tx/Rx FIFO threshold levels */
3462306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_TX_TL, dev->tx_fifo_depth / 2);
3562306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_RX_TL, 0);
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci	/* Configure the I2C master */
3862306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_CON, dev->master_cfg);
3962306a36Sopenharmony_ci}
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_cistatic int i2c_dw_set_timings_master(struct dw_i2c_dev *dev)
4262306a36Sopenharmony_ci{
4362306a36Sopenharmony_ci	unsigned int comp_param1;
4462306a36Sopenharmony_ci	u32 sda_falling_time, scl_falling_time;
4562306a36Sopenharmony_ci	struct i2c_timings *t = &dev->timings;
4662306a36Sopenharmony_ci	const char *fp_str = "";
4762306a36Sopenharmony_ci	u32 ic_clk;
4862306a36Sopenharmony_ci	int ret;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	ret = i2c_dw_acquire_lock(dev);
5162306a36Sopenharmony_ci	if (ret)
5262306a36Sopenharmony_ci		return ret;
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	ret = regmap_read(dev->map, DW_IC_COMP_PARAM_1, &comp_param1);
5562306a36Sopenharmony_ci	i2c_dw_release_lock(dev);
5662306a36Sopenharmony_ci	if (ret)
5762306a36Sopenharmony_ci		return ret;
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci	/* Set standard and fast speed dividers for high/low periods */
6062306a36Sopenharmony_ci	sda_falling_time = t->sda_fall_ns ?: 300; /* ns */
6162306a36Sopenharmony_ci	scl_falling_time = t->scl_fall_ns ?: 300; /* ns */
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci	/* Calculate SCL timing parameters for standard mode if not set */
6462306a36Sopenharmony_ci	if (!dev->ss_hcnt || !dev->ss_lcnt) {
6562306a36Sopenharmony_ci		ic_clk = i2c_dw_clk_rate(dev);
6662306a36Sopenharmony_ci		dev->ss_hcnt =
6762306a36Sopenharmony_ci			i2c_dw_scl_hcnt(ic_clk,
6862306a36Sopenharmony_ci					4000,	/* tHD;STA = tHIGH = 4.0 us */
6962306a36Sopenharmony_ci					sda_falling_time,
7062306a36Sopenharmony_ci					0,	/* 0: DW default, 1: Ideal */
7162306a36Sopenharmony_ci					0);	/* No offset */
7262306a36Sopenharmony_ci		dev->ss_lcnt =
7362306a36Sopenharmony_ci			i2c_dw_scl_lcnt(ic_clk,
7462306a36Sopenharmony_ci					4700,	/* tLOW = 4.7 us */
7562306a36Sopenharmony_ci					scl_falling_time,
7662306a36Sopenharmony_ci					0);	/* No offset */
7762306a36Sopenharmony_ci	}
7862306a36Sopenharmony_ci	dev_dbg(dev->dev, "Standard Mode HCNT:LCNT = %d:%d\n",
7962306a36Sopenharmony_ci		dev->ss_hcnt, dev->ss_lcnt);
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	/*
8262306a36Sopenharmony_ci	 * Set SCL timing parameters for fast mode or fast mode plus. Only
8362306a36Sopenharmony_ci	 * difference is the timing parameter values since the registers are
8462306a36Sopenharmony_ci	 * the same.
8562306a36Sopenharmony_ci	 */
8662306a36Sopenharmony_ci	if (t->bus_freq_hz == I2C_MAX_FAST_MODE_PLUS_FREQ) {
8762306a36Sopenharmony_ci		/*
8862306a36Sopenharmony_ci		 * Check are Fast Mode Plus parameters available. Calculate
8962306a36Sopenharmony_ci		 * SCL timing parameters for Fast Mode Plus if not set.
9062306a36Sopenharmony_ci		 */
9162306a36Sopenharmony_ci		if (dev->fp_hcnt && dev->fp_lcnt) {
9262306a36Sopenharmony_ci			dev->fs_hcnt = dev->fp_hcnt;
9362306a36Sopenharmony_ci			dev->fs_lcnt = dev->fp_lcnt;
9462306a36Sopenharmony_ci		} else {
9562306a36Sopenharmony_ci			ic_clk = i2c_dw_clk_rate(dev);
9662306a36Sopenharmony_ci			dev->fs_hcnt =
9762306a36Sopenharmony_ci				i2c_dw_scl_hcnt(ic_clk,
9862306a36Sopenharmony_ci						260,	/* tHIGH = 260 ns */
9962306a36Sopenharmony_ci						sda_falling_time,
10062306a36Sopenharmony_ci						0,	/* DW default */
10162306a36Sopenharmony_ci						0);	/* No offset */
10262306a36Sopenharmony_ci			dev->fs_lcnt =
10362306a36Sopenharmony_ci				i2c_dw_scl_lcnt(ic_clk,
10462306a36Sopenharmony_ci						500,	/* tLOW = 500 ns */
10562306a36Sopenharmony_ci						scl_falling_time,
10662306a36Sopenharmony_ci						0);	/* No offset */
10762306a36Sopenharmony_ci		}
10862306a36Sopenharmony_ci		fp_str = " Plus";
10962306a36Sopenharmony_ci	}
11062306a36Sopenharmony_ci	/*
11162306a36Sopenharmony_ci	 * Calculate SCL timing parameters for fast mode if not set. They are
11262306a36Sopenharmony_ci	 * needed also in high speed mode.
11362306a36Sopenharmony_ci	 */
11462306a36Sopenharmony_ci	if (!dev->fs_hcnt || !dev->fs_lcnt) {
11562306a36Sopenharmony_ci		ic_clk = i2c_dw_clk_rate(dev);
11662306a36Sopenharmony_ci		dev->fs_hcnt =
11762306a36Sopenharmony_ci			i2c_dw_scl_hcnt(ic_clk,
11862306a36Sopenharmony_ci					600,	/* tHD;STA = tHIGH = 0.6 us */
11962306a36Sopenharmony_ci					sda_falling_time,
12062306a36Sopenharmony_ci					0,	/* 0: DW default, 1: Ideal */
12162306a36Sopenharmony_ci					0);	/* No offset */
12262306a36Sopenharmony_ci		dev->fs_lcnt =
12362306a36Sopenharmony_ci			i2c_dw_scl_lcnt(ic_clk,
12462306a36Sopenharmony_ci					1300,	/* tLOW = 1.3 us */
12562306a36Sopenharmony_ci					scl_falling_time,
12662306a36Sopenharmony_ci					0);	/* No offset */
12762306a36Sopenharmony_ci	}
12862306a36Sopenharmony_ci	dev_dbg(dev->dev, "Fast Mode%s HCNT:LCNT = %d:%d\n",
12962306a36Sopenharmony_ci		fp_str, dev->fs_hcnt, dev->fs_lcnt);
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	/* Check is high speed possible and fall back to fast mode if not */
13262306a36Sopenharmony_ci	if ((dev->master_cfg & DW_IC_CON_SPEED_MASK) ==
13362306a36Sopenharmony_ci		DW_IC_CON_SPEED_HIGH) {
13462306a36Sopenharmony_ci		if ((comp_param1 & DW_IC_COMP_PARAM_1_SPEED_MODE_MASK)
13562306a36Sopenharmony_ci			!= DW_IC_COMP_PARAM_1_SPEED_MODE_HIGH) {
13662306a36Sopenharmony_ci			dev_err(dev->dev, "High Speed not supported!\n");
13762306a36Sopenharmony_ci			t->bus_freq_hz = I2C_MAX_FAST_MODE_FREQ;
13862306a36Sopenharmony_ci			dev->master_cfg &= ~DW_IC_CON_SPEED_MASK;
13962306a36Sopenharmony_ci			dev->master_cfg |= DW_IC_CON_SPEED_FAST;
14062306a36Sopenharmony_ci			dev->hs_hcnt = 0;
14162306a36Sopenharmony_ci			dev->hs_lcnt = 0;
14262306a36Sopenharmony_ci		} else if (!dev->hs_hcnt || !dev->hs_lcnt) {
14362306a36Sopenharmony_ci			ic_clk = i2c_dw_clk_rate(dev);
14462306a36Sopenharmony_ci			dev->hs_hcnt =
14562306a36Sopenharmony_ci				i2c_dw_scl_hcnt(ic_clk,
14662306a36Sopenharmony_ci						160,	/* tHIGH = 160 ns */
14762306a36Sopenharmony_ci						sda_falling_time,
14862306a36Sopenharmony_ci						0,	/* DW default */
14962306a36Sopenharmony_ci						0);	/* No offset */
15062306a36Sopenharmony_ci			dev->hs_lcnt =
15162306a36Sopenharmony_ci				i2c_dw_scl_lcnt(ic_clk,
15262306a36Sopenharmony_ci						320,	/* tLOW = 320 ns */
15362306a36Sopenharmony_ci						scl_falling_time,
15462306a36Sopenharmony_ci						0);	/* No offset */
15562306a36Sopenharmony_ci		}
15662306a36Sopenharmony_ci		dev_dbg(dev->dev, "High Speed Mode HCNT:LCNT = %d:%d\n",
15762306a36Sopenharmony_ci			dev->hs_hcnt, dev->hs_lcnt);
15862306a36Sopenharmony_ci	}
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	ret = i2c_dw_set_sda_hold(dev);
16162306a36Sopenharmony_ci	if (ret)
16262306a36Sopenharmony_ci		return ret;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	dev_dbg(dev->dev, "Bus speed: %s\n", i2c_freq_mode_string(t->bus_freq_hz));
16562306a36Sopenharmony_ci	return 0;
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci/**
16962306a36Sopenharmony_ci * i2c_dw_init_master() - Initialize the designware I2C master hardware
17062306a36Sopenharmony_ci * @dev: device private data
17162306a36Sopenharmony_ci *
17262306a36Sopenharmony_ci * This functions configures and enables the I2C master.
17362306a36Sopenharmony_ci * This function is called during I2C init function, and in case of timeout at
17462306a36Sopenharmony_ci * run time.
17562306a36Sopenharmony_ci */
17662306a36Sopenharmony_cistatic int i2c_dw_init_master(struct dw_i2c_dev *dev)
17762306a36Sopenharmony_ci{
17862306a36Sopenharmony_ci	int ret;
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	ret = i2c_dw_acquire_lock(dev);
18162306a36Sopenharmony_ci	if (ret)
18262306a36Sopenharmony_ci		return ret;
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci	/* Disable the adapter */
18562306a36Sopenharmony_ci	__i2c_dw_disable(dev);
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci	/* Write standard speed timing parameters */
18862306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_SS_SCL_HCNT, dev->ss_hcnt);
18962306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_SS_SCL_LCNT, dev->ss_lcnt);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	/* Write fast mode/fast mode plus timing parameters */
19262306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_FS_SCL_HCNT, dev->fs_hcnt);
19362306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_FS_SCL_LCNT, dev->fs_lcnt);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	/* Write high speed timing parameters if supported */
19662306a36Sopenharmony_ci	if (dev->hs_hcnt && dev->hs_lcnt) {
19762306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_HS_SCL_HCNT, dev->hs_hcnt);
19862306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_HS_SCL_LCNT, dev->hs_lcnt);
19962306a36Sopenharmony_ci	}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci	/* Write SDA hold time if supported */
20262306a36Sopenharmony_ci	if (dev->sda_hold_time)
20362306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_SDA_HOLD, dev->sda_hold_time);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	i2c_dw_configure_fifo_master(dev);
20662306a36Sopenharmony_ci	i2c_dw_release_lock(dev);
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	return 0;
20962306a36Sopenharmony_ci}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_cistatic void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
21262306a36Sopenharmony_ci{
21362306a36Sopenharmony_ci	struct i2c_msg *msgs = dev->msgs;
21462306a36Sopenharmony_ci	u32 ic_con = 0, ic_tar = 0;
21562306a36Sopenharmony_ci	unsigned int dummy;
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	/* Disable the adapter */
21862306a36Sopenharmony_ci	__i2c_dw_disable(dev);
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	/* If the slave address is ten bit address, enable 10BITADDR */
22162306a36Sopenharmony_ci	if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
22262306a36Sopenharmony_ci		ic_con = DW_IC_CON_10BITADDR_MASTER;
22362306a36Sopenharmony_ci		/*
22462306a36Sopenharmony_ci		 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
22562306a36Sopenharmony_ci		 * mode has to be enabled via bit 12 of IC_TAR register.
22662306a36Sopenharmony_ci		 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
22762306a36Sopenharmony_ci		 * detected from registers.
22862306a36Sopenharmony_ci		 */
22962306a36Sopenharmony_ci		ic_tar = DW_IC_TAR_10BITADDR_MASTER;
23062306a36Sopenharmony_ci	}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	regmap_update_bits(dev->map, DW_IC_CON, DW_IC_CON_10BITADDR_MASTER,
23362306a36Sopenharmony_ci			   ic_con);
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	/*
23662306a36Sopenharmony_ci	 * Set the slave (target) address and enable 10-bit addressing mode
23762306a36Sopenharmony_ci	 * if applicable.
23862306a36Sopenharmony_ci	 */
23962306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_TAR,
24062306a36Sopenharmony_ci		     msgs[dev->msg_write_idx].addr | ic_tar);
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	/* Enforce disabled interrupts (due to HW issues) */
24362306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_INTR_MASK, 0);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	/* Enable the adapter */
24662306a36Sopenharmony_ci	__i2c_dw_enable(dev);
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	/* Dummy read to avoid the register getting stuck on Bay Trail */
24962306a36Sopenharmony_ci	regmap_read(dev->map, DW_IC_ENABLE_STATUS, &dummy);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	/* Clear and enable interrupts */
25262306a36Sopenharmony_ci	regmap_read(dev->map, DW_IC_CLR_INTR, &dummy);
25362306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_INTR_MASK, DW_IC_INTR_MASTER_MASK);
25462306a36Sopenharmony_ci}
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_cistatic int i2c_dw_check_stopbit(struct dw_i2c_dev *dev)
25762306a36Sopenharmony_ci{
25862306a36Sopenharmony_ci	u32 val;
25962306a36Sopenharmony_ci	int ret;
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	ret = regmap_read_poll_timeout(dev->map, DW_IC_INTR_STAT, val,
26262306a36Sopenharmony_ci				       !(val & DW_IC_INTR_STOP_DET),
26362306a36Sopenharmony_ci					1100, 20000);
26462306a36Sopenharmony_ci	if (ret)
26562306a36Sopenharmony_ci		dev_err(dev->dev, "i2c timeout error %d\n", ret);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	return ret;
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic int i2c_dw_status(struct dw_i2c_dev *dev)
27162306a36Sopenharmony_ci{
27262306a36Sopenharmony_ci	int status;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	status = i2c_dw_wait_bus_not_busy(dev);
27562306a36Sopenharmony_ci	if (status)
27662306a36Sopenharmony_ci		return status;
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	return i2c_dw_check_stopbit(dev);
27962306a36Sopenharmony_ci}
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci/*
28262306a36Sopenharmony_ci * Initiate and continue master read/write transaction with polling
28362306a36Sopenharmony_ci * based transfer routine afterward write messages into the Tx buffer.
28462306a36Sopenharmony_ci */
28562306a36Sopenharmony_cistatic int amd_i2c_dw_xfer_quirk(struct i2c_adapter *adap, struct i2c_msg *msgs, int num_msgs)
28662306a36Sopenharmony_ci{
28762306a36Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
28862306a36Sopenharmony_ci	int msg_wrt_idx, msg_itr_lmt, buf_len, data_idx;
28962306a36Sopenharmony_ci	int cmd = 0, status;
29062306a36Sopenharmony_ci	u8 *tx_buf;
29162306a36Sopenharmony_ci	unsigned int val;
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	/*
29462306a36Sopenharmony_ci	 * In order to enable the interrupt for UCSI i.e. AMD NAVI GPU card,
29562306a36Sopenharmony_ci	 * it is mandatory to set the right value in specific register
29662306a36Sopenharmony_ci	 * (offset:0x474) as per the hardware IP specification.
29762306a36Sopenharmony_ci	 */
29862306a36Sopenharmony_ci	regmap_write(dev->map, AMD_UCSI_INTR_REG, AMD_UCSI_INTR_EN);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	dev->msgs = msgs;
30162306a36Sopenharmony_ci	dev->msgs_num = num_msgs;
30262306a36Sopenharmony_ci	i2c_dw_xfer_init(dev);
30362306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_INTR_MASK, 0);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/* Initiate messages read/write transaction */
30662306a36Sopenharmony_ci	for (msg_wrt_idx = 0; msg_wrt_idx < num_msgs; msg_wrt_idx++) {
30762306a36Sopenharmony_ci		tx_buf = msgs[msg_wrt_idx].buf;
30862306a36Sopenharmony_ci		buf_len = msgs[msg_wrt_idx].len;
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci		if (!(msgs[msg_wrt_idx].flags & I2C_M_RD))
31162306a36Sopenharmony_ci			regmap_write(dev->map, DW_IC_TX_TL, buf_len - 1);
31262306a36Sopenharmony_ci		/*
31362306a36Sopenharmony_ci		 * Initiate the i2c read/write transaction of buffer length,
31462306a36Sopenharmony_ci		 * and poll for bus busy status. For the last message transfer,
31562306a36Sopenharmony_ci		 * update the command with stopbit enable.
31662306a36Sopenharmony_ci		 */
31762306a36Sopenharmony_ci		for (msg_itr_lmt = buf_len; msg_itr_lmt > 0; msg_itr_lmt--) {
31862306a36Sopenharmony_ci			if (msg_wrt_idx == num_msgs - 1 && msg_itr_lmt == 1)
31962306a36Sopenharmony_ci				cmd |= BIT(9);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci			if (msgs[msg_wrt_idx].flags & I2C_M_RD) {
32262306a36Sopenharmony_ci				/* Due to hardware bug, need to write the same command twice. */
32362306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD, 0x100);
32462306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD, 0x100 | cmd);
32562306a36Sopenharmony_ci				if (cmd) {
32662306a36Sopenharmony_ci					regmap_write(dev->map, DW_IC_TX_TL, 2 * (buf_len - 1));
32762306a36Sopenharmony_ci					regmap_write(dev->map, DW_IC_RX_TL, 2 * (buf_len - 1));
32862306a36Sopenharmony_ci					/*
32962306a36Sopenharmony_ci					 * Need to check the stop bit. However, it cannot be
33062306a36Sopenharmony_ci					 * detected from the registers so we check it always
33162306a36Sopenharmony_ci					 * when read/write the last byte.
33262306a36Sopenharmony_ci					 */
33362306a36Sopenharmony_ci					status = i2c_dw_status(dev);
33462306a36Sopenharmony_ci					if (status)
33562306a36Sopenharmony_ci						return status;
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci					for (data_idx = 0; data_idx < buf_len; data_idx++) {
33862306a36Sopenharmony_ci						regmap_read(dev->map, DW_IC_DATA_CMD, &val);
33962306a36Sopenharmony_ci						tx_buf[data_idx] = val;
34062306a36Sopenharmony_ci					}
34162306a36Sopenharmony_ci					status = i2c_dw_check_stopbit(dev);
34262306a36Sopenharmony_ci					if (status)
34362306a36Sopenharmony_ci						return status;
34462306a36Sopenharmony_ci				}
34562306a36Sopenharmony_ci			} else {
34662306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD, *tx_buf++ | cmd);
34762306a36Sopenharmony_ci				usleep_range(AMD_TIMEOUT_MIN_US, AMD_TIMEOUT_MAX_US);
34862306a36Sopenharmony_ci			}
34962306a36Sopenharmony_ci		}
35062306a36Sopenharmony_ci		status = i2c_dw_check_stopbit(dev);
35162306a36Sopenharmony_ci		if (status)
35262306a36Sopenharmony_ci			return status;
35362306a36Sopenharmony_ci	}
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_ci	return 0;
35662306a36Sopenharmony_ci}
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_cistatic int i2c_dw_poll_tx_empty(struct dw_i2c_dev *dev)
35962306a36Sopenharmony_ci{
36062306a36Sopenharmony_ci	u32 val;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	return regmap_read_poll_timeout(dev->map, DW_IC_RAW_INTR_STAT, val,
36362306a36Sopenharmony_ci					val & DW_IC_INTR_TX_EMPTY,
36462306a36Sopenharmony_ci					100, 1000);
36562306a36Sopenharmony_ci}
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_cistatic int i2c_dw_poll_rx_full(struct dw_i2c_dev *dev)
36862306a36Sopenharmony_ci{
36962306a36Sopenharmony_ci	u32 val;
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	return regmap_read_poll_timeout(dev->map, DW_IC_RAW_INTR_STAT, val,
37262306a36Sopenharmony_ci					val & DW_IC_INTR_RX_FULL,
37362306a36Sopenharmony_ci					100, 1000);
37462306a36Sopenharmony_ci}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic int txgbe_i2c_dw_xfer_quirk(struct i2c_adapter *adap, struct i2c_msg *msgs,
37762306a36Sopenharmony_ci				   int num_msgs)
37862306a36Sopenharmony_ci{
37962306a36Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
38062306a36Sopenharmony_ci	int msg_idx, buf_len, data_idx, ret;
38162306a36Sopenharmony_ci	unsigned int val, stop = 0;
38262306a36Sopenharmony_ci	u8 *buf;
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	dev->msgs = msgs;
38562306a36Sopenharmony_ci	dev->msgs_num = num_msgs;
38662306a36Sopenharmony_ci	i2c_dw_xfer_init(dev);
38762306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_INTR_MASK, 0);
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	for (msg_idx = 0; msg_idx < num_msgs; msg_idx++) {
39062306a36Sopenharmony_ci		buf = msgs[msg_idx].buf;
39162306a36Sopenharmony_ci		buf_len = msgs[msg_idx].len;
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci		for (data_idx = 0; data_idx < buf_len; data_idx++) {
39462306a36Sopenharmony_ci			if (msg_idx == num_msgs - 1 && data_idx == buf_len - 1)
39562306a36Sopenharmony_ci				stop |= BIT(9);
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci			if (msgs[msg_idx].flags & I2C_M_RD) {
39862306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD, 0x100 | stop);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci				ret = i2c_dw_poll_rx_full(dev);
40162306a36Sopenharmony_ci				if (ret)
40262306a36Sopenharmony_ci					return ret;
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci				regmap_read(dev->map, DW_IC_DATA_CMD, &val);
40562306a36Sopenharmony_ci				buf[data_idx] = val;
40662306a36Sopenharmony_ci			} else {
40762306a36Sopenharmony_ci				ret = i2c_dw_poll_tx_empty(dev);
40862306a36Sopenharmony_ci				if (ret)
40962306a36Sopenharmony_ci					return ret;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD,
41262306a36Sopenharmony_ci					     buf[data_idx] | stop);
41362306a36Sopenharmony_ci			}
41462306a36Sopenharmony_ci		}
41562306a36Sopenharmony_ci	}
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	return num_msgs;
41862306a36Sopenharmony_ci}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci/*
42162306a36Sopenharmony_ci * Initiate (and continue) low level master read/write transaction.
42262306a36Sopenharmony_ci * This function is only called from i2c_dw_isr, and pumping i2c_msg
42362306a36Sopenharmony_ci * messages into the tx buffer.  Even if the size of i2c_msg data is
42462306a36Sopenharmony_ci * longer than the size of the tx buffer, it handles everything.
42562306a36Sopenharmony_ci */
42662306a36Sopenharmony_cistatic void
42762306a36Sopenharmony_cii2c_dw_xfer_msg(struct dw_i2c_dev *dev)
42862306a36Sopenharmony_ci{
42962306a36Sopenharmony_ci	struct i2c_msg *msgs = dev->msgs;
43062306a36Sopenharmony_ci	u32 intr_mask;
43162306a36Sopenharmony_ci	int tx_limit, rx_limit;
43262306a36Sopenharmony_ci	u32 addr = msgs[dev->msg_write_idx].addr;
43362306a36Sopenharmony_ci	u32 buf_len = dev->tx_buf_len;
43462306a36Sopenharmony_ci	u8 *buf = dev->tx_buf;
43562306a36Sopenharmony_ci	bool need_restart = false;
43662306a36Sopenharmony_ci	unsigned int flr;
43762306a36Sopenharmony_ci
43862306a36Sopenharmony_ci	intr_mask = DW_IC_INTR_MASTER_MASK;
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
44162306a36Sopenharmony_ci		u32 flags = msgs[dev->msg_write_idx].flags;
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_ci		/*
44462306a36Sopenharmony_ci		 * If target address has changed, we need to
44562306a36Sopenharmony_ci		 * reprogram the target address in the I2C
44662306a36Sopenharmony_ci		 * adapter when we are done with this transfer.
44762306a36Sopenharmony_ci		 */
44862306a36Sopenharmony_ci		if (msgs[dev->msg_write_idx].addr != addr) {
44962306a36Sopenharmony_ci			dev_err(dev->dev,
45062306a36Sopenharmony_ci				"%s: invalid target address\n", __func__);
45162306a36Sopenharmony_ci			dev->msg_err = -EINVAL;
45262306a36Sopenharmony_ci			break;
45362306a36Sopenharmony_ci		}
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci		if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
45662306a36Sopenharmony_ci			/* new i2c_msg */
45762306a36Sopenharmony_ci			buf = msgs[dev->msg_write_idx].buf;
45862306a36Sopenharmony_ci			buf_len = msgs[dev->msg_write_idx].len;
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_ci			/* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
46162306a36Sopenharmony_ci			 * IC_RESTART_EN are set, we must manually
46262306a36Sopenharmony_ci			 * set restart bit between messages.
46362306a36Sopenharmony_ci			 */
46462306a36Sopenharmony_ci			if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
46562306a36Sopenharmony_ci					(dev->msg_write_idx > 0))
46662306a36Sopenharmony_ci				need_restart = true;
46762306a36Sopenharmony_ci		}
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_TXFLR, &flr);
47062306a36Sopenharmony_ci		tx_limit = dev->tx_fifo_depth - flr;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_RXFLR, &flr);
47362306a36Sopenharmony_ci		rx_limit = dev->rx_fifo_depth - flr;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci		while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
47662306a36Sopenharmony_ci			u32 cmd = 0;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci			/*
47962306a36Sopenharmony_ci			 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
48062306a36Sopenharmony_ci			 * manually set the stop bit. However, it cannot be
48162306a36Sopenharmony_ci			 * detected from the registers so we set it always
48262306a36Sopenharmony_ci			 * when writing/reading the last byte.
48362306a36Sopenharmony_ci			 */
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci			/*
48662306a36Sopenharmony_ci			 * i2c-core always sets the buffer length of
48762306a36Sopenharmony_ci			 * I2C_FUNC_SMBUS_BLOCK_DATA to 1. The length will
48862306a36Sopenharmony_ci			 * be adjusted when receiving the first byte.
48962306a36Sopenharmony_ci			 * Thus we can't stop the transaction here.
49062306a36Sopenharmony_ci			 */
49162306a36Sopenharmony_ci			if (dev->msg_write_idx == dev->msgs_num - 1 &&
49262306a36Sopenharmony_ci			    buf_len == 1 && !(flags & I2C_M_RECV_LEN))
49362306a36Sopenharmony_ci				cmd |= BIT(9);
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci			if (need_restart) {
49662306a36Sopenharmony_ci				cmd |= BIT(10);
49762306a36Sopenharmony_ci				need_restart = false;
49862306a36Sopenharmony_ci			}
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci			if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ci				/* Avoid rx buffer overrun */
50362306a36Sopenharmony_ci				if (dev->rx_outstanding >= dev->rx_fifo_depth)
50462306a36Sopenharmony_ci					break;
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD,
50762306a36Sopenharmony_ci					     cmd | 0x100);
50862306a36Sopenharmony_ci				rx_limit--;
50962306a36Sopenharmony_ci				dev->rx_outstanding++;
51062306a36Sopenharmony_ci			} else {
51162306a36Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD,
51262306a36Sopenharmony_ci					     cmd | *buf++);
51362306a36Sopenharmony_ci			}
51462306a36Sopenharmony_ci			tx_limit--; buf_len--;
51562306a36Sopenharmony_ci		}
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci		dev->tx_buf = buf;
51862306a36Sopenharmony_ci		dev->tx_buf_len = buf_len;
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci		/*
52162306a36Sopenharmony_ci		 * Because we don't know the buffer length in the
52262306a36Sopenharmony_ci		 * I2C_FUNC_SMBUS_BLOCK_DATA case, we can't stop the
52362306a36Sopenharmony_ci		 * transaction here. Also disable the TX_EMPTY IRQ
52462306a36Sopenharmony_ci		 * while waiting for the data length byte to avoid the
52562306a36Sopenharmony_ci		 * bogus interrupts flood.
52662306a36Sopenharmony_ci		 */
52762306a36Sopenharmony_ci		if (flags & I2C_M_RECV_LEN) {
52862306a36Sopenharmony_ci			dev->status |= STATUS_WRITE_IN_PROGRESS;
52962306a36Sopenharmony_ci			intr_mask &= ~DW_IC_INTR_TX_EMPTY;
53062306a36Sopenharmony_ci			break;
53162306a36Sopenharmony_ci		} else if (buf_len > 0) {
53262306a36Sopenharmony_ci			/* more bytes to be written */
53362306a36Sopenharmony_ci			dev->status |= STATUS_WRITE_IN_PROGRESS;
53462306a36Sopenharmony_ci			break;
53562306a36Sopenharmony_ci		} else
53662306a36Sopenharmony_ci			dev->status &= ~STATUS_WRITE_IN_PROGRESS;
53762306a36Sopenharmony_ci	}
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	/*
54062306a36Sopenharmony_ci	 * If i2c_msg index search is completed, we don't need TX_EMPTY
54162306a36Sopenharmony_ci	 * interrupt any more.
54262306a36Sopenharmony_ci	 */
54362306a36Sopenharmony_ci	if (dev->msg_write_idx == dev->msgs_num)
54462306a36Sopenharmony_ci		intr_mask &= ~DW_IC_INTR_TX_EMPTY;
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_ci	if (dev->msg_err)
54762306a36Sopenharmony_ci		intr_mask = 0;
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_ci	regmap_write(dev->map,  DW_IC_INTR_MASK, intr_mask);
55062306a36Sopenharmony_ci}
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_cistatic u8
55362306a36Sopenharmony_cii2c_dw_recv_len(struct dw_i2c_dev *dev, u8 len)
55462306a36Sopenharmony_ci{
55562306a36Sopenharmony_ci	struct i2c_msg *msgs = dev->msgs;
55662306a36Sopenharmony_ci	u32 flags = msgs[dev->msg_read_idx].flags;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	/*
55962306a36Sopenharmony_ci	 * Adjust the buffer length and mask the flag
56062306a36Sopenharmony_ci	 * after receiving the first byte.
56162306a36Sopenharmony_ci	 */
56262306a36Sopenharmony_ci	len += (flags & I2C_CLIENT_PEC) ? 2 : 1;
56362306a36Sopenharmony_ci	dev->tx_buf_len = len - min_t(u8, len, dev->rx_outstanding);
56462306a36Sopenharmony_ci	msgs[dev->msg_read_idx].len = len;
56562306a36Sopenharmony_ci	msgs[dev->msg_read_idx].flags &= ~I2C_M_RECV_LEN;
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	/*
56862306a36Sopenharmony_ci	 * Received buffer length, re-enable TX_EMPTY interrupt
56962306a36Sopenharmony_ci	 * to resume the SMBUS transaction.
57062306a36Sopenharmony_ci	 */
57162306a36Sopenharmony_ci	regmap_update_bits(dev->map, DW_IC_INTR_MASK, DW_IC_INTR_TX_EMPTY,
57262306a36Sopenharmony_ci			   DW_IC_INTR_TX_EMPTY);
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci	return len;
57562306a36Sopenharmony_ci}
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_cistatic void
57862306a36Sopenharmony_cii2c_dw_read(struct dw_i2c_dev *dev)
57962306a36Sopenharmony_ci{
58062306a36Sopenharmony_ci	struct i2c_msg *msgs = dev->msgs;
58162306a36Sopenharmony_ci	unsigned int rx_valid;
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_ci	for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
58462306a36Sopenharmony_ci		unsigned int tmp;
58562306a36Sopenharmony_ci		u32 len;
58662306a36Sopenharmony_ci		u8 *buf;
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci		if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
58962306a36Sopenharmony_ci			continue;
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci		if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
59262306a36Sopenharmony_ci			len = msgs[dev->msg_read_idx].len;
59362306a36Sopenharmony_ci			buf = msgs[dev->msg_read_idx].buf;
59462306a36Sopenharmony_ci		} else {
59562306a36Sopenharmony_ci			len = dev->rx_buf_len;
59662306a36Sopenharmony_ci			buf = dev->rx_buf;
59762306a36Sopenharmony_ci		}
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_RXFLR, &rx_valid);
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_ci		for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
60262306a36Sopenharmony_ci			u32 flags = msgs[dev->msg_read_idx].flags;
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci			regmap_read(dev->map, DW_IC_DATA_CMD, &tmp);
60562306a36Sopenharmony_ci			tmp &= DW_IC_DATA_CMD_DAT;
60662306a36Sopenharmony_ci			/* Ensure length byte is a valid value */
60762306a36Sopenharmony_ci			if (flags & I2C_M_RECV_LEN) {
60862306a36Sopenharmony_ci				/*
60962306a36Sopenharmony_ci				 * if IC_EMPTYFIFO_HOLD_MASTER_EN is set, which cannot be
61062306a36Sopenharmony_ci				 * detected from the registers, the controller can be
61162306a36Sopenharmony_ci				 * disabled if the STOP bit is set. But it is only set
61262306a36Sopenharmony_ci				 * after receiving block data response length in
61362306a36Sopenharmony_ci				 * I2C_FUNC_SMBUS_BLOCK_DATA case. That needs to read
61462306a36Sopenharmony_ci				 * another byte with STOP bit set when the block data
61562306a36Sopenharmony_ci				 * response length is invalid to complete the transaction.
61662306a36Sopenharmony_ci				 */
61762306a36Sopenharmony_ci				if (!tmp || tmp > I2C_SMBUS_BLOCK_MAX)
61862306a36Sopenharmony_ci					tmp = 1;
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci				len = i2c_dw_recv_len(dev, tmp);
62162306a36Sopenharmony_ci			}
62262306a36Sopenharmony_ci			*buf++ = tmp;
62362306a36Sopenharmony_ci			dev->rx_outstanding--;
62462306a36Sopenharmony_ci		}
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci		if (len > 0) {
62762306a36Sopenharmony_ci			dev->status |= STATUS_READ_IN_PROGRESS;
62862306a36Sopenharmony_ci			dev->rx_buf_len = len;
62962306a36Sopenharmony_ci			dev->rx_buf = buf;
63062306a36Sopenharmony_ci			return;
63162306a36Sopenharmony_ci		} else
63262306a36Sopenharmony_ci			dev->status &= ~STATUS_READ_IN_PROGRESS;
63362306a36Sopenharmony_ci	}
63462306a36Sopenharmony_ci}
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci/*
63762306a36Sopenharmony_ci * Prepare controller for a transaction and call i2c_dw_xfer_msg.
63862306a36Sopenharmony_ci */
63962306a36Sopenharmony_cistatic int
64062306a36Sopenharmony_cii2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
64162306a36Sopenharmony_ci{
64262306a36Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
64362306a36Sopenharmony_ci	int ret;
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci	pm_runtime_get_sync(dev->dev);
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_ci	/*
65062306a36Sopenharmony_ci	 * Initiate I2C message transfer when polling mode is enabled,
65162306a36Sopenharmony_ci	 * As it is polling based transfer mechanism, which does not support
65262306a36Sopenharmony_ci	 * interrupt based functionalities of existing DesignWare driver.
65362306a36Sopenharmony_ci	 */
65462306a36Sopenharmony_ci	switch (dev->flags & MODEL_MASK) {
65562306a36Sopenharmony_ci	case MODEL_AMD_NAVI_GPU:
65662306a36Sopenharmony_ci		ret = amd_i2c_dw_xfer_quirk(adap, msgs, num);
65762306a36Sopenharmony_ci		goto done_nolock;
65862306a36Sopenharmony_ci	case MODEL_WANGXUN_SP:
65962306a36Sopenharmony_ci		ret = txgbe_i2c_dw_xfer_quirk(adap, msgs, num);
66062306a36Sopenharmony_ci		goto done_nolock;
66162306a36Sopenharmony_ci	default:
66262306a36Sopenharmony_ci		break;
66362306a36Sopenharmony_ci	}
66462306a36Sopenharmony_ci
66562306a36Sopenharmony_ci	reinit_completion(&dev->cmd_complete);
66662306a36Sopenharmony_ci	dev->msgs = msgs;
66762306a36Sopenharmony_ci	dev->msgs_num = num;
66862306a36Sopenharmony_ci	dev->cmd_err = 0;
66962306a36Sopenharmony_ci	dev->msg_write_idx = 0;
67062306a36Sopenharmony_ci	dev->msg_read_idx = 0;
67162306a36Sopenharmony_ci	dev->msg_err = 0;
67262306a36Sopenharmony_ci	dev->status = 0;
67362306a36Sopenharmony_ci	dev->abort_source = 0;
67462306a36Sopenharmony_ci	dev->rx_outstanding = 0;
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_ci	ret = i2c_dw_acquire_lock(dev);
67762306a36Sopenharmony_ci	if (ret)
67862306a36Sopenharmony_ci		goto done_nolock;
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	ret = i2c_dw_wait_bus_not_busy(dev);
68162306a36Sopenharmony_ci	if (ret < 0)
68262306a36Sopenharmony_ci		goto done;
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	/* Start the transfers */
68562306a36Sopenharmony_ci	i2c_dw_xfer_init(dev);
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	/* Wait for tx to complete */
68862306a36Sopenharmony_ci	if (!wait_for_completion_timeout(&dev->cmd_complete, adap->timeout)) {
68962306a36Sopenharmony_ci		dev_err(dev->dev, "controller timed out\n");
69062306a36Sopenharmony_ci		/* i2c_dw_init implicitly disables the adapter */
69162306a36Sopenharmony_ci		i2c_recover_bus(&dev->adapter);
69262306a36Sopenharmony_ci		i2c_dw_init_master(dev);
69362306a36Sopenharmony_ci		ret = -ETIMEDOUT;
69462306a36Sopenharmony_ci		goto done;
69562306a36Sopenharmony_ci	}
69662306a36Sopenharmony_ci
69762306a36Sopenharmony_ci	/*
69862306a36Sopenharmony_ci	 * We must disable the adapter before returning and signaling the end
69962306a36Sopenharmony_ci	 * of the current transfer. Otherwise the hardware might continue
70062306a36Sopenharmony_ci	 * generating interrupts which in turn causes a race condition with
70162306a36Sopenharmony_ci	 * the following transfer.  Needs some more investigation if the
70262306a36Sopenharmony_ci	 * additional interrupts are a hardware bug or this driver doesn't
70362306a36Sopenharmony_ci	 * handle them correctly yet.
70462306a36Sopenharmony_ci	 */
70562306a36Sopenharmony_ci	__i2c_dw_disable_nowait(dev);
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci	if (dev->msg_err) {
70862306a36Sopenharmony_ci		ret = dev->msg_err;
70962306a36Sopenharmony_ci		goto done;
71062306a36Sopenharmony_ci	}
71162306a36Sopenharmony_ci
71262306a36Sopenharmony_ci	/* No error */
71362306a36Sopenharmony_ci	if (likely(!dev->cmd_err && !dev->status)) {
71462306a36Sopenharmony_ci		ret = num;
71562306a36Sopenharmony_ci		goto done;
71662306a36Sopenharmony_ci	}
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_ci	/* We have an error */
71962306a36Sopenharmony_ci	if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
72062306a36Sopenharmony_ci		ret = i2c_dw_handle_tx_abort(dev);
72162306a36Sopenharmony_ci		goto done;
72262306a36Sopenharmony_ci	}
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_ci	if (dev->status)
72562306a36Sopenharmony_ci		dev_err(dev->dev,
72662306a36Sopenharmony_ci			"transfer terminated early - interrupt latency too high?\n");
72762306a36Sopenharmony_ci
72862306a36Sopenharmony_ci	ret = -EIO;
72962306a36Sopenharmony_ci
73062306a36Sopenharmony_cidone:
73162306a36Sopenharmony_ci	i2c_dw_release_lock(dev);
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_cidone_nolock:
73462306a36Sopenharmony_ci	pm_runtime_mark_last_busy(dev->dev);
73562306a36Sopenharmony_ci	pm_runtime_put_autosuspend(dev->dev);
73662306a36Sopenharmony_ci
73762306a36Sopenharmony_ci	return ret;
73862306a36Sopenharmony_ci}
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_cistatic const struct i2c_algorithm i2c_dw_algo = {
74162306a36Sopenharmony_ci	.master_xfer = i2c_dw_xfer,
74262306a36Sopenharmony_ci	.functionality = i2c_dw_func,
74362306a36Sopenharmony_ci};
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_cistatic const struct i2c_adapter_quirks i2c_dw_quirks = {
74662306a36Sopenharmony_ci	.flags = I2C_AQ_NO_ZERO_LEN,
74762306a36Sopenharmony_ci};
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_cistatic u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
75062306a36Sopenharmony_ci{
75162306a36Sopenharmony_ci	unsigned int stat, dummy;
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci	/*
75462306a36Sopenharmony_ci	 * The IC_INTR_STAT register just indicates "enabled" interrupts.
75562306a36Sopenharmony_ci	 * The unmasked raw version of interrupt status bits is available
75662306a36Sopenharmony_ci	 * in the IC_RAW_INTR_STAT register.
75762306a36Sopenharmony_ci	 *
75862306a36Sopenharmony_ci	 * That is,
75962306a36Sopenharmony_ci	 *   stat = readl(IC_INTR_STAT);
76062306a36Sopenharmony_ci	 * equals to,
76162306a36Sopenharmony_ci	 *   stat = readl(IC_RAW_INTR_STAT) & readl(IC_INTR_MASK);
76262306a36Sopenharmony_ci	 *
76362306a36Sopenharmony_ci	 * The raw version might be useful for debugging purposes.
76462306a36Sopenharmony_ci	 */
76562306a36Sopenharmony_ci	regmap_read(dev->map, DW_IC_INTR_STAT, &stat);
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_ci	/*
76862306a36Sopenharmony_ci	 * Do not use the IC_CLR_INTR register to clear interrupts, or
76962306a36Sopenharmony_ci	 * you'll miss some interrupts, triggered during the period from
77062306a36Sopenharmony_ci	 * readl(IC_INTR_STAT) to readl(IC_CLR_INTR).
77162306a36Sopenharmony_ci	 *
77262306a36Sopenharmony_ci	 * Instead, use the separately-prepared IC_CLR_* registers.
77362306a36Sopenharmony_ci	 */
77462306a36Sopenharmony_ci	if (stat & DW_IC_INTR_RX_UNDER)
77562306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RX_UNDER, &dummy);
77662306a36Sopenharmony_ci	if (stat & DW_IC_INTR_RX_OVER)
77762306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RX_OVER, &dummy);
77862306a36Sopenharmony_ci	if (stat & DW_IC_INTR_TX_OVER)
77962306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_TX_OVER, &dummy);
78062306a36Sopenharmony_ci	if (stat & DW_IC_INTR_RD_REQ)
78162306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RD_REQ, &dummy);
78262306a36Sopenharmony_ci	if (stat & DW_IC_INTR_TX_ABRT) {
78362306a36Sopenharmony_ci		/*
78462306a36Sopenharmony_ci		 * The IC_TX_ABRT_SOURCE register is cleared whenever
78562306a36Sopenharmony_ci		 * the IC_CLR_TX_ABRT is read.  Preserve it beforehand.
78662306a36Sopenharmony_ci		 */
78762306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_TX_ABRT_SOURCE, &dev->abort_source);
78862306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_TX_ABRT, &dummy);
78962306a36Sopenharmony_ci	}
79062306a36Sopenharmony_ci	if (stat & DW_IC_INTR_RX_DONE)
79162306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RX_DONE, &dummy);
79262306a36Sopenharmony_ci	if (stat & DW_IC_INTR_ACTIVITY)
79362306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_ACTIVITY, &dummy);
79462306a36Sopenharmony_ci	if ((stat & DW_IC_INTR_STOP_DET) &&
79562306a36Sopenharmony_ci	    ((dev->rx_outstanding == 0) || (stat & DW_IC_INTR_RX_FULL)))
79662306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_STOP_DET, &dummy);
79762306a36Sopenharmony_ci	if (stat & DW_IC_INTR_START_DET)
79862306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_START_DET, &dummy);
79962306a36Sopenharmony_ci	if (stat & DW_IC_INTR_GEN_CALL)
80062306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_GEN_CALL, &dummy);
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	return stat;
80362306a36Sopenharmony_ci}
80462306a36Sopenharmony_ci
80562306a36Sopenharmony_ci/*
80662306a36Sopenharmony_ci * Interrupt service routine. This gets called whenever an I2C master interrupt
80762306a36Sopenharmony_ci * occurs.
80862306a36Sopenharmony_ci */
80962306a36Sopenharmony_cistatic irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
81062306a36Sopenharmony_ci{
81162306a36Sopenharmony_ci	struct dw_i2c_dev *dev = dev_id;
81262306a36Sopenharmony_ci	unsigned int stat, enabled;
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	regmap_read(dev->map, DW_IC_ENABLE, &enabled);
81562306a36Sopenharmony_ci	regmap_read(dev->map, DW_IC_RAW_INTR_STAT, &stat);
81662306a36Sopenharmony_ci	if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
81762306a36Sopenharmony_ci		return IRQ_NONE;
81862306a36Sopenharmony_ci	if (pm_runtime_suspended(dev->dev) || stat == GENMASK(31, 0))
81962306a36Sopenharmony_ci		return IRQ_NONE;
82062306a36Sopenharmony_ci	dev_dbg(dev->dev, "enabled=%#x stat=%#x\n", enabled, stat);
82162306a36Sopenharmony_ci
82262306a36Sopenharmony_ci	stat = i2c_dw_read_clear_intrbits(dev);
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_ci	if (!(dev->status & STATUS_ACTIVE)) {
82562306a36Sopenharmony_ci		/*
82662306a36Sopenharmony_ci		 * Unexpected interrupt in driver point of view. State
82762306a36Sopenharmony_ci		 * variables are either unset or stale so acknowledge and
82862306a36Sopenharmony_ci		 * disable interrupts for suppressing further interrupts if
82962306a36Sopenharmony_ci		 * interrupt really came from this HW (E.g. firmware has left
83062306a36Sopenharmony_ci		 * the HW active).
83162306a36Sopenharmony_ci		 */
83262306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_INTR_MASK, 0);
83362306a36Sopenharmony_ci		return IRQ_HANDLED;
83462306a36Sopenharmony_ci	}
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci	if (stat & DW_IC_INTR_TX_ABRT) {
83762306a36Sopenharmony_ci		dev->cmd_err |= DW_IC_ERR_TX_ABRT;
83862306a36Sopenharmony_ci		dev->status &= ~STATUS_MASK;
83962306a36Sopenharmony_ci		dev->rx_outstanding = 0;
84062306a36Sopenharmony_ci
84162306a36Sopenharmony_ci		/*
84262306a36Sopenharmony_ci		 * Anytime TX_ABRT is set, the contents of the tx/rx
84362306a36Sopenharmony_ci		 * buffers are flushed. Make sure to skip them.
84462306a36Sopenharmony_ci		 */
84562306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_INTR_MASK, 0);
84662306a36Sopenharmony_ci		goto tx_aborted;
84762306a36Sopenharmony_ci	}
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	if (stat & DW_IC_INTR_RX_FULL)
85062306a36Sopenharmony_ci		i2c_dw_read(dev);
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci	if (stat & DW_IC_INTR_TX_EMPTY)
85362306a36Sopenharmony_ci		i2c_dw_xfer_msg(dev);
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci	/*
85662306a36Sopenharmony_ci	 * No need to modify or disable the interrupt mask here.
85762306a36Sopenharmony_ci	 * i2c_dw_xfer_msg() will take care of it according to
85862306a36Sopenharmony_ci	 * the current transmit status.
85962306a36Sopenharmony_ci	 */
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_citx_aborted:
86262306a36Sopenharmony_ci	if (((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err) &&
86362306a36Sopenharmony_ci	     (dev->rx_outstanding == 0))
86462306a36Sopenharmony_ci		complete(&dev->cmd_complete);
86562306a36Sopenharmony_ci	else if (unlikely(dev->flags & ACCESS_INTR_MASK)) {
86662306a36Sopenharmony_ci		/* Workaround to trigger pending interrupt */
86762306a36Sopenharmony_ci		regmap_read(dev->map, DW_IC_INTR_MASK, &stat);
86862306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_INTR_MASK, 0);
86962306a36Sopenharmony_ci		regmap_write(dev->map, DW_IC_INTR_MASK, stat);
87062306a36Sopenharmony_ci	}
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_ci	return IRQ_HANDLED;
87362306a36Sopenharmony_ci}
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_civoid i2c_dw_configure_master(struct dw_i2c_dev *dev)
87662306a36Sopenharmony_ci{
87762306a36Sopenharmony_ci	struct i2c_timings *t = &dev->timings;
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_ci	dev->functionality = I2C_FUNC_10BIT_ADDR | DW_IC_DEFAULT_FUNCTIONALITY;
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci	dev->master_cfg = DW_IC_CON_MASTER | DW_IC_CON_SLAVE_DISABLE |
88262306a36Sopenharmony_ci			  DW_IC_CON_RESTART_EN;
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_ci	dev->mode = DW_IC_MASTER;
88562306a36Sopenharmony_ci
88662306a36Sopenharmony_ci	switch (t->bus_freq_hz) {
88762306a36Sopenharmony_ci	case I2C_MAX_STANDARD_MODE_FREQ:
88862306a36Sopenharmony_ci		dev->master_cfg |= DW_IC_CON_SPEED_STD;
88962306a36Sopenharmony_ci		break;
89062306a36Sopenharmony_ci	case I2C_MAX_HIGH_SPEED_MODE_FREQ:
89162306a36Sopenharmony_ci		dev->master_cfg |= DW_IC_CON_SPEED_HIGH;
89262306a36Sopenharmony_ci		break;
89362306a36Sopenharmony_ci	default:
89462306a36Sopenharmony_ci		dev->master_cfg |= DW_IC_CON_SPEED_FAST;
89562306a36Sopenharmony_ci	}
89662306a36Sopenharmony_ci}
89762306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(i2c_dw_configure_master);
89862306a36Sopenharmony_ci
89962306a36Sopenharmony_cistatic void i2c_dw_prepare_recovery(struct i2c_adapter *adap)
90062306a36Sopenharmony_ci{
90162306a36Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
90262306a36Sopenharmony_ci
90362306a36Sopenharmony_ci	i2c_dw_disable(dev);
90462306a36Sopenharmony_ci	reset_control_assert(dev->rst);
90562306a36Sopenharmony_ci	i2c_dw_prepare_clk(dev, false);
90662306a36Sopenharmony_ci}
90762306a36Sopenharmony_ci
90862306a36Sopenharmony_cistatic void i2c_dw_unprepare_recovery(struct i2c_adapter *adap)
90962306a36Sopenharmony_ci{
91062306a36Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
91162306a36Sopenharmony_ci
91262306a36Sopenharmony_ci	i2c_dw_prepare_clk(dev, true);
91362306a36Sopenharmony_ci	reset_control_deassert(dev->rst);
91462306a36Sopenharmony_ci	i2c_dw_init_master(dev);
91562306a36Sopenharmony_ci}
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_cistatic int i2c_dw_init_recovery_info(struct dw_i2c_dev *dev)
91862306a36Sopenharmony_ci{
91962306a36Sopenharmony_ci	struct i2c_bus_recovery_info *rinfo = &dev->rinfo;
92062306a36Sopenharmony_ci	struct i2c_adapter *adap = &dev->adapter;
92162306a36Sopenharmony_ci	struct gpio_desc *gpio;
92262306a36Sopenharmony_ci
92362306a36Sopenharmony_ci	gpio = devm_gpiod_get_optional(dev->dev, "scl", GPIOD_OUT_HIGH);
92462306a36Sopenharmony_ci	if (IS_ERR_OR_NULL(gpio))
92562306a36Sopenharmony_ci		return PTR_ERR_OR_ZERO(gpio);
92662306a36Sopenharmony_ci
92762306a36Sopenharmony_ci	rinfo->scl_gpiod = gpio;
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_ci	gpio = devm_gpiod_get_optional(dev->dev, "sda", GPIOD_IN);
93062306a36Sopenharmony_ci	if (IS_ERR(gpio))
93162306a36Sopenharmony_ci		return PTR_ERR(gpio);
93262306a36Sopenharmony_ci	rinfo->sda_gpiod = gpio;
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_ci	rinfo->pinctrl = devm_pinctrl_get(dev->dev);
93562306a36Sopenharmony_ci	if (IS_ERR(rinfo->pinctrl)) {
93662306a36Sopenharmony_ci		if (PTR_ERR(rinfo->pinctrl) == -EPROBE_DEFER)
93762306a36Sopenharmony_ci			return PTR_ERR(rinfo->pinctrl);
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_ci		rinfo->pinctrl = NULL;
94062306a36Sopenharmony_ci		dev_err(dev->dev, "getting pinctrl info failed: bus recovery might not work\n");
94162306a36Sopenharmony_ci	} else if (!rinfo->pinctrl) {
94262306a36Sopenharmony_ci		dev_dbg(dev->dev, "pinctrl is disabled, bus recovery might not work\n");
94362306a36Sopenharmony_ci	}
94462306a36Sopenharmony_ci
94562306a36Sopenharmony_ci	rinfo->recover_bus = i2c_generic_scl_recovery;
94662306a36Sopenharmony_ci	rinfo->prepare_recovery = i2c_dw_prepare_recovery;
94762306a36Sopenharmony_ci	rinfo->unprepare_recovery = i2c_dw_unprepare_recovery;
94862306a36Sopenharmony_ci	adap->bus_recovery_info = rinfo;
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_ci	dev_info(dev->dev, "running with gpio recovery mode! scl%s",
95162306a36Sopenharmony_ci		 rinfo->sda_gpiod ? ",sda" : "");
95262306a36Sopenharmony_ci
95362306a36Sopenharmony_ci	return 0;
95462306a36Sopenharmony_ci}
95562306a36Sopenharmony_ci
95662306a36Sopenharmony_cistatic int i2c_dw_poll_adap_quirk(struct dw_i2c_dev *dev)
95762306a36Sopenharmony_ci{
95862306a36Sopenharmony_ci	struct i2c_adapter *adap = &dev->adapter;
95962306a36Sopenharmony_ci	int ret;
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_ci	pm_runtime_get_noresume(dev->dev);
96262306a36Sopenharmony_ci	ret = i2c_add_numbered_adapter(adap);
96362306a36Sopenharmony_ci	if (ret)
96462306a36Sopenharmony_ci		dev_err(dev->dev, "Failed to add adapter: %d\n", ret);
96562306a36Sopenharmony_ci	pm_runtime_put_noidle(dev->dev);
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	return ret;
96862306a36Sopenharmony_ci}
96962306a36Sopenharmony_ci
97062306a36Sopenharmony_cistatic bool i2c_dw_is_model_poll(struct dw_i2c_dev *dev)
97162306a36Sopenharmony_ci{
97262306a36Sopenharmony_ci	switch (dev->flags & MODEL_MASK) {
97362306a36Sopenharmony_ci	case MODEL_AMD_NAVI_GPU:
97462306a36Sopenharmony_ci	case MODEL_WANGXUN_SP:
97562306a36Sopenharmony_ci		return true;
97662306a36Sopenharmony_ci	default:
97762306a36Sopenharmony_ci		return false;
97862306a36Sopenharmony_ci	}
97962306a36Sopenharmony_ci}
98062306a36Sopenharmony_ci
98162306a36Sopenharmony_ciint i2c_dw_probe_master(struct dw_i2c_dev *dev)
98262306a36Sopenharmony_ci{
98362306a36Sopenharmony_ci	struct i2c_adapter *adap = &dev->adapter;
98462306a36Sopenharmony_ci	unsigned long irq_flags;
98562306a36Sopenharmony_ci	unsigned int ic_con;
98662306a36Sopenharmony_ci	int ret;
98762306a36Sopenharmony_ci
98862306a36Sopenharmony_ci	init_completion(&dev->cmd_complete);
98962306a36Sopenharmony_ci
99062306a36Sopenharmony_ci	dev->init = i2c_dw_init_master;
99162306a36Sopenharmony_ci	dev->disable = i2c_dw_disable;
99262306a36Sopenharmony_ci
99362306a36Sopenharmony_ci	ret = i2c_dw_init_regmap(dev);
99462306a36Sopenharmony_ci	if (ret)
99562306a36Sopenharmony_ci		return ret;
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_ci	ret = i2c_dw_set_timings_master(dev);
99862306a36Sopenharmony_ci	if (ret)
99962306a36Sopenharmony_ci		return ret;
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci	ret = i2c_dw_set_fifo_size(dev);
100262306a36Sopenharmony_ci	if (ret)
100362306a36Sopenharmony_ci		return ret;
100462306a36Sopenharmony_ci
100562306a36Sopenharmony_ci	/* Lock the bus for accessing DW_IC_CON */
100662306a36Sopenharmony_ci	ret = i2c_dw_acquire_lock(dev);
100762306a36Sopenharmony_ci	if (ret)
100862306a36Sopenharmony_ci		return ret;
100962306a36Sopenharmony_ci
101062306a36Sopenharmony_ci	/*
101162306a36Sopenharmony_ci	 * On AMD platforms BIOS advertises the bus clear feature
101262306a36Sopenharmony_ci	 * and enables the SCL/SDA stuck low. SMU FW does the
101362306a36Sopenharmony_ci	 * bus recovery process. Driver should not ignore this BIOS
101462306a36Sopenharmony_ci	 * advertisement of bus clear feature.
101562306a36Sopenharmony_ci	 */
101662306a36Sopenharmony_ci	ret = regmap_read(dev->map, DW_IC_CON, &ic_con);
101762306a36Sopenharmony_ci	i2c_dw_release_lock(dev);
101862306a36Sopenharmony_ci	if (ret)
101962306a36Sopenharmony_ci		return ret;
102062306a36Sopenharmony_ci
102162306a36Sopenharmony_ci	if (ic_con & DW_IC_CON_BUS_CLEAR_CTRL)
102262306a36Sopenharmony_ci		dev->master_cfg |= DW_IC_CON_BUS_CLEAR_CTRL;
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_ci	ret = dev->init(dev);
102562306a36Sopenharmony_ci	if (ret)
102662306a36Sopenharmony_ci		return ret;
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_ci	snprintf(adap->name, sizeof(adap->name),
102962306a36Sopenharmony_ci		 "Synopsys DesignWare I2C adapter");
103062306a36Sopenharmony_ci	adap->retries = 3;
103162306a36Sopenharmony_ci	adap->algo = &i2c_dw_algo;
103262306a36Sopenharmony_ci	adap->quirks = &i2c_dw_quirks;
103362306a36Sopenharmony_ci	adap->dev.parent = dev->dev;
103462306a36Sopenharmony_ci	i2c_set_adapdata(adap, dev);
103562306a36Sopenharmony_ci
103662306a36Sopenharmony_ci	if (i2c_dw_is_model_poll(dev))
103762306a36Sopenharmony_ci		return i2c_dw_poll_adap_quirk(dev);
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci	if (dev->flags & ACCESS_NO_IRQ_SUSPEND) {
104062306a36Sopenharmony_ci		irq_flags = IRQF_NO_SUSPEND;
104162306a36Sopenharmony_ci	} else {
104262306a36Sopenharmony_ci		irq_flags = IRQF_SHARED | IRQF_COND_SUSPEND;
104362306a36Sopenharmony_ci	}
104462306a36Sopenharmony_ci
104562306a36Sopenharmony_ci	ret = i2c_dw_acquire_lock(dev);
104662306a36Sopenharmony_ci	if (ret)
104762306a36Sopenharmony_ci		return ret;
104862306a36Sopenharmony_ci
104962306a36Sopenharmony_ci	regmap_write(dev->map, DW_IC_INTR_MASK, 0);
105062306a36Sopenharmony_ci	i2c_dw_release_lock(dev);
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_ci	ret = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr, irq_flags,
105362306a36Sopenharmony_ci			       dev_name(dev->dev), dev);
105462306a36Sopenharmony_ci	if (ret) {
105562306a36Sopenharmony_ci		dev_err(dev->dev, "failure requesting irq %i: %d\n",
105662306a36Sopenharmony_ci			dev->irq, ret);
105762306a36Sopenharmony_ci		return ret;
105862306a36Sopenharmony_ci	}
105962306a36Sopenharmony_ci
106062306a36Sopenharmony_ci	ret = i2c_dw_init_recovery_info(dev);
106162306a36Sopenharmony_ci	if (ret)
106262306a36Sopenharmony_ci		return ret;
106362306a36Sopenharmony_ci
106462306a36Sopenharmony_ci	/*
106562306a36Sopenharmony_ci	 * Increment PM usage count during adapter registration in order to
106662306a36Sopenharmony_ci	 * avoid possible spurious runtime suspend when adapter device is
106762306a36Sopenharmony_ci	 * registered to the device core and immediate resume in case bus has
106862306a36Sopenharmony_ci	 * registered I2C slaves that do I2C transfers in their probe.
106962306a36Sopenharmony_ci	 */
107062306a36Sopenharmony_ci	pm_runtime_get_noresume(dev->dev);
107162306a36Sopenharmony_ci	ret = i2c_add_numbered_adapter(adap);
107262306a36Sopenharmony_ci	if (ret)
107362306a36Sopenharmony_ci		dev_err(dev->dev, "failure adding adapter: %d\n", ret);
107462306a36Sopenharmony_ci	pm_runtime_put_noidle(dev->dev);
107562306a36Sopenharmony_ci
107662306a36Sopenharmony_ci	return ret;
107762306a36Sopenharmony_ci}
107862306a36Sopenharmony_ciEXPORT_SYMBOL_GPL(i2c_dw_probe_master);
107962306a36Sopenharmony_ci
108062306a36Sopenharmony_ciMODULE_DESCRIPTION("Synopsys DesignWare I2C bus master adapter");
108162306a36Sopenharmony_ciMODULE_LICENSE("GPL");
1082