162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci// Copyright (C) 2013 Broadcom Corporation
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include <linux/device.h>
562306a36Sopenharmony_ci#include <linux/kernel.h>
662306a36Sopenharmony_ci#include <linux/module.h>
762306a36Sopenharmony_ci#include <linux/sched.h>
862306a36Sopenharmony_ci#include <linux/i2c.h>
962306a36Sopenharmony_ci#include <linux/interrupt.h>
1062306a36Sopenharmony_ci#include <linux/platform_device.h>
1162306a36Sopenharmony_ci#include <linux/clk.h>
1262306a36Sopenharmony_ci#include <linux/io.h>
1362306a36Sopenharmony_ci#include <linux/slab.h>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci/* Hardware register offsets and field defintions */
1662306a36Sopenharmony_ci#define CS_OFFSET				0x00000020
1762306a36Sopenharmony_ci#define CS_ACK_SHIFT				3
1862306a36Sopenharmony_ci#define CS_ACK_MASK				0x00000008
1962306a36Sopenharmony_ci#define CS_ACK_CMD_GEN_START			0x00000000
2062306a36Sopenharmony_ci#define CS_ACK_CMD_GEN_RESTART			0x00000001
2162306a36Sopenharmony_ci#define CS_CMD_SHIFT				1
2262306a36Sopenharmony_ci#define CS_CMD_CMD_NO_ACTION			0x00000000
2362306a36Sopenharmony_ci#define CS_CMD_CMD_START_RESTART		0x00000001
2462306a36Sopenharmony_ci#define CS_CMD_CMD_STOP				0x00000002
2562306a36Sopenharmony_ci#define CS_EN_SHIFT				0
2662306a36Sopenharmony_ci#define CS_EN_CMD_ENABLE_BSC			0x00000001
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define TIM_OFFSET				0x00000024
2962306a36Sopenharmony_ci#define TIM_PRESCALE_SHIFT			6
3062306a36Sopenharmony_ci#define TIM_P_SHIFT				3
3162306a36Sopenharmony_ci#define TIM_NO_DIV_SHIFT			2
3262306a36Sopenharmony_ci#define TIM_DIV_SHIFT				0
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#define DAT_OFFSET				0x00000028
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#define TOUT_OFFSET				0x0000002c
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci#define TXFCR_OFFSET				0x0000003c
3962306a36Sopenharmony_ci#define TXFCR_FIFO_FLUSH_MASK			0x00000080
4062306a36Sopenharmony_ci#define TXFCR_FIFO_EN_MASK			0x00000040
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define IER_OFFSET				0x00000044
4362306a36Sopenharmony_ci#define IER_READ_COMPLETE_INT_MASK		0x00000010
4462306a36Sopenharmony_ci#define IER_I2C_INT_EN_MASK			0x00000008
4562306a36Sopenharmony_ci#define IER_FIFO_INT_EN_MASK			0x00000002
4662306a36Sopenharmony_ci#define IER_NOACK_EN_MASK			0x00000001
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci#define ISR_OFFSET				0x00000048
4962306a36Sopenharmony_ci#define ISR_RESERVED_MASK			0xffffff60
5062306a36Sopenharmony_ci#define ISR_CMDBUSY_MASK			0x00000080
5162306a36Sopenharmony_ci#define ISR_READ_COMPLETE_MASK			0x00000010
5262306a36Sopenharmony_ci#define ISR_SES_DONE_MASK			0x00000008
5362306a36Sopenharmony_ci#define ISR_ERR_MASK				0x00000004
5462306a36Sopenharmony_ci#define ISR_TXFIFOEMPTY_MASK			0x00000002
5562306a36Sopenharmony_ci#define ISR_NOACK_MASK				0x00000001
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci#define CLKEN_OFFSET				0x0000004C
5862306a36Sopenharmony_ci#define CLKEN_AUTOSENSE_OFF_MASK		0x00000080
5962306a36Sopenharmony_ci#define CLKEN_M_SHIFT				4
6062306a36Sopenharmony_ci#define CLKEN_N_SHIFT				1
6162306a36Sopenharmony_ci#define CLKEN_CLKEN_MASK			0x00000001
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci#define FIFO_STATUS_OFFSET			0x00000054
6462306a36Sopenharmony_ci#define FIFO_STATUS_RXFIFO_EMPTY_MASK		0x00000004
6562306a36Sopenharmony_ci#define FIFO_STATUS_TXFIFO_EMPTY_MASK		0x00000010
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci#define HSTIM_OFFSET				0x00000058
6862306a36Sopenharmony_ci#define HSTIM_HS_MODE_MASK			0x00008000
6962306a36Sopenharmony_ci#define HSTIM_HS_HOLD_SHIFT			10
7062306a36Sopenharmony_ci#define HSTIM_HS_HIGH_PHASE_SHIFT		5
7162306a36Sopenharmony_ci#define HSTIM_HS_SETUP_SHIFT			0
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci#define PADCTL_OFFSET				0x0000005c
7462306a36Sopenharmony_ci#define PADCTL_PAD_OUT_EN_MASK			0x00000004
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci#define RXFCR_OFFSET				0x00000068
7762306a36Sopenharmony_ci#define RXFCR_NACK_EN_SHIFT			7
7862306a36Sopenharmony_ci#define RXFCR_READ_COUNT_SHIFT			0
7962306a36Sopenharmony_ci#define RXFIFORDOUT_OFFSET			0x0000006c
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci/* Locally used constants */
8262306a36Sopenharmony_ci#define MAX_RX_FIFO_SIZE		64U /* bytes */
8362306a36Sopenharmony_ci#define MAX_TX_FIFO_SIZE		64U /* bytes */
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci#define STD_EXT_CLK_FREQ		13000000UL
8662306a36Sopenharmony_ci#define HS_EXT_CLK_FREQ			104000000UL
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci#define MASTERCODE			0x08 /* Mastercodes are 0000_1xxxb */
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci#define I2C_TIMEOUT			100 /* msecs */
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/* Operations that can be commanded to the controller */
9362306a36Sopenharmony_cienum bcm_kona_cmd_t {
9462306a36Sopenharmony_ci	BCM_CMD_NOACTION = 0,
9562306a36Sopenharmony_ci	BCM_CMD_START,
9662306a36Sopenharmony_ci	BCM_CMD_RESTART,
9762306a36Sopenharmony_ci	BCM_CMD_STOP,
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cienum bus_speed_index {
10162306a36Sopenharmony_ci	BCM_SPD_100K = 0,
10262306a36Sopenharmony_ci	BCM_SPD_400K,
10362306a36Sopenharmony_ci	BCM_SPD_1MHZ,
10462306a36Sopenharmony_ci};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_cienum hs_bus_speed_index {
10762306a36Sopenharmony_ci	BCM_SPD_3P4MHZ = 0,
10862306a36Sopenharmony_ci};
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci/* Internal divider settings for standard mode, fast mode and fast mode plus */
11162306a36Sopenharmony_cistruct bus_speed_cfg {
11262306a36Sopenharmony_ci	uint8_t time_m;		/* Number of cycles for setup time */
11362306a36Sopenharmony_ci	uint8_t time_n;		/* Number of cycles for hold time */
11462306a36Sopenharmony_ci	uint8_t prescale;	/* Prescale divider */
11562306a36Sopenharmony_ci	uint8_t time_p;		/* Timing coefficient */
11662306a36Sopenharmony_ci	uint8_t no_div;		/* Disable clock divider */
11762306a36Sopenharmony_ci	uint8_t time_div;	/* Post-prescale divider */
11862306a36Sopenharmony_ci};
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci/* Internal divider settings for high-speed mode */
12162306a36Sopenharmony_cistruct hs_bus_speed_cfg {
12262306a36Sopenharmony_ci	uint8_t hs_hold;	/* Number of clock cycles SCL stays low until
12362306a36Sopenharmony_ci				   the end of bit period */
12462306a36Sopenharmony_ci	uint8_t hs_high_phase;	/* Number of clock cycles SCL stays high
12562306a36Sopenharmony_ci				   before it falls */
12662306a36Sopenharmony_ci	uint8_t hs_setup;	/* Number of clock cycles SCL stays low
12762306a36Sopenharmony_ci				   before it rises  */
12862306a36Sopenharmony_ci	uint8_t prescale;	/* Prescale divider */
12962306a36Sopenharmony_ci	uint8_t time_p;		/* Timing coefficient */
13062306a36Sopenharmony_ci	uint8_t no_div;		/* Disable clock divider */
13162306a36Sopenharmony_ci	uint8_t time_div;	/* Post-prescale divider */
13262306a36Sopenharmony_ci};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_cistatic const struct bus_speed_cfg std_cfg_table[] = {
13562306a36Sopenharmony_ci	[BCM_SPD_100K] = {0x01, 0x01, 0x03, 0x06, 0x00, 0x02},
13662306a36Sopenharmony_ci	[BCM_SPD_400K] = {0x05, 0x01, 0x03, 0x05, 0x01, 0x02},
13762306a36Sopenharmony_ci	[BCM_SPD_1MHZ] = {0x01, 0x01, 0x03, 0x01, 0x01, 0x03},
13862306a36Sopenharmony_ci};
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic const struct hs_bus_speed_cfg hs_cfg_table[] = {
14162306a36Sopenharmony_ci	[BCM_SPD_3P4MHZ] = {0x01, 0x08, 0x14, 0x00, 0x06, 0x01, 0x00},
14262306a36Sopenharmony_ci};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_cistruct bcm_kona_i2c_dev {
14562306a36Sopenharmony_ci	struct device *device;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	void __iomem *base;
14862306a36Sopenharmony_ci	int irq;
14962306a36Sopenharmony_ci	struct clk *external_clk;
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	struct i2c_adapter adapter;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci	struct completion done;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	const struct bus_speed_cfg *std_cfg;
15662306a36Sopenharmony_ci	const struct hs_bus_speed_cfg *hs_cfg;
15762306a36Sopenharmony_ci};
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_cistatic void bcm_kona_i2c_send_cmd_to_ctrl(struct bcm_kona_i2c_dev *dev,
16062306a36Sopenharmony_ci					  enum bcm_kona_cmd_t cmd)
16162306a36Sopenharmony_ci{
16262306a36Sopenharmony_ci	dev_dbg(dev->device, "%s, %d\n", __func__, cmd);
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	switch (cmd) {
16562306a36Sopenharmony_ci	case BCM_CMD_NOACTION:
16662306a36Sopenharmony_ci		writel((CS_CMD_CMD_NO_ACTION << CS_CMD_SHIFT) |
16762306a36Sopenharmony_ci		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
16862306a36Sopenharmony_ci		       dev->base + CS_OFFSET);
16962306a36Sopenharmony_ci		break;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	case BCM_CMD_START:
17262306a36Sopenharmony_ci		writel((CS_ACK_CMD_GEN_START << CS_ACK_SHIFT) |
17362306a36Sopenharmony_ci		       (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) |
17462306a36Sopenharmony_ci		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
17562306a36Sopenharmony_ci		       dev->base + CS_OFFSET);
17662306a36Sopenharmony_ci		break;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	case BCM_CMD_RESTART:
17962306a36Sopenharmony_ci		writel((CS_ACK_CMD_GEN_RESTART << CS_ACK_SHIFT) |
18062306a36Sopenharmony_ci		       (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) |
18162306a36Sopenharmony_ci		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
18262306a36Sopenharmony_ci		       dev->base + CS_OFFSET);
18362306a36Sopenharmony_ci		break;
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	case BCM_CMD_STOP:
18662306a36Sopenharmony_ci		writel((CS_CMD_CMD_STOP << CS_CMD_SHIFT) |
18762306a36Sopenharmony_ci		       (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT),
18862306a36Sopenharmony_ci		       dev->base + CS_OFFSET);
18962306a36Sopenharmony_ci		break;
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	default:
19262306a36Sopenharmony_ci		dev_err(dev->device, "Unknown command %d\n", cmd);
19362306a36Sopenharmony_ci	}
19462306a36Sopenharmony_ci}
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_cistatic void bcm_kona_i2c_enable_clock(struct bcm_kona_i2c_dev *dev)
19762306a36Sopenharmony_ci{
19862306a36Sopenharmony_ci	writel(readl(dev->base + CLKEN_OFFSET) | CLKEN_CLKEN_MASK,
19962306a36Sopenharmony_ci	       dev->base + CLKEN_OFFSET);
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic void bcm_kona_i2c_disable_clock(struct bcm_kona_i2c_dev *dev)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_CLKEN_MASK,
20562306a36Sopenharmony_ci	       dev->base + CLKEN_OFFSET);
20662306a36Sopenharmony_ci}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic irqreturn_t bcm_kona_i2c_isr(int irq, void *devid)
20962306a36Sopenharmony_ci{
21062306a36Sopenharmony_ci	struct bcm_kona_i2c_dev *dev = devid;
21162306a36Sopenharmony_ci	uint32_t status = readl(dev->base + ISR_OFFSET);
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	if ((status & ~ISR_RESERVED_MASK) == 0)
21462306a36Sopenharmony_ci		return IRQ_NONE;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	/* Must flush the TX FIFO when NAK detected */
21762306a36Sopenharmony_ci	if (status & ISR_NOACK_MASK)
21862306a36Sopenharmony_ci		writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK,
21962306a36Sopenharmony_ci		       dev->base + TXFCR_OFFSET);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	writel(status & ~ISR_RESERVED_MASK, dev->base + ISR_OFFSET);
22262306a36Sopenharmony_ci	complete(&dev->done);
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	return IRQ_HANDLED;
22562306a36Sopenharmony_ci}
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci/* Wait for ISR_CMDBUSY_MASK to go low before writing to CS, DAT, or RCD */
22862306a36Sopenharmony_cistatic int bcm_kona_i2c_wait_if_busy(struct bcm_kona_i2c_dev *dev)
22962306a36Sopenharmony_ci{
23062306a36Sopenharmony_ci	unsigned long timeout = jiffies + msecs_to_jiffies(I2C_TIMEOUT);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	while (readl(dev->base + ISR_OFFSET) & ISR_CMDBUSY_MASK)
23362306a36Sopenharmony_ci		if (time_after(jiffies, timeout)) {
23462306a36Sopenharmony_ci			dev_err(dev->device, "CMDBUSY timeout\n");
23562306a36Sopenharmony_ci			return -ETIMEDOUT;
23662306a36Sopenharmony_ci		}
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci	return 0;
23962306a36Sopenharmony_ci}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci/* Send command to I2C bus */
24262306a36Sopenharmony_cistatic int bcm_kona_send_i2c_cmd(struct bcm_kona_i2c_dev *dev,
24362306a36Sopenharmony_ci				 enum bcm_kona_cmd_t cmd)
24462306a36Sopenharmony_ci{
24562306a36Sopenharmony_ci	int rc;
24662306a36Sopenharmony_ci	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci	/* Make sure the hardware is ready */
24962306a36Sopenharmony_ci	rc = bcm_kona_i2c_wait_if_busy(dev);
25062306a36Sopenharmony_ci	if (rc < 0)
25162306a36Sopenharmony_ci		return rc;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci	/* Unmask the session done interrupt */
25462306a36Sopenharmony_ci	writel(IER_I2C_INT_EN_MASK, dev->base + IER_OFFSET);
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	/* Mark as incomplete before sending the command */
25762306a36Sopenharmony_ci	reinit_completion(&dev->done);
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	/* Send the command */
26062306a36Sopenharmony_ci	bcm_kona_i2c_send_cmd_to_ctrl(dev, cmd);
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	/* Wait for transaction to finish or timeout */
26362306a36Sopenharmony_ci	time_left = wait_for_completion_timeout(&dev->done, time_left);
26462306a36Sopenharmony_ci
26562306a36Sopenharmony_ci	/* Mask all interrupts */
26662306a36Sopenharmony_ci	writel(0, dev->base + IER_OFFSET);
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	if (!time_left) {
26962306a36Sopenharmony_ci		dev_err(dev->device, "controller timed out\n");
27062306a36Sopenharmony_ci		rc = -ETIMEDOUT;
27162306a36Sopenharmony_ci	}
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	/* Clear command */
27462306a36Sopenharmony_ci	bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION);
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	return rc;
27762306a36Sopenharmony_ci}
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci/* Read a single RX FIFO worth of data from the i2c bus */
28062306a36Sopenharmony_cistatic int bcm_kona_i2c_read_fifo_single(struct bcm_kona_i2c_dev *dev,
28162306a36Sopenharmony_ci					 uint8_t *buf, unsigned int len,
28262306a36Sopenharmony_ci					 unsigned int last_byte_nak)
28362306a36Sopenharmony_ci{
28462306a36Sopenharmony_ci	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	/* Mark as incomplete before starting the RX FIFO */
28762306a36Sopenharmony_ci	reinit_completion(&dev->done);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	/* Unmask the read complete interrupt */
29062306a36Sopenharmony_ci	writel(IER_READ_COMPLETE_INT_MASK, dev->base + IER_OFFSET);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	/* Start the RX FIFO */
29362306a36Sopenharmony_ci	writel((last_byte_nak << RXFCR_NACK_EN_SHIFT) |
29462306a36Sopenharmony_ci	       (len << RXFCR_READ_COUNT_SHIFT),
29562306a36Sopenharmony_ci		dev->base + RXFCR_OFFSET);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	/* Wait for FIFO read to complete */
29862306a36Sopenharmony_ci	time_left = wait_for_completion_timeout(&dev->done, time_left);
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	/* Mask all interrupts */
30162306a36Sopenharmony_ci	writel(0, dev->base + IER_OFFSET);
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	if (!time_left) {
30462306a36Sopenharmony_ci		dev_err(dev->device, "RX FIFO time out\n");
30562306a36Sopenharmony_ci		return -EREMOTEIO;
30662306a36Sopenharmony_ci	}
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci	/* Read data from FIFO */
30962306a36Sopenharmony_ci	for (; len > 0; len--, buf++)
31062306a36Sopenharmony_ci		*buf = readl(dev->base + RXFIFORDOUT_OFFSET);
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	return 0;
31362306a36Sopenharmony_ci}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci/* Read any amount of data using the RX FIFO from the i2c bus */
31662306a36Sopenharmony_cistatic int bcm_kona_i2c_read_fifo(struct bcm_kona_i2c_dev *dev,
31762306a36Sopenharmony_ci				  struct i2c_msg *msg)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	unsigned int bytes_to_read = MAX_RX_FIFO_SIZE;
32062306a36Sopenharmony_ci	unsigned int last_byte_nak = 0;
32162306a36Sopenharmony_ci	unsigned int bytes_read = 0;
32262306a36Sopenharmony_ci	int rc;
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	uint8_t *tmp_buf = msg->buf;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	while (bytes_read < msg->len) {
32762306a36Sopenharmony_ci		if (msg->len - bytes_read <= MAX_RX_FIFO_SIZE) {
32862306a36Sopenharmony_ci			last_byte_nak = 1; /* NAK last byte of transfer */
32962306a36Sopenharmony_ci			bytes_to_read = msg->len - bytes_read;
33062306a36Sopenharmony_ci		}
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci		rc = bcm_kona_i2c_read_fifo_single(dev, tmp_buf, bytes_to_read,
33362306a36Sopenharmony_ci						   last_byte_nak);
33462306a36Sopenharmony_ci		if (rc < 0)
33562306a36Sopenharmony_ci			return -EREMOTEIO;
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci		bytes_read += bytes_to_read;
33862306a36Sopenharmony_ci		tmp_buf += bytes_to_read;
33962306a36Sopenharmony_ci	}
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	return 0;
34262306a36Sopenharmony_ci}
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci/* Write a single byte of data to the i2c bus */
34562306a36Sopenharmony_cistatic int bcm_kona_i2c_write_byte(struct bcm_kona_i2c_dev *dev, uint8_t data,
34662306a36Sopenharmony_ci				   unsigned int nak_expected)
34762306a36Sopenharmony_ci{
34862306a36Sopenharmony_ci	int rc;
34962306a36Sopenharmony_ci	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
35062306a36Sopenharmony_ci	unsigned int nak_received;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	/* Make sure the hardware is ready */
35362306a36Sopenharmony_ci	rc = bcm_kona_i2c_wait_if_busy(dev);
35462306a36Sopenharmony_ci	if (rc < 0)
35562306a36Sopenharmony_ci		return rc;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci	/* Clear pending session done interrupt */
35862306a36Sopenharmony_ci	writel(ISR_SES_DONE_MASK, dev->base + ISR_OFFSET);
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	/* Unmask the session done interrupt */
36162306a36Sopenharmony_ci	writel(IER_I2C_INT_EN_MASK, dev->base + IER_OFFSET);
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	/* Mark as incomplete before sending the data */
36462306a36Sopenharmony_ci	reinit_completion(&dev->done);
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	/* Send one byte of data */
36762306a36Sopenharmony_ci	writel(data, dev->base + DAT_OFFSET);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	/* Wait for byte to be written */
37062306a36Sopenharmony_ci	time_left = wait_for_completion_timeout(&dev->done, time_left);
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	/* Mask all interrupts */
37362306a36Sopenharmony_ci	writel(0, dev->base + IER_OFFSET);
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	if (!time_left) {
37662306a36Sopenharmony_ci		dev_dbg(dev->device, "controller timed out\n");
37762306a36Sopenharmony_ci		return -ETIMEDOUT;
37862306a36Sopenharmony_ci	}
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	nak_received = readl(dev->base + CS_OFFSET) & CS_ACK_MASK ? 1 : 0;
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	if (nak_received ^ nak_expected) {
38362306a36Sopenharmony_ci		dev_dbg(dev->device, "unexpected NAK/ACK\n");
38462306a36Sopenharmony_ci		return -EREMOTEIO;
38562306a36Sopenharmony_ci	}
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	return 0;
38862306a36Sopenharmony_ci}
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci/* Write a single TX FIFO worth of data to the i2c bus */
39162306a36Sopenharmony_cistatic int bcm_kona_i2c_write_fifo_single(struct bcm_kona_i2c_dev *dev,
39262306a36Sopenharmony_ci					  uint8_t *buf, unsigned int len)
39362306a36Sopenharmony_ci{
39462306a36Sopenharmony_ci	int k;
39562306a36Sopenharmony_ci	unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT);
39662306a36Sopenharmony_ci	unsigned int fifo_status;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	/* Mark as incomplete before sending data to the TX FIFO */
39962306a36Sopenharmony_ci	reinit_completion(&dev->done);
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	/* Unmask the fifo empty and nak interrupt */
40262306a36Sopenharmony_ci	writel(IER_FIFO_INT_EN_MASK | IER_NOACK_EN_MASK,
40362306a36Sopenharmony_ci	       dev->base + IER_OFFSET);
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_ci	/* Disable IRQ to load a FIFO worth of data without interruption */
40662306a36Sopenharmony_ci	disable_irq(dev->irq);
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	/* Write data into FIFO */
40962306a36Sopenharmony_ci	for (k = 0; k < len; k++)
41062306a36Sopenharmony_ci		writel(buf[k], (dev->base + DAT_OFFSET));
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	/* Enable IRQ now that data has been loaded */
41362306a36Sopenharmony_ci	enable_irq(dev->irq);
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	/* Wait for FIFO to empty */
41662306a36Sopenharmony_ci	do {
41762306a36Sopenharmony_ci		time_left = wait_for_completion_timeout(&dev->done, time_left);
41862306a36Sopenharmony_ci		fifo_status = readl(dev->base + FIFO_STATUS_OFFSET);
41962306a36Sopenharmony_ci	} while (time_left && !(fifo_status & FIFO_STATUS_TXFIFO_EMPTY_MASK));
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	/* Mask all interrupts */
42262306a36Sopenharmony_ci	writel(0, dev->base + IER_OFFSET);
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	/* Check if there was a NAK */
42562306a36Sopenharmony_ci	if (readl(dev->base + CS_OFFSET) & CS_ACK_MASK) {
42662306a36Sopenharmony_ci		dev_err(dev->device, "unexpected NAK\n");
42762306a36Sopenharmony_ci		return -EREMOTEIO;
42862306a36Sopenharmony_ci	}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_ci	/* Check if a timeout occured */
43162306a36Sopenharmony_ci	if (!time_left) {
43262306a36Sopenharmony_ci		dev_err(dev->device, "completion timed out\n");
43362306a36Sopenharmony_ci		return -EREMOTEIO;
43462306a36Sopenharmony_ci	}
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	return 0;
43762306a36Sopenharmony_ci}
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci/* Write any amount of data using TX FIFO to the i2c bus */
44162306a36Sopenharmony_cistatic int bcm_kona_i2c_write_fifo(struct bcm_kona_i2c_dev *dev,
44262306a36Sopenharmony_ci				   struct i2c_msg *msg)
44362306a36Sopenharmony_ci{
44462306a36Sopenharmony_ci	unsigned int bytes_to_write = MAX_TX_FIFO_SIZE;
44562306a36Sopenharmony_ci	unsigned int bytes_written = 0;
44662306a36Sopenharmony_ci	int rc;
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	uint8_t *tmp_buf = msg->buf;
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_ci	while (bytes_written < msg->len) {
45162306a36Sopenharmony_ci		if (msg->len - bytes_written <= MAX_TX_FIFO_SIZE)
45262306a36Sopenharmony_ci			bytes_to_write = msg->len - bytes_written;
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci		rc = bcm_kona_i2c_write_fifo_single(dev, tmp_buf,
45562306a36Sopenharmony_ci						    bytes_to_write);
45662306a36Sopenharmony_ci		if (rc < 0)
45762306a36Sopenharmony_ci			return -EREMOTEIO;
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci		bytes_written += bytes_to_write;
46062306a36Sopenharmony_ci		tmp_buf += bytes_to_write;
46162306a36Sopenharmony_ci	}
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_ci	return 0;
46462306a36Sopenharmony_ci}
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci/* Send i2c address */
46762306a36Sopenharmony_cistatic int bcm_kona_i2c_do_addr(struct bcm_kona_i2c_dev *dev,
46862306a36Sopenharmony_ci				     struct i2c_msg *msg)
46962306a36Sopenharmony_ci{
47062306a36Sopenharmony_ci	unsigned char addr;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	if (msg->flags & I2C_M_TEN) {
47362306a36Sopenharmony_ci		/* First byte is 11110XX0 where XX is upper 2 bits */
47462306a36Sopenharmony_ci		addr = 0xF0 | ((msg->addr & 0x300) >> 7);
47562306a36Sopenharmony_ci		if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
47662306a36Sopenharmony_ci			return -EREMOTEIO;
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci		/* Second byte is the remaining 8 bits */
47962306a36Sopenharmony_ci		addr = msg->addr & 0xFF;
48062306a36Sopenharmony_ci		if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
48162306a36Sopenharmony_ci			return -EREMOTEIO;
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci		if (msg->flags & I2C_M_RD) {
48462306a36Sopenharmony_ci			/* For read, send restart command */
48562306a36Sopenharmony_ci			if (bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART) < 0)
48662306a36Sopenharmony_ci				return -EREMOTEIO;
48762306a36Sopenharmony_ci
48862306a36Sopenharmony_ci			/* Then re-send the first byte with the read bit set */
48962306a36Sopenharmony_ci			addr = 0xF0 | ((msg->addr & 0x300) >> 7) | 0x01;
49062306a36Sopenharmony_ci			if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
49162306a36Sopenharmony_ci				return -EREMOTEIO;
49262306a36Sopenharmony_ci		}
49362306a36Sopenharmony_ci	} else {
49462306a36Sopenharmony_ci		addr = i2c_8bit_addr_from_msg(msg);
49562306a36Sopenharmony_ci
49662306a36Sopenharmony_ci		if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0)
49762306a36Sopenharmony_ci			return -EREMOTEIO;
49862306a36Sopenharmony_ci	}
49962306a36Sopenharmony_ci
50062306a36Sopenharmony_ci	return 0;
50162306a36Sopenharmony_ci}
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_cistatic void bcm_kona_i2c_enable_autosense(struct bcm_kona_i2c_dev *dev)
50462306a36Sopenharmony_ci{
50562306a36Sopenharmony_ci	writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_AUTOSENSE_OFF_MASK,
50662306a36Sopenharmony_ci	       dev->base + CLKEN_OFFSET);
50762306a36Sopenharmony_ci}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic void bcm_kona_i2c_config_timing(struct bcm_kona_i2c_dev *dev)
51062306a36Sopenharmony_ci{
51162306a36Sopenharmony_ci	writel(readl(dev->base + HSTIM_OFFSET) & ~HSTIM_HS_MODE_MASK,
51262306a36Sopenharmony_ci	       dev->base + HSTIM_OFFSET);
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_ci	writel((dev->std_cfg->prescale << TIM_PRESCALE_SHIFT) |
51562306a36Sopenharmony_ci	       (dev->std_cfg->time_p << TIM_P_SHIFT) |
51662306a36Sopenharmony_ci	       (dev->std_cfg->no_div << TIM_NO_DIV_SHIFT) |
51762306a36Sopenharmony_ci	       (dev->std_cfg->time_div	<< TIM_DIV_SHIFT),
51862306a36Sopenharmony_ci	       dev->base + TIM_OFFSET);
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_ci	writel((dev->std_cfg->time_m << CLKEN_M_SHIFT) |
52162306a36Sopenharmony_ci	       (dev->std_cfg->time_n << CLKEN_N_SHIFT) |
52262306a36Sopenharmony_ci	       CLKEN_CLKEN_MASK,
52362306a36Sopenharmony_ci	       dev->base + CLKEN_OFFSET);
52462306a36Sopenharmony_ci}
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_cistatic void bcm_kona_i2c_config_timing_hs(struct bcm_kona_i2c_dev *dev)
52762306a36Sopenharmony_ci{
52862306a36Sopenharmony_ci	writel((dev->hs_cfg->prescale << TIM_PRESCALE_SHIFT) |
52962306a36Sopenharmony_ci	       (dev->hs_cfg->time_p << TIM_P_SHIFT) |
53062306a36Sopenharmony_ci	       (dev->hs_cfg->no_div << TIM_NO_DIV_SHIFT) |
53162306a36Sopenharmony_ci	       (dev->hs_cfg->time_div << TIM_DIV_SHIFT),
53262306a36Sopenharmony_ci	       dev->base + TIM_OFFSET);
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	writel((dev->hs_cfg->hs_hold << HSTIM_HS_HOLD_SHIFT) |
53562306a36Sopenharmony_ci	       (dev->hs_cfg->hs_high_phase << HSTIM_HS_HIGH_PHASE_SHIFT) |
53662306a36Sopenharmony_ci	       (dev->hs_cfg->hs_setup << HSTIM_HS_SETUP_SHIFT),
53762306a36Sopenharmony_ci	       dev->base + HSTIM_OFFSET);
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	writel(readl(dev->base + HSTIM_OFFSET) | HSTIM_HS_MODE_MASK,
54062306a36Sopenharmony_ci	       dev->base + HSTIM_OFFSET);
54162306a36Sopenharmony_ci}
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_cistatic int bcm_kona_i2c_switch_to_hs(struct bcm_kona_i2c_dev *dev)
54462306a36Sopenharmony_ci{
54562306a36Sopenharmony_ci	int rc;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	/* Send mastercode at standard speed */
54862306a36Sopenharmony_ci	rc = bcm_kona_i2c_write_byte(dev, MASTERCODE, 1);
54962306a36Sopenharmony_ci	if (rc < 0) {
55062306a36Sopenharmony_ci		pr_err("High speed handshake failed\n");
55162306a36Sopenharmony_ci		return rc;
55262306a36Sopenharmony_ci	}
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	/* Configure external clock to higher frequency */
55562306a36Sopenharmony_ci	rc = clk_set_rate(dev->external_clk, HS_EXT_CLK_FREQ);
55662306a36Sopenharmony_ci	if (rc) {
55762306a36Sopenharmony_ci		dev_err(dev->device, "%s: clk_set_rate returned %d\n",
55862306a36Sopenharmony_ci			__func__, rc);
55962306a36Sopenharmony_ci		return rc;
56062306a36Sopenharmony_ci	}
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	/* Reconfigure internal dividers */
56362306a36Sopenharmony_ci	bcm_kona_i2c_config_timing_hs(dev);
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci	/* Send a restart command */
56662306a36Sopenharmony_ci	rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART);
56762306a36Sopenharmony_ci	if (rc < 0)
56862306a36Sopenharmony_ci		dev_err(dev->device, "High speed restart command failed\n");
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	return rc;
57162306a36Sopenharmony_ci}
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_cistatic int bcm_kona_i2c_switch_to_std(struct bcm_kona_i2c_dev *dev)
57462306a36Sopenharmony_ci{
57562306a36Sopenharmony_ci	int rc;
57662306a36Sopenharmony_ci
57762306a36Sopenharmony_ci	/* Reconfigure internal dividers */
57862306a36Sopenharmony_ci	bcm_kona_i2c_config_timing(dev);
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	/* Configure external clock to lower frequency */
58162306a36Sopenharmony_ci	rc = clk_set_rate(dev->external_clk, STD_EXT_CLK_FREQ);
58262306a36Sopenharmony_ci	if (rc) {
58362306a36Sopenharmony_ci		dev_err(dev->device, "%s: clk_set_rate returned %d\n",
58462306a36Sopenharmony_ci			__func__, rc);
58562306a36Sopenharmony_ci	}
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	return rc;
58862306a36Sopenharmony_ci}
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci/* Master transfer function */
59162306a36Sopenharmony_cistatic int bcm_kona_i2c_xfer(struct i2c_adapter *adapter,
59262306a36Sopenharmony_ci			     struct i2c_msg msgs[], int num)
59362306a36Sopenharmony_ci{
59462306a36Sopenharmony_ci	struct bcm_kona_i2c_dev *dev = i2c_get_adapdata(adapter);
59562306a36Sopenharmony_ci	struct i2c_msg *pmsg;
59662306a36Sopenharmony_ci	int rc = 0;
59762306a36Sopenharmony_ci	int i;
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	rc = clk_prepare_enable(dev->external_clk);
60062306a36Sopenharmony_ci	if (rc) {
60162306a36Sopenharmony_ci		dev_err(dev->device, "%s: peri clock enable failed. err %d\n",
60262306a36Sopenharmony_ci			__func__, rc);
60362306a36Sopenharmony_ci		return rc;
60462306a36Sopenharmony_ci	}
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	/* Enable pad output */
60762306a36Sopenharmony_ci	writel(0, dev->base + PADCTL_OFFSET);
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci	/* Enable internal clocks */
61062306a36Sopenharmony_ci	bcm_kona_i2c_enable_clock(dev);
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci	/* Send start command */
61362306a36Sopenharmony_ci	rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_START);
61462306a36Sopenharmony_ci	if (rc < 0) {
61562306a36Sopenharmony_ci		dev_err(dev->device, "Start command failed rc = %d\n", rc);
61662306a36Sopenharmony_ci		goto xfer_disable_pad;
61762306a36Sopenharmony_ci	}
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci	/* Switch to high speed if applicable */
62062306a36Sopenharmony_ci	if (dev->hs_cfg) {
62162306a36Sopenharmony_ci		rc = bcm_kona_i2c_switch_to_hs(dev);
62262306a36Sopenharmony_ci		if (rc < 0)
62362306a36Sopenharmony_ci			goto xfer_send_stop;
62462306a36Sopenharmony_ci	}
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	/* Loop through all messages */
62762306a36Sopenharmony_ci	for (i = 0; i < num; i++) {
62862306a36Sopenharmony_ci		pmsg = &msgs[i];
62962306a36Sopenharmony_ci
63062306a36Sopenharmony_ci		/* Send restart for subsequent messages */
63162306a36Sopenharmony_ci		if ((i != 0) && ((pmsg->flags & I2C_M_NOSTART) == 0)) {
63262306a36Sopenharmony_ci			rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART);
63362306a36Sopenharmony_ci			if (rc < 0) {
63462306a36Sopenharmony_ci				dev_err(dev->device,
63562306a36Sopenharmony_ci					"restart cmd failed rc = %d\n", rc);
63662306a36Sopenharmony_ci				goto xfer_send_stop;
63762306a36Sopenharmony_ci			}
63862306a36Sopenharmony_ci		}
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci		/* Send slave address */
64162306a36Sopenharmony_ci		if (!(pmsg->flags & I2C_M_NOSTART)) {
64262306a36Sopenharmony_ci			rc = bcm_kona_i2c_do_addr(dev, pmsg);
64362306a36Sopenharmony_ci			if (rc < 0) {
64462306a36Sopenharmony_ci				dev_err(dev->device,
64562306a36Sopenharmony_ci					"NAK from addr %2.2x msg#%d rc = %d\n",
64662306a36Sopenharmony_ci					pmsg->addr, i, rc);
64762306a36Sopenharmony_ci				goto xfer_send_stop;
64862306a36Sopenharmony_ci			}
64962306a36Sopenharmony_ci		}
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci		/* Perform data transfer */
65262306a36Sopenharmony_ci		if (pmsg->flags & I2C_M_RD) {
65362306a36Sopenharmony_ci			rc = bcm_kona_i2c_read_fifo(dev, pmsg);
65462306a36Sopenharmony_ci			if (rc < 0) {
65562306a36Sopenharmony_ci				dev_err(dev->device, "read failure\n");
65662306a36Sopenharmony_ci				goto xfer_send_stop;
65762306a36Sopenharmony_ci			}
65862306a36Sopenharmony_ci		} else {
65962306a36Sopenharmony_ci			rc = bcm_kona_i2c_write_fifo(dev, pmsg);
66062306a36Sopenharmony_ci			if (rc < 0) {
66162306a36Sopenharmony_ci				dev_err(dev->device, "write failure");
66262306a36Sopenharmony_ci				goto xfer_send_stop;
66362306a36Sopenharmony_ci			}
66462306a36Sopenharmony_ci		}
66562306a36Sopenharmony_ci	}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	rc = num;
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_cixfer_send_stop:
67062306a36Sopenharmony_ci	/* Send a STOP command */
67162306a36Sopenharmony_ci	bcm_kona_send_i2c_cmd(dev, BCM_CMD_STOP);
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	/* Return from high speed if applicable */
67462306a36Sopenharmony_ci	if (dev->hs_cfg) {
67562306a36Sopenharmony_ci		int hs_rc = bcm_kona_i2c_switch_to_std(dev);
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci		if (hs_rc)
67862306a36Sopenharmony_ci			rc = hs_rc;
67962306a36Sopenharmony_ci	}
68062306a36Sopenharmony_ci
68162306a36Sopenharmony_cixfer_disable_pad:
68262306a36Sopenharmony_ci	/* Disable pad output */
68362306a36Sopenharmony_ci	writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET);
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_ci	/* Stop internal clock */
68662306a36Sopenharmony_ci	bcm_kona_i2c_disable_clock(dev);
68762306a36Sopenharmony_ci
68862306a36Sopenharmony_ci	clk_disable_unprepare(dev->external_clk);
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci	return rc;
69162306a36Sopenharmony_ci}
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_cistatic uint32_t bcm_kona_i2c_functionality(struct i2c_adapter *adap)
69462306a36Sopenharmony_ci{
69562306a36Sopenharmony_ci	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR |
69662306a36Sopenharmony_ci	    I2C_FUNC_NOSTART;
69762306a36Sopenharmony_ci}
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_cistatic const struct i2c_algorithm bcm_algo = {
70062306a36Sopenharmony_ci	.master_xfer = bcm_kona_i2c_xfer,
70162306a36Sopenharmony_ci	.functionality = bcm_kona_i2c_functionality,
70262306a36Sopenharmony_ci};
70362306a36Sopenharmony_ci
70462306a36Sopenharmony_cistatic int bcm_kona_i2c_assign_bus_speed(struct bcm_kona_i2c_dev *dev)
70562306a36Sopenharmony_ci{
70662306a36Sopenharmony_ci	unsigned int bus_speed;
70762306a36Sopenharmony_ci	int ret = of_property_read_u32(dev->device->of_node, "clock-frequency",
70862306a36Sopenharmony_ci				       &bus_speed);
70962306a36Sopenharmony_ci	if (ret < 0) {
71062306a36Sopenharmony_ci		dev_err(dev->device, "missing clock-frequency property\n");
71162306a36Sopenharmony_ci		return -ENODEV;
71262306a36Sopenharmony_ci	}
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ci	switch (bus_speed) {
71562306a36Sopenharmony_ci	case I2C_MAX_STANDARD_MODE_FREQ:
71662306a36Sopenharmony_ci		dev->std_cfg = &std_cfg_table[BCM_SPD_100K];
71762306a36Sopenharmony_ci		break;
71862306a36Sopenharmony_ci	case I2C_MAX_FAST_MODE_FREQ:
71962306a36Sopenharmony_ci		dev->std_cfg = &std_cfg_table[BCM_SPD_400K];
72062306a36Sopenharmony_ci		break;
72162306a36Sopenharmony_ci	case I2C_MAX_FAST_MODE_PLUS_FREQ:
72262306a36Sopenharmony_ci		dev->std_cfg = &std_cfg_table[BCM_SPD_1MHZ];
72362306a36Sopenharmony_ci		break;
72462306a36Sopenharmony_ci	case I2C_MAX_HIGH_SPEED_MODE_FREQ:
72562306a36Sopenharmony_ci		/* Send mastercode at 100k */
72662306a36Sopenharmony_ci		dev->std_cfg = &std_cfg_table[BCM_SPD_100K];
72762306a36Sopenharmony_ci		dev->hs_cfg = &hs_cfg_table[BCM_SPD_3P4MHZ];
72862306a36Sopenharmony_ci		break;
72962306a36Sopenharmony_ci	default:
73062306a36Sopenharmony_ci		pr_err("%d hz bus speed not supported\n", bus_speed);
73162306a36Sopenharmony_ci		pr_err("Valid speeds are 100khz, 400khz, 1mhz, and 3.4mhz\n");
73262306a36Sopenharmony_ci		return -EINVAL;
73362306a36Sopenharmony_ci	}
73462306a36Sopenharmony_ci
73562306a36Sopenharmony_ci	return 0;
73662306a36Sopenharmony_ci}
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_cistatic int bcm_kona_i2c_probe(struct platform_device *pdev)
73962306a36Sopenharmony_ci{
74062306a36Sopenharmony_ci	int rc = 0;
74162306a36Sopenharmony_ci	struct bcm_kona_i2c_dev *dev;
74262306a36Sopenharmony_ci	struct i2c_adapter *adap;
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	/* Allocate memory for private data structure */
74562306a36Sopenharmony_ci	dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
74662306a36Sopenharmony_ci	if (!dev)
74762306a36Sopenharmony_ci		return -ENOMEM;
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	platform_set_drvdata(pdev, dev);
75062306a36Sopenharmony_ci	dev->device = &pdev->dev;
75162306a36Sopenharmony_ci	init_completion(&dev->done);
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ci	/* Map hardware registers */
75462306a36Sopenharmony_ci	dev->base = devm_platform_ioremap_resource(pdev, 0);
75562306a36Sopenharmony_ci	if (IS_ERR(dev->base))
75662306a36Sopenharmony_ci		return PTR_ERR(dev->base);
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	/* Get and enable external clock */
75962306a36Sopenharmony_ci	dev->external_clk = devm_clk_get(dev->device, NULL);
76062306a36Sopenharmony_ci	if (IS_ERR(dev->external_clk)) {
76162306a36Sopenharmony_ci		dev_err(dev->device, "couldn't get clock\n");
76262306a36Sopenharmony_ci		return -ENODEV;
76362306a36Sopenharmony_ci	}
76462306a36Sopenharmony_ci
76562306a36Sopenharmony_ci	rc = clk_set_rate(dev->external_clk, STD_EXT_CLK_FREQ);
76662306a36Sopenharmony_ci	if (rc) {
76762306a36Sopenharmony_ci		dev_err(dev->device, "%s: clk_set_rate returned %d\n",
76862306a36Sopenharmony_ci			__func__, rc);
76962306a36Sopenharmony_ci		return rc;
77062306a36Sopenharmony_ci	}
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_ci	rc = clk_prepare_enable(dev->external_clk);
77362306a36Sopenharmony_ci	if (rc) {
77462306a36Sopenharmony_ci		dev_err(dev->device, "couldn't enable clock\n");
77562306a36Sopenharmony_ci		return rc;
77662306a36Sopenharmony_ci	}
77762306a36Sopenharmony_ci
77862306a36Sopenharmony_ci	/* Parse bus speed */
77962306a36Sopenharmony_ci	rc = bcm_kona_i2c_assign_bus_speed(dev);
78062306a36Sopenharmony_ci	if (rc)
78162306a36Sopenharmony_ci		goto probe_disable_clk;
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	/* Enable internal clocks */
78462306a36Sopenharmony_ci	bcm_kona_i2c_enable_clock(dev);
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	/* Configure internal dividers */
78762306a36Sopenharmony_ci	bcm_kona_i2c_config_timing(dev);
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_ci	/* Disable timeout */
79062306a36Sopenharmony_ci	writel(0, dev->base + TOUT_OFFSET);
79162306a36Sopenharmony_ci
79262306a36Sopenharmony_ci	/* Enable autosense */
79362306a36Sopenharmony_ci	bcm_kona_i2c_enable_autosense(dev);
79462306a36Sopenharmony_ci
79562306a36Sopenharmony_ci	/* Enable TX FIFO */
79662306a36Sopenharmony_ci	writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK,
79762306a36Sopenharmony_ci	       dev->base + TXFCR_OFFSET);
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci	/* Mask all interrupts */
80062306a36Sopenharmony_ci	writel(0, dev->base + IER_OFFSET);
80162306a36Sopenharmony_ci
80262306a36Sopenharmony_ci	/* Clear all pending interrupts */
80362306a36Sopenharmony_ci	writel(ISR_CMDBUSY_MASK |
80462306a36Sopenharmony_ci	       ISR_READ_COMPLETE_MASK |
80562306a36Sopenharmony_ci	       ISR_SES_DONE_MASK |
80662306a36Sopenharmony_ci	       ISR_ERR_MASK |
80762306a36Sopenharmony_ci	       ISR_TXFIFOEMPTY_MASK |
80862306a36Sopenharmony_ci	       ISR_NOACK_MASK,
80962306a36Sopenharmony_ci	       dev->base + ISR_OFFSET);
81062306a36Sopenharmony_ci
81162306a36Sopenharmony_ci	/* Get the interrupt number */
81262306a36Sopenharmony_ci	dev->irq = platform_get_irq(pdev, 0);
81362306a36Sopenharmony_ci	if (dev->irq < 0) {
81462306a36Sopenharmony_ci		rc = dev->irq;
81562306a36Sopenharmony_ci		goto probe_disable_clk;
81662306a36Sopenharmony_ci	}
81762306a36Sopenharmony_ci
81862306a36Sopenharmony_ci	/* register the ISR handler */
81962306a36Sopenharmony_ci	rc = devm_request_irq(&pdev->dev, dev->irq, bcm_kona_i2c_isr,
82062306a36Sopenharmony_ci			      IRQF_SHARED, pdev->name, dev);
82162306a36Sopenharmony_ci	if (rc) {
82262306a36Sopenharmony_ci		dev_err(dev->device, "failed to request irq %i\n", dev->irq);
82362306a36Sopenharmony_ci		goto probe_disable_clk;
82462306a36Sopenharmony_ci	}
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_ci	/* Enable the controller but leave it idle */
82762306a36Sopenharmony_ci	bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION);
82862306a36Sopenharmony_ci
82962306a36Sopenharmony_ci	/* Disable pad output */
83062306a36Sopenharmony_ci	writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET);
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci	/* Disable internal clock */
83362306a36Sopenharmony_ci	bcm_kona_i2c_disable_clock(dev);
83462306a36Sopenharmony_ci
83562306a36Sopenharmony_ci	/* Disable external clock */
83662306a36Sopenharmony_ci	clk_disable_unprepare(dev->external_clk);
83762306a36Sopenharmony_ci
83862306a36Sopenharmony_ci	/* Add the i2c adapter */
83962306a36Sopenharmony_ci	adap = &dev->adapter;
84062306a36Sopenharmony_ci	i2c_set_adapdata(adap, dev);
84162306a36Sopenharmony_ci	adap->owner = THIS_MODULE;
84262306a36Sopenharmony_ci	strscpy(adap->name, "Broadcom I2C adapter", sizeof(adap->name));
84362306a36Sopenharmony_ci	adap->algo = &bcm_algo;
84462306a36Sopenharmony_ci	adap->dev.parent = &pdev->dev;
84562306a36Sopenharmony_ci	adap->dev.of_node = pdev->dev.of_node;
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_ci	rc = i2c_add_adapter(adap);
84862306a36Sopenharmony_ci	if (rc)
84962306a36Sopenharmony_ci		return rc;
85062306a36Sopenharmony_ci
85162306a36Sopenharmony_ci	dev_info(dev->device, "device registered successfully\n");
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_ci	return 0;
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ciprobe_disable_clk:
85662306a36Sopenharmony_ci	bcm_kona_i2c_disable_clock(dev);
85762306a36Sopenharmony_ci	clk_disable_unprepare(dev->external_clk);
85862306a36Sopenharmony_ci
85962306a36Sopenharmony_ci	return rc;
86062306a36Sopenharmony_ci}
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_cistatic void bcm_kona_i2c_remove(struct platform_device *pdev)
86362306a36Sopenharmony_ci{
86462306a36Sopenharmony_ci	struct bcm_kona_i2c_dev *dev = platform_get_drvdata(pdev);
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	i2c_del_adapter(&dev->adapter);
86762306a36Sopenharmony_ci}
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_cistatic const struct of_device_id bcm_kona_i2c_of_match[] = {
87062306a36Sopenharmony_ci	{.compatible = "brcm,kona-i2c",},
87162306a36Sopenharmony_ci	{},
87262306a36Sopenharmony_ci};
87362306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, bcm_kona_i2c_of_match);
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_cistatic struct platform_driver bcm_kona_i2c_driver = {
87662306a36Sopenharmony_ci	.driver = {
87762306a36Sopenharmony_ci		   .name = "bcm-kona-i2c",
87862306a36Sopenharmony_ci		   .of_match_table = bcm_kona_i2c_of_match,
87962306a36Sopenharmony_ci		   },
88062306a36Sopenharmony_ci	.probe = bcm_kona_i2c_probe,
88162306a36Sopenharmony_ci	.remove_new = bcm_kona_i2c_remove,
88262306a36Sopenharmony_ci};
88362306a36Sopenharmony_cimodule_platform_driver(bcm_kona_i2c_driver);
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ciMODULE_AUTHOR("Tim Kryger <tkryger@broadcom.com>");
88662306a36Sopenharmony_ciMODULE_DESCRIPTION("Broadcom Kona I2C Driver");
88762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
888