162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * SMBus 2.0 driver for AMD-8111 IO-Hub. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (c) 2002 Vojtech Pavlik 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/module.h> 962306a36Sopenharmony_ci#include <linux/pci.h> 1062306a36Sopenharmony_ci#include <linux/kernel.h> 1162306a36Sopenharmony_ci#include <linux/stddef.h> 1262306a36Sopenharmony_ci#include <linux/ioport.h> 1362306a36Sopenharmony_ci#include <linux/i2c.h> 1462306a36Sopenharmony_ci#include <linux/delay.h> 1562306a36Sopenharmony_ci#include <linux/acpi.h> 1662306a36Sopenharmony_ci#include <linux/slab.h> 1762306a36Sopenharmony_ci#include <linux/io.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 2062306a36Sopenharmony_ciMODULE_AUTHOR ("Vojtech Pavlik <vojtech@suse.cz>"); 2162306a36Sopenharmony_ciMODULE_DESCRIPTION("AMD8111 SMBus 2.0 driver"); 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_cistruct amd_smbus { 2462306a36Sopenharmony_ci struct pci_dev *dev; 2562306a36Sopenharmony_ci struct i2c_adapter adapter; 2662306a36Sopenharmony_ci int base; 2762306a36Sopenharmony_ci int size; 2862306a36Sopenharmony_ci}; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_cistatic struct pci_driver amd8111_driver; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci/* 3362306a36Sopenharmony_ci * AMD PCI control registers definitions. 3462306a36Sopenharmony_ci */ 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define AMD_PCI_MISC 0x48 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define AMD_PCI_MISC_SCI 0x04 /* deliver SCI */ 3962306a36Sopenharmony_ci#define AMD_PCI_MISC_INT 0x02 /* deliver PCI IRQ */ 4062306a36Sopenharmony_ci#define AMD_PCI_MISC_SPEEDUP 0x01 /* 16x clock speedup */ 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci/* 4362306a36Sopenharmony_ci * ACPI 2.0 chapter 13 PCI interface definitions. 4462306a36Sopenharmony_ci */ 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci#define AMD_EC_DATA 0x00 /* data register */ 4762306a36Sopenharmony_ci#define AMD_EC_SC 0x04 /* status of controller */ 4862306a36Sopenharmony_ci#define AMD_EC_CMD 0x04 /* command register */ 4962306a36Sopenharmony_ci#define AMD_EC_ICR 0x08 /* interrupt control register */ 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci#define AMD_EC_SC_SMI 0x04 /* smi event pending */ 5262306a36Sopenharmony_ci#define AMD_EC_SC_SCI 0x02 /* sci event pending */ 5362306a36Sopenharmony_ci#define AMD_EC_SC_BURST 0x01 /* burst mode enabled */ 5462306a36Sopenharmony_ci#define AMD_EC_SC_CMD 0x08 /* byte in data reg is command */ 5562306a36Sopenharmony_ci#define AMD_EC_SC_IBF 0x02 /* data ready for embedded controller */ 5662306a36Sopenharmony_ci#define AMD_EC_SC_OBF 0x01 /* data ready for host */ 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci#define AMD_EC_CMD_RD 0x80 /* read EC */ 5962306a36Sopenharmony_ci#define AMD_EC_CMD_WR 0x81 /* write EC */ 6062306a36Sopenharmony_ci#define AMD_EC_CMD_BE 0x82 /* enable burst mode */ 6162306a36Sopenharmony_ci#define AMD_EC_CMD_BD 0x83 /* disable burst mode */ 6262306a36Sopenharmony_ci#define AMD_EC_CMD_QR 0x84 /* query EC */ 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci/* 6562306a36Sopenharmony_ci * ACPI 2.0 chapter 13 access of registers of the EC 6662306a36Sopenharmony_ci */ 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_cistatic int amd_ec_wait_write(struct amd_smbus *smbus) 6962306a36Sopenharmony_ci{ 7062306a36Sopenharmony_ci int timeout = 500; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci while ((inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_IBF) && --timeout) 7362306a36Sopenharmony_ci udelay(1); 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci if (!timeout) { 7662306a36Sopenharmony_ci dev_warn(&smbus->dev->dev, 7762306a36Sopenharmony_ci "Timeout while waiting for IBF to clear\n"); 7862306a36Sopenharmony_ci return -ETIMEDOUT; 7962306a36Sopenharmony_ci } 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci return 0; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cistatic int amd_ec_wait_read(struct amd_smbus *smbus) 8562306a36Sopenharmony_ci{ 8662306a36Sopenharmony_ci int timeout = 500; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci while ((~inb(smbus->base + AMD_EC_SC) & AMD_EC_SC_OBF) && --timeout) 8962306a36Sopenharmony_ci udelay(1); 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci if (!timeout) { 9262306a36Sopenharmony_ci dev_warn(&smbus->dev->dev, 9362306a36Sopenharmony_ci "Timeout while waiting for OBF to set\n"); 9462306a36Sopenharmony_ci return -ETIMEDOUT; 9562306a36Sopenharmony_ci } 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci return 0; 9862306a36Sopenharmony_ci} 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic int amd_ec_read(struct amd_smbus *smbus, unsigned char address, 10162306a36Sopenharmony_ci unsigned char *data) 10262306a36Sopenharmony_ci{ 10362306a36Sopenharmony_ci int status; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci status = amd_ec_wait_write(smbus); 10662306a36Sopenharmony_ci if (status) 10762306a36Sopenharmony_ci return status; 10862306a36Sopenharmony_ci outb(AMD_EC_CMD_RD, smbus->base + AMD_EC_CMD); 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci status = amd_ec_wait_write(smbus); 11162306a36Sopenharmony_ci if (status) 11262306a36Sopenharmony_ci return status; 11362306a36Sopenharmony_ci outb(address, smbus->base + AMD_EC_DATA); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci status = amd_ec_wait_read(smbus); 11662306a36Sopenharmony_ci if (status) 11762306a36Sopenharmony_ci return status; 11862306a36Sopenharmony_ci *data = inb(smbus->base + AMD_EC_DATA); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci return 0; 12162306a36Sopenharmony_ci} 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_cistatic int amd_ec_write(struct amd_smbus *smbus, unsigned char address, 12462306a36Sopenharmony_ci unsigned char data) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci int status; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci status = amd_ec_wait_write(smbus); 12962306a36Sopenharmony_ci if (status) 13062306a36Sopenharmony_ci return status; 13162306a36Sopenharmony_ci outb(AMD_EC_CMD_WR, smbus->base + AMD_EC_CMD); 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci status = amd_ec_wait_write(smbus); 13462306a36Sopenharmony_ci if (status) 13562306a36Sopenharmony_ci return status; 13662306a36Sopenharmony_ci outb(address, smbus->base + AMD_EC_DATA); 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci status = amd_ec_wait_write(smbus); 13962306a36Sopenharmony_ci if (status) 14062306a36Sopenharmony_ci return status; 14162306a36Sopenharmony_ci outb(data, smbus->base + AMD_EC_DATA); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci return 0; 14462306a36Sopenharmony_ci} 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci/* 14762306a36Sopenharmony_ci * ACPI 2.0 chapter 13 SMBus 2.0 EC register model 14862306a36Sopenharmony_ci */ 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci#define AMD_SMB_PRTCL 0x00 /* protocol, PEC */ 15162306a36Sopenharmony_ci#define AMD_SMB_STS 0x01 /* status */ 15262306a36Sopenharmony_ci#define AMD_SMB_ADDR 0x02 /* address */ 15362306a36Sopenharmony_ci#define AMD_SMB_CMD 0x03 /* command */ 15462306a36Sopenharmony_ci#define AMD_SMB_DATA 0x04 /* 32 data registers */ 15562306a36Sopenharmony_ci#define AMD_SMB_BCNT 0x24 /* number of data bytes */ 15662306a36Sopenharmony_ci#define AMD_SMB_ALRM_A 0x25 /* alarm address */ 15762306a36Sopenharmony_ci#define AMD_SMB_ALRM_D 0x26 /* 2 bytes alarm data */ 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_ci#define AMD_SMB_STS_DONE 0x80 16062306a36Sopenharmony_ci#define AMD_SMB_STS_ALRM 0x40 16162306a36Sopenharmony_ci#define AMD_SMB_STS_RES 0x20 16262306a36Sopenharmony_ci#define AMD_SMB_STS_STATUS 0x1f 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ci#define AMD_SMB_STATUS_OK 0x00 16562306a36Sopenharmony_ci#define AMD_SMB_STATUS_FAIL 0x07 16662306a36Sopenharmony_ci#define AMD_SMB_STATUS_DNAK 0x10 16762306a36Sopenharmony_ci#define AMD_SMB_STATUS_DERR 0x11 16862306a36Sopenharmony_ci#define AMD_SMB_STATUS_CMD_DENY 0x12 16962306a36Sopenharmony_ci#define AMD_SMB_STATUS_UNKNOWN 0x13 17062306a36Sopenharmony_ci#define AMD_SMB_STATUS_ACC_DENY 0x17 17162306a36Sopenharmony_ci#define AMD_SMB_STATUS_TIMEOUT 0x18 17262306a36Sopenharmony_ci#define AMD_SMB_STATUS_NOTSUP 0x19 17362306a36Sopenharmony_ci#define AMD_SMB_STATUS_BUSY 0x1A 17462306a36Sopenharmony_ci#define AMD_SMB_STATUS_PEC 0x1F 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci#define AMD_SMB_PRTCL_WRITE 0x00 17762306a36Sopenharmony_ci#define AMD_SMB_PRTCL_READ 0x01 17862306a36Sopenharmony_ci#define AMD_SMB_PRTCL_QUICK 0x02 17962306a36Sopenharmony_ci#define AMD_SMB_PRTCL_BYTE 0x04 18062306a36Sopenharmony_ci#define AMD_SMB_PRTCL_BYTE_DATA 0x06 18162306a36Sopenharmony_ci#define AMD_SMB_PRTCL_WORD_DATA 0x08 18262306a36Sopenharmony_ci#define AMD_SMB_PRTCL_BLOCK_DATA 0x0a 18362306a36Sopenharmony_ci#define AMD_SMB_PRTCL_PROC_CALL 0x0c 18462306a36Sopenharmony_ci#define AMD_SMB_PRTCL_BLOCK_PROC_CALL 0x0d 18562306a36Sopenharmony_ci#define AMD_SMB_PRTCL_I2C_BLOCK_DATA 0x4a 18662306a36Sopenharmony_ci#define AMD_SMB_PRTCL_PEC 0x80 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_cistatic s32 amd8111_access(struct i2c_adapter *adap, u16 addr, 19062306a36Sopenharmony_ci unsigned short flags, char read_write, u8 command, int size, 19162306a36Sopenharmony_ci union i2c_smbus_data *data) 19262306a36Sopenharmony_ci{ 19362306a36Sopenharmony_ci struct amd_smbus *smbus = adap->algo_data; 19462306a36Sopenharmony_ci unsigned char protocol, len, pec, temp[2]; 19562306a36Sopenharmony_ci int i, status; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci protocol = (read_write == I2C_SMBUS_READ) ? AMD_SMB_PRTCL_READ 19862306a36Sopenharmony_ci : AMD_SMB_PRTCL_WRITE; 19962306a36Sopenharmony_ci pec = (flags & I2C_CLIENT_PEC) ? AMD_SMB_PRTCL_PEC : 0; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci switch (size) { 20262306a36Sopenharmony_ci case I2C_SMBUS_QUICK: 20362306a36Sopenharmony_ci protocol |= AMD_SMB_PRTCL_QUICK; 20462306a36Sopenharmony_ci read_write = I2C_SMBUS_WRITE; 20562306a36Sopenharmony_ci break; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci case I2C_SMBUS_BYTE: 20862306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 20962306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, 21062306a36Sopenharmony_ci command); 21162306a36Sopenharmony_ci if (status) 21262306a36Sopenharmony_ci return status; 21362306a36Sopenharmony_ci } 21462306a36Sopenharmony_ci protocol |= AMD_SMB_PRTCL_BYTE; 21562306a36Sopenharmony_ci break; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 21862306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, command); 21962306a36Sopenharmony_ci if (status) 22062306a36Sopenharmony_ci return status; 22162306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 22262306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_DATA, 22362306a36Sopenharmony_ci data->byte); 22462306a36Sopenharmony_ci if (status) 22562306a36Sopenharmony_ci return status; 22662306a36Sopenharmony_ci } 22762306a36Sopenharmony_ci protocol |= AMD_SMB_PRTCL_BYTE_DATA; 22862306a36Sopenharmony_ci break; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci case I2C_SMBUS_WORD_DATA: 23162306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, command); 23262306a36Sopenharmony_ci if (status) 23362306a36Sopenharmony_ci return status; 23462306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 23562306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_DATA, 23662306a36Sopenharmony_ci data->word & 0xff); 23762306a36Sopenharmony_ci if (status) 23862306a36Sopenharmony_ci return status; 23962306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_DATA + 1, 24062306a36Sopenharmony_ci data->word >> 8); 24162306a36Sopenharmony_ci if (status) 24262306a36Sopenharmony_ci return status; 24362306a36Sopenharmony_ci } 24462306a36Sopenharmony_ci protocol |= AMD_SMB_PRTCL_WORD_DATA | pec; 24562306a36Sopenharmony_ci break; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_DATA: 24862306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, command); 24962306a36Sopenharmony_ci if (status) 25062306a36Sopenharmony_ci return status; 25162306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 25262306a36Sopenharmony_ci len = min_t(u8, data->block[0], 25362306a36Sopenharmony_ci I2C_SMBUS_BLOCK_MAX); 25462306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_BCNT, len); 25562306a36Sopenharmony_ci if (status) 25662306a36Sopenharmony_ci return status; 25762306a36Sopenharmony_ci for (i = 0; i < len; i++) { 25862306a36Sopenharmony_ci status = 25962306a36Sopenharmony_ci amd_ec_write(smbus, AMD_SMB_DATA + i, 26062306a36Sopenharmony_ci data->block[i + 1]); 26162306a36Sopenharmony_ci if (status) 26262306a36Sopenharmony_ci return status; 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci } 26562306a36Sopenharmony_ci protocol |= AMD_SMB_PRTCL_BLOCK_DATA | pec; 26662306a36Sopenharmony_ci break; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci case I2C_SMBUS_I2C_BLOCK_DATA: 26962306a36Sopenharmony_ci len = min_t(u8, data->block[0], 27062306a36Sopenharmony_ci I2C_SMBUS_BLOCK_MAX); 27162306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, command); 27262306a36Sopenharmony_ci if (status) 27362306a36Sopenharmony_ci return status; 27462306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_BCNT, len); 27562306a36Sopenharmony_ci if (status) 27662306a36Sopenharmony_ci return status; 27762306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) 27862306a36Sopenharmony_ci for (i = 0; i < len; i++) { 27962306a36Sopenharmony_ci status = 28062306a36Sopenharmony_ci amd_ec_write(smbus, AMD_SMB_DATA + i, 28162306a36Sopenharmony_ci data->block[i + 1]); 28262306a36Sopenharmony_ci if (status) 28362306a36Sopenharmony_ci return status; 28462306a36Sopenharmony_ci } 28562306a36Sopenharmony_ci protocol |= AMD_SMB_PRTCL_I2C_BLOCK_DATA; 28662306a36Sopenharmony_ci break; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci case I2C_SMBUS_PROC_CALL: 28962306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, command); 29062306a36Sopenharmony_ci if (status) 29162306a36Sopenharmony_ci return status; 29262306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_DATA, 29362306a36Sopenharmony_ci data->word & 0xff); 29462306a36Sopenharmony_ci if (status) 29562306a36Sopenharmony_ci return status; 29662306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_DATA + 1, 29762306a36Sopenharmony_ci data->word >> 8); 29862306a36Sopenharmony_ci if (status) 29962306a36Sopenharmony_ci return status; 30062306a36Sopenharmony_ci protocol = AMD_SMB_PRTCL_PROC_CALL | pec; 30162306a36Sopenharmony_ci read_write = I2C_SMBUS_READ; 30262306a36Sopenharmony_ci break; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_PROC_CALL: 30562306a36Sopenharmony_ci len = min_t(u8, data->block[0], 30662306a36Sopenharmony_ci I2C_SMBUS_BLOCK_MAX - 1); 30762306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_CMD, command); 30862306a36Sopenharmony_ci if (status) 30962306a36Sopenharmony_ci return status; 31062306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_BCNT, len); 31162306a36Sopenharmony_ci if (status) 31262306a36Sopenharmony_ci return status; 31362306a36Sopenharmony_ci for (i = 0; i < len; i++) { 31462306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_DATA + i, 31562306a36Sopenharmony_ci data->block[i + 1]); 31662306a36Sopenharmony_ci if (status) 31762306a36Sopenharmony_ci return status; 31862306a36Sopenharmony_ci } 31962306a36Sopenharmony_ci protocol = AMD_SMB_PRTCL_BLOCK_PROC_CALL | pec; 32062306a36Sopenharmony_ci read_write = I2C_SMBUS_READ; 32162306a36Sopenharmony_ci break; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_ci default: 32462306a36Sopenharmony_ci dev_warn(&adap->dev, "Unsupported transaction %d\n", size); 32562306a36Sopenharmony_ci return -EOPNOTSUPP; 32662306a36Sopenharmony_ci } 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_ADDR, addr << 1); 32962306a36Sopenharmony_ci if (status) 33062306a36Sopenharmony_ci return status; 33162306a36Sopenharmony_ci status = amd_ec_write(smbus, AMD_SMB_PRTCL, protocol); 33262306a36Sopenharmony_ci if (status) 33362306a36Sopenharmony_ci return status; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0); 33662306a36Sopenharmony_ci if (status) 33762306a36Sopenharmony_ci return status; 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci if (~temp[0] & AMD_SMB_STS_DONE) { 34062306a36Sopenharmony_ci udelay(500); 34162306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0); 34262306a36Sopenharmony_ci if (status) 34362306a36Sopenharmony_ci return status; 34462306a36Sopenharmony_ci } 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci if (~temp[0] & AMD_SMB_STS_DONE) { 34762306a36Sopenharmony_ci msleep(1); 34862306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_STS, temp + 0); 34962306a36Sopenharmony_ci if (status) 35062306a36Sopenharmony_ci return status; 35162306a36Sopenharmony_ci } 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci if ((~temp[0] & AMD_SMB_STS_DONE) || (temp[0] & AMD_SMB_STS_STATUS)) 35462306a36Sopenharmony_ci return -EIO; 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) 35762306a36Sopenharmony_ci return 0; 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci switch (size) { 36062306a36Sopenharmony_ci case I2C_SMBUS_BYTE: 36162306a36Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 36262306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_DATA, &data->byte); 36362306a36Sopenharmony_ci if (status) 36462306a36Sopenharmony_ci return status; 36562306a36Sopenharmony_ci break; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci case I2C_SMBUS_WORD_DATA: 36862306a36Sopenharmony_ci case I2C_SMBUS_PROC_CALL: 36962306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_DATA, temp + 0); 37062306a36Sopenharmony_ci if (status) 37162306a36Sopenharmony_ci return status; 37262306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_DATA + 1, temp + 1); 37362306a36Sopenharmony_ci if (status) 37462306a36Sopenharmony_ci return status; 37562306a36Sopenharmony_ci data->word = (temp[1] << 8) | temp[0]; 37662306a36Sopenharmony_ci break; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_DATA: 37962306a36Sopenharmony_ci case I2C_SMBUS_BLOCK_PROC_CALL: 38062306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_BCNT, &len); 38162306a36Sopenharmony_ci if (status) 38262306a36Sopenharmony_ci return status; 38362306a36Sopenharmony_ci len = min_t(u8, len, I2C_SMBUS_BLOCK_MAX); 38462306a36Sopenharmony_ci fallthrough; 38562306a36Sopenharmony_ci case I2C_SMBUS_I2C_BLOCK_DATA: 38662306a36Sopenharmony_ci for (i = 0; i < len; i++) { 38762306a36Sopenharmony_ci status = amd_ec_read(smbus, AMD_SMB_DATA + i, 38862306a36Sopenharmony_ci data->block + i + 1); 38962306a36Sopenharmony_ci if (status) 39062306a36Sopenharmony_ci return status; 39162306a36Sopenharmony_ci } 39262306a36Sopenharmony_ci data->block[0] = len; 39362306a36Sopenharmony_ci break; 39462306a36Sopenharmony_ci } 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci return 0; 39762306a36Sopenharmony_ci} 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic u32 amd8111_func(struct i2c_adapter *adapter) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE | 40362306a36Sopenharmony_ci I2C_FUNC_SMBUS_BYTE_DATA | 40462306a36Sopenharmony_ci I2C_FUNC_SMBUS_WORD_DATA | I2C_FUNC_SMBUS_BLOCK_DATA | 40562306a36Sopenharmony_ci I2C_FUNC_SMBUS_PROC_CALL | I2C_FUNC_SMBUS_BLOCK_PROC_CALL | 40662306a36Sopenharmony_ci I2C_FUNC_SMBUS_I2C_BLOCK | I2C_FUNC_SMBUS_PEC; 40762306a36Sopenharmony_ci} 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_cistatic const struct i2c_algorithm smbus_algorithm = { 41062306a36Sopenharmony_ci .smbus_xfer = amd8111_access, 41162306a36Sopenharmony_ci .functionality = amd8111_func, 41262306a36Sopenharmony_ci}; 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_cistatic const struct pci_device_id amd8111_ids[] = { 41662306a36Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS2) }, 41762306a36Sopenharmony_ci { 0, } 41862306a36Sopenharmony_ci}; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ciMODULE_DEVICE_TABLE (pci, amd8111_ids); 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic int amd8111_probe(struct pci_dev *dev, const struct pci_device_id *id) 42362306a36Sopenharmony_ci{ 42462306a36Sopenharmony_ci struct amd_smbus *smbus; 42562306a36Sopenharmony_ci int error; 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci if (!(pci_resource_flags(dev, 0) & IORESOURCE_IO)) 42862306a36Sopenharmony_ci return -ENODEV; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci smbus = kzalloc(sizeof(struct amd_smbus), GFP_KERNEL); 43162306a36Sopenharmony_ci if (!smbus) 43262306a36Sopenharmony_ci return -ENOMEM; 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci smbus->dev = dev; 43562306a36Sopenharmony_ci smbus->base = pci_resource_start(dev, 0); 43662306a36Sopenharmony_ci smbus->size = pci_resource_len(dev, 0); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci error = acpi_check_resource_conflict(&dev->resource[0]); 43962306a36Sopenharmony_ci if (error) { 44062306a36Sopenharmony_ci error = -ENODEV; 44162306a36Sopenharmony_ci goto out_kfree; 44262306a36Sopenharmony_ci } 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci if (!request_region(smbus->base, smbus->size, amd8111_driver.name)) { 44562306a36Sopenharmony_ci error = -EBUSY; 44662306a36Sopenharmony_ci goto out_kfree; 44762306a36Sopenharmony_ci } 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci smbus->adapter.owner = THIS_MODULE; 45062306a36Sopenharmony_ci snprintf(smbus->adapter.name, sizeof(smbus->adapter.name), 45162306a36Sopenharmony_ci "SMBus2 AMD8111 adapter at %04x", smbus->base); 45262306a36Sopenharmony_ci smbus->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD; 45362306a36Sopenharmony_ci smbus->adapter.algo = &smbus_algorithm; 45462306a36Sopenharmony_ci smbus->adapter.algo_data = smbus; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci /* set up the sysfs linkage to our parent device */ 45762306a36Sopenharmony_ci smbus->adapter.dev.parent = &dev->dev; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci pci_write_config_dword(smbus->dev, AMD_PCI_MISC, 0); 46062306a36Sopenharmony_ci error = i2c_add_adapter(&smbus->adapter); 46162306a36Sopenharmony_ci if (error) 46262306a36Sopenharmony_ci goto out_release_region; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci pci_set_drvdata(dev, smbus); 46562306a36Sopenharmony_ci return 0; 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci out_release_region: 46862306a36Sopenharmony_ci release_region(smbus->base, smbus->size); 46962306a36Sopenharmony_ci out_kfree: 47062306a36Sopenharmony_ci kfree(smbus); 47162306a36Sopenharmony_ci return error; 47262306a36Sopenharmony_ci} 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_cistatic void amd8111_remove(struct pci_dev *dev) 47562306a36Sopenharmony_ci{ 47662306a36Sopenharmony_ci struct amd_smbus *smbus = pci_get_drvdata(dev); 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci i2c_del_adapter(&smbus->adapter); 47962306a36Sopenharmony_ci release_region(smbus->base, smbus->size); 48062306a36Sopenharmony_ci kfree(smbus); 48162306a36Sopenharmony_ci} 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_cistatic struct pci_driver amd8111_driver = { 48462306a36Sopenharmony_ci .name = "amd8111_smbus2", 48562306a36Sopenharmony_ci .id_table = amd8111_ids, 48662306a36Sopenharmony_ci .probe = amd8111_probe, 48762306a36Sopenharmony_ci .remove = amd8111_remove, 48862306a36Sopenharmony_ci}; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_cimodule_pci_driver(amd8111_driver); 491