162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2013, The Linux Foundation. All rights reserved.
462306a36Sopenharmony_ci * Copyright (c) 2015, Sony Mobile Communications AB
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/hwspinlock.h>
862306a36Sopenharmony_ci#include <linux/io.h>
962306a36Sopenharmony_ci#include <linux/kernel.h>
1062306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/of_device.h>
1462306a36Sopenharmony_ci#include <linux/platform_device.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include "hwspinlock_internal.h"
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#define QCOM_MUTEX_APPS_PROC_ID	1
2062306a36Sopenharmony_ci#define QCOM_MUTEX_NUM_LOCKS	32
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_cistruct qcom_hwspinlock_of_data {
2362306a36Sopenharmony_ci	u32 offset;
2462306a36Sopenharmony_ci	u32 stride;
2562306a36Sopenharmony_ci	const struct regmap_config *regmap_config;
2662306a36Sopenharmony_ci};
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_cistatic int qcom_hwspinlock_trylock(struct hwspinlock *lock)
2962306a36Sopenharmony_ci{
3062306a36Sopenharmony_ci	struct regmap_field *field = lock->priv;
3162306a36Sopenharmony_ci	u32 lock_owner;
3262306a36Sopenharmony_ci	int ret;
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci	ret = regmap_field_write(field, QCOM_MUTEX_APPS_PROC_ID);
3562306a36Sopenharmony_ci	if (ret)
3662306a36Sopenharmony_ci		return ret;
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci	ret = regmap_field_read(field, &lock_owner);
3962306a36Sopenharmony_ci	if (ret)
4062306a36Sopenharmony_ci		return ret;
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	return lock_owner == QCOM_MUTEX_APPS_PROC_ID;
4362306a36Sopenharmony_ci}
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistatic void qcom_hwspinlock_unlock(struct hwspinlock *lock)
4662306a36Sopenharmony_ci{
4762306a36Sopenharmony_ci	struct regmap_field *field = lock->priv;
4862306a36Sopenharmony_ci	u32 lock_owner;
4962306a36Sopenharmony_ci	int ret;
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	ret = regmap_field_read(field, &lock_owner);
5262306a36Sopenharmony_ci	if (ret) {
5362306a36Sopenharmony_ci		pr_err("%s: unable to query spinlock owner\n", __func__);
5462306a36Sopenharmony_ci		return;
5562306a36Sopenharmony_ci	}
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci	if (lock_owner != QCOM_MUTEX_APPS_PROC_ID) {
5862306a36Sopenharmony_ci		pr_err("%s: spinlock not owned by us (actual owner is %d)\n",
5962306a36Sopenharmony_ci				__func__, lock_owner);
6062306a36Sopenharmony_ci	}
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	ret = regmap_field_write(field, 0);
6362306a36Sopenharmony_ci	if (ret)
6462306a36Sopenharmony_ci		pr_err("%s: failed to unlock spinlock\n", __func__);
6562306a36Sopenharmony_ci}
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_cistatic const struct hwspinlock_ops qcom_hwspinlock_ops = {
6862306a36Sopenharmony_ci	.trylock	= qcom_hwspinlock_trylock,
6962306a36Sopenharmony_ci	.unlock		= qcom_hwspinlock_unlock,
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistatic const struct regmap_config sfpb_mutex_config = {
7362306a36Sopenharmony_ci	.reg_bits		= 32,
7462306a36Sopenharmony_ci	.reg_stride		= 4,
7562306a36Sopenharmony_ci	.val_bits		= 32,
7662306a36Sopenharmony_ci	.max_register		= 0x100,
7762306a36Sopenharmony_ci	.fast_io		= true,
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_cistatic const struct qcom_hwspinlock_of_data of_sfpb_mutex = {
8162306a36Sopenharmony_ci	.offset = 0x4,
8262306a36Sopenharmony_ci	.stride = 0x4,
8362306a36Sopenharmony_ci	.regmap_config = &sfpb_mutex_config,
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic const struct regmap_config tcsr_msm8226_mutex_config = {
8762306a36Sopenharmony_ci	.reg_bits		= 32,
8862306a36Sopenharmony_ci	.reg_stride		= 4,
8962306a36Sopenharmony_ci	.val_bits		= 32,
9062306a36Sopenharmony_ci	.max_register		= 0x1000,
9162306a36Sopenharmony_ci	.fast_io		= true,
9262306a36Sopenharmony_ci};
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_cistatic const struct qcom_hwspinlock_of_data of_msm8226_tcsr_mutex = {
9562306a36Sopenharmony_ci	.offset = 0,
9662306a36Sopenharmony_ci	.stride = 0x80,
9762306a36Sopenharmony_ci	.regmap_config = &tcsr_msm8226_mutex_config,
9862306a36Sopenharmony_ci};
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic const struct regmap_config tcsr_mutex_config = {
10162306a36Sopenharmony_ci	.reg_bits		= 32,
10262306a36Sopenharmony_ci	.reg_stride		= 4,
10362306a36Sopenharmony_ci	.val_bits		= 32,
10462306a36Sopenharmony_ci	.max_register		= 0x20000,
10562306a36Sopenharmony_ci	.fast_io		= true,
10662306a36Sopenharmony_ci};
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic const struct qcom_hwspinlock_of_data of_tcsr_mutex = {
10962306a36Sopenharmony_ci	.offset = 0,
11062306a36Sopenharmony_ci	.stride = 0x1000,
11162306a36Sopenharmony_ci	.regmap_config = &tcsr_mutex_config,
11262306a36Sopenharmony_ci};
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistatic const struct of_device_id qcom_hwspinlock_of_match[] = {
11562306a36Sopenharmony_ci	{ .compatible = "qcom,sfpb-mutex", .data = &of_sfpb_mutex },
11662306a36Sopenharmony_ci	{ .compatible = "qcom,tcsr-mutex", .data = &of_tcsr_mutex },
11762306a36Sopenharmony_ci	{ .compatible = "qcom,apq8084-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
11862306a36Sopenharmony_ci	{ .compatible = "qcom,ipq6018-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
11962306a36Sopenharmony_ci	{ .compatible = "qcom,msm8226-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
12062306a36Sopenharmony_ci	{ .compatible = "qcom,msm8974-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
12162306a36Sopenharmony_ci	{ .compatible = "qcom,msm8994-tcsr-mutex", .data = &of_msm8226_tcsr_mutex },
12262306a36Sopenharmony_ci	{ }
12362306a36Sopenharmony_ci};
12462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, qcom_hwspinlock_of_match);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistatic struct regmap *qcom_hwspinlock_probe_syscon(struct platform_device *pdev,
12762306a36Sopenharmony_ci						   u32 *base, u32 *stride)
12862306a36Sopenharmony_ci{
12962306a36Sopenharmony_ci	struct device_node *syscon;
13062306a36Sopenharmony_ci	struct regmap *regmap;
13162306a36Sopenharmony_ci	int ret;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	syscon = of_parse_phandle(pdev->dev.of_node, "syscon", 0);
13462306a36Sopenharmony_ci	if (!syscon)
13562306a36Sopenharmony_ci		return ERR_PTR(-ENODEV);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	regmap = syscon_node_to_regmap(syscon);
13862306a36Sopenharmony_ci	of_node_put(syscon);
13962306a36Sopenharmony_ci	if (IS_ERR(regmap))
14062306a36Sopenharmony_ci		return regmap;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 1, base);
14362306a36Sopenharmony_ci	if (ret < 0) {
14462306a36Sopenharmony_ci		dev_err(&pdev->dev, "no offset in syscon\n");
14562306a36Sopenharmony_ci		return ERR_PTR(-EINVAL);
14662306a36Sopenharmony_ci	}
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci	ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 2, stride);
14962306a36Sopenharmony_ci	if (ret < 0) {
15062306a36Sopenharmony_ci		dev_err(&pdev->dev, "no stride syscon\n");
15162306a36Sopenharmony_ci		return ERR_PTR(-EINVAL);
15262306a36Sopenharmony_ci	}
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	return regmap;
15562306a36Sopenharmony_ci}
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_cistatic struct regmap *qcom_hwspinlock_probe_mmio(struct platform_device *pdev,
15862306a36Sopenharmony_ci						 u32 *offset, u32 *stride)
15962306a36Sopenharmony_ci{
16062306a36Sopenharmony_ci	const struct qcom_hwspinlock_of_data *data;
16162306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
16262306a36Sopenharmony_ci	void __iomem *base;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	data = of_device_get_match_data(dev);
16562306a36Sopenharmony_ci	if (!data->regmap_config)
16662306a36Sopenharmony_ci		return ERR_PTR(-EINVAL);
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci	*offset = data->offset;
16962306a36Sopenharmony_ci	*stride = data->stride;
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	base = devm_platform_ioremap_resource(pdev, 0);
17262306a36Sopenharmony_ci	if (IS_ERR(base))
17362306a36Sopenharmony_ci		return ERR_CAST(base);
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci	return devm_regmap_init_mmio(dev, base, data->regmap_config);
17662306a36Sopenharmony_ci}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistatic int qcom_hwspinlock_probe(struct platform_device *pdev)
17962306a36Sopenharmony_ci{
18062306a36Sopenharmony_ci	struct hwspinlock_device *bank;
18162306a36Sopenharmony_ci	struct reg_field field;
18262306a36Sopenharmony_ci	struct regmap *regmap;
18362306a36Sopenharmony_ci	size_t array_size;
18462306a36Sopenharmony_ci	u32 stride;
18562306a36Sopenharmony_ci	u32 base;
18662306a36Sopenharmony_ci	int i;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	regmap = qcom_hwspinlock_probe_syscon(pdev, &base, &stride);
18962306a36Sopenharmony_ci	if (IS_ERR(regmap) && PTR_ERR(regmap) == -ENODEV)
19062306a36Sopenharmony_ci		regmap = qcom_hwspinlock_probe_mmio(pdev, &base, &stride);
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	if (IS_ERR(regmap))
19362306a36Sopenharmony_ci		return PTR_ERR(regmap);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	array_size = QCOM_MUTEX_NUM_LOCKS * sizeof(struct hwspinlock);
19662306a36Sopenharmony_ci	bank = devm_kzalloc(&pdev->dev, sizeof(*bank) + array_size, GFP_KERNEL);
19762306a36Sopenharmony_ci	if (!bank)
19862306a36Sopenharmony_ci		return -ENOMEM;
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	platform_set_drvdata(pdev, bank);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	for (i = 0; i < QCOM_MUTEX_NUM_LOCKS; i++) {
20362306a36Sopenharmony_ci		field.reg = base + i * stride;
20462306a36Sopenharmony_ci		field.lsb = 0;
20562306a36Sopenharmony_ci		field.msb = 31;
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci		bank->lock[i].priv = devm_regmap_field_alloc(&pdev->dev,
20862306a36Sopenharmony_ci							     regmap, field);
20962306a36Sopenharmony_ci		if (IS_ERR(bank->lock[i].priv))
21062306a36Sopenharmony_ci			return PTR_ERR(bank->lock[i].priv);
21162306a36Sopenharmony_ci	}
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	return devm_hwspin_lock_register(&pdev->dev, bank, &qcom_hwspinlock_ops,
21462306a36Sopenharmony_ci					 0, QCOM_MUTEX_NUM_LOCKS);
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_cistatic struct platform_driver qcom_hwspinlock_driver = {
21862306a36Sopenharmony_ci	.probe		= qcom_hwspinlock_probe,
21962306a36Sopenharmony_ci	.driver		= {
22062306a36Sopenharmony_ci		.name	= "qcom_hwspinlock",
22162306a36Sopenharmony_ci		.of_match_table = qcom_hwspinlock_of_match,
22262306a36Sopenharmony_ci	},
22362306a36Sopenharmony_ci};
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_cistatic int __init qcom_hwspinlock_init(void)
22662306a36Sopenharmony_ci{
22762306a36Sopenharmony_ci	return platform_driver_register(&qcom_hwspinlock_driver);
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci/* board init code might need to reserve hwspinlocks for predefined purposes */
23062306a36Sopenharmony_cipostcore_initcall(qcom_hwspinlock_init);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_cistatic void __exit qcom_hwspinlock_exit(void)
23362306a36Sopenharmony_ci{
23462306a36Sopenharmony_ci	platform_driver_unregister(&qcom_hwspinlock_driver);
23562306a36Sopenharmony_ci}
23662306a36Sopenharmony_cimodule_exit(qcom_hwspinlock_exit);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
23962306a36Sopenharmony_ciMODULE_DESCRIPTION("Hardware spinlock driver for Qualcomm SoCs");
240