162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021-2022 NVIDIA Corporation 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Author: Dipen Patel <dipenp@nvidia.com> 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/err.h> 962306a36Sopenharmony_ci#include <linux/io.h> 1062306a36Sopenharmony_ci#include <linux/module.h> 1162306a36Sopenharmony_ci#include <linux/slab.h> 1262306a36Sopenharmony_ci#include <linux/stat.h> 1362306a36Sopenharmony_ci#include <linux/interrupt.h> 1462306a36Sopenharmony_ci#include <linux/of.h> 1562306a36Sopenharmony_ci#include <linux/platform_device.h> 1662306a36Sopenharmony_ci#include <linux/hte.h> 1762306a36Sopenharmony_ci#include <linux/uaccess.h> 1862306a36Sopenharmony_ci#include <linux/gpio/driver.h> 1962306a36Sopenharmony_ci#include <linux/gpio/consumer.h> 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci#define HTE_SUSPEND 0 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci/* HTE source clock TSC is 31.25MHz */ 2462306a36Sopenharmony_ci#define HTE_TS_CLK_RATE_HZ 31250000ULL 2562306a36Sopenharmony_ci#define HTE_CLK_RATE_NS 32 2662306a36Sopenharmony_ci#define HTE_TS_NS_SHIFT __builtin_ctz(HTE_CLK_RATE_NS) 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define NV_AON_SLICE_INVALID -1 2962306a36Sopenharmony_ci#define NV_LINES_IN_SLICE 32 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci/* AON HTE line map For slice 1 */ 3262306a36Sopenharmony_ci#define NV_AON_HTE_SLICE1_IRQ_GPIO_28 12 3362306a36Sopenharmony_ci#define NV_AON_HTE_SLICE1_IRQ_GPIO_29 13 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* AON HTE line map For slice 2 */ 3662306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_0 0 3762306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_1 1 3862306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_2 2 3962306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_3 3 4062306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_4 4 4162306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_5 5 4262306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_6 6 4362306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_7 7 4462306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_8 8 4562306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_9 9 4662306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_10 10 4762306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_11 11 4862306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_12 12 4962306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_13 13 5062306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_14 14 5162306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_15 15 5262306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_16 16 5362306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_17 17 5462306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_18 18 5562306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_19 19 5662306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_20 20 5762306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_21 21 5862306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_22 22 5962306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_23 23 6062306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_24 24 6162306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_25 25 6262306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_26 26 6362306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_27 27 6462306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_28 28 6562306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_29 29 6662306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_30 30 6762306a36Sopenharmony_ci#define NV_AON_HTE_SLICE2_IRQ_GPIO_31 31 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci#define HTE_TECTRL 0x0 7062306a36Sopenharmony_ci#define HTE_TETSCH 0x4 7162306a36Sopenharmony_ci#define HTE_TETSCL 0x8 7262306a36Sopenharmony_ci#define HTE_TESRC 0xC 7362306a36Sopenharmony_ci#define HTE_TECCV 0x10 7462306a36Sopenharmony_ci#define HTE_TEPCV 0x14 7562306a36Sopenharmony_ci#define HTE_TECMD 0x1C 7662306a36Sopenharmony_ci#define HTE_TESTATUS 0x20 7762306a36Sopenharmony_ci#define HTE_SLICE0_TETEN 0x40 7862306a36Sopenharmony_ci#define HTE_SLICE1_TETEN 0x60 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci#define HTE_SLICE_SIZE (HTE_SLICE1_TETEN - HTE_SLICE0_TETEN) 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci#define HTE_TECTRL_ENABLE_ENABLE 0x1 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci#define HTE_TECTRL_OCCU_SHIFT 0x8 8562306a36Sopenharmony_ci#define HTE_TECTRL_INTR_SHIFT 0x1 8662306a36Sopenharmony_ci#define HTE_TECTRL_INTR_ENABLE 0x1 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci#define HTE_TESRC_SLICE_SHIFT 16 8962306a36Sopenharmony_ci#define HTE_TESRC_SLICE_DEFAULT_MASK 0xFF 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci#define HTE_TECMD_CMD_POP 0x1 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci#define HTE_TESTATUS_OCCUPANCY_SHIFT 8 9462306a36Sopenharmony_ci#define HTE_TESTATUS_OCCUPANCY_MASK 0xFF 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_cienum tegra_hte_type { 9762306a36Sopenharmony_ci HTE_TEGRA_TYPE_GPIO = 1U << 0, 9862306a36Sopenharmony_ci HTE_TEGRA_TYPE_LIC = 1U << 1, 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistruct hte_slices { 10262306a36Sopenharmony_ci u32 r_val; 10362306a36Sopenharmony_ci unsigned long flags; 10462306a36Sopenharmony_ci /* to prevent lines mapped to same slice updating its register */ 10562306a36Sopenharmony_ci spinlock_t s_lock; 10662306a36Sopenharmony_ci}; 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistruct tegra_hte_line_mapped { 10962306a36Sopenharmony_ci int slice; 11062306a36Sopenharmony_ci u32 bit_index; 11162306a36Sopenharmony_ci}; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistruct tegra_hte_line_data { 11462306a36Sopenharmony_ci unsigned long flags; 11562306a36Sopenharmony_ci void *data; 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistruct tegra_hte_data { 11962306a36Sopenharmony_ci enum tegra_hte_type type; 12062306a36Sopenharmony_ci u32 slices; 12162306a36Sopenharmony_ci u32 map_sz; 12262306a36Sopenharmony_ci u32 sec_map_sz; 12362306a36Sopenharmony_ci const struct tegra_hte_line_mapped *map; 12462306a36Sopenharmony_ci const struct tegra_hte_line_mapped *sec_map; 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_cistruct tegra_hte_soc { 12862306a36Sopenharmony_ci int hte_irq; 12962306a36Sopenharmony_ci u32 itr_thrshld; 13062306a36Sopenharmony_ci u32 conf_rval; 13162306a36Sopenharmony_ci struct hte_slices *sl; 13262306a36Sopenharmony_ci const struct tegra_hte_data *prov_data; 13362306a36Sopenharmony_ci struct tegra_hte_line_data *line_data; 13462306a36Sopenharmony_ci struct hte_chip *chip; 13562306a36Sopenharmony_ci struct gpio_chip *c; 13662306a36Sopenharmony_ci void __iomem *regs; 13762306a36Sopenharmony_ci}; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_cistatic const struct tegra_hte_line_mapped tegra194_aon_gpio_map[] = { 14062306a36Sopenharmony_ci /* gpio, slice, bit_index */ 14162306a36Sopenharmony_ci /* AA port */ 14262306a36Sopenharmony_ci [0] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_11}, 14362306a36Sopenharmony_ci [1] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_10}, 14462306a36Sopenharmony_ci [2] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_9}, 14562306a36Sopenharmony_ci [3] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_8}, 14662306a36Sopenharmony_ci [4] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_7}, 14762306a36Sopenharmony_ci [5] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_6}, 14862306a36Sopenharmony_ci [6] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_5}, 14962306a36Sopenharmony_ci [7] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_4}, 15062306a36Sopenharmony_ci /* BB port */ 15162306a36Sopenharmony_ci [8] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_3}, 15262306a36Sopenharmony_ci [9] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_2}, 15362306a36Sopenharmony_ci [10] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_1}, 15462306a36Sopenharmony_ci [11] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_0}, 15562306a36Sopenharmony_ci /* CC port */ 15662306a36Sopenharmony_ci [12] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_22}, 15762306a36Sopenharmony_ci [13] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_21}, 15862306a36Sopenharmony_ci [14] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_20}, 15962306a36Sopenharmony_ci [15] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_19}, 16062306a36Sopenharmony_ci [16] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_18}, 16162306a36Sopenharmony_ci [17] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_17}, 16262306a36Sopenharmony_ci [18] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_16}, 16362306a36Sopenharmony_ci [19] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_15}, 16462306a36Sopenharmony_ci /* DD port */ 16562306a36Sopenharmony_ci [20] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_14}, 16662306a36Sopenharmony_ci [21] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_13}, 16762306a36Sopenharmony_ci [22] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_12}, 16862306a36Sopenharmony_ci /* EE port */ 16962306a36Sopenharmony_ci [23] = {1, NV_AON_HTE_SLICE1_IRQ_GPIO_29}, 17062306a36Sopenharmony_ci [24] = {1, NV_AON_HTE_SLICE1_IRQ_GPIO_28}, 17162306a36Sopenharmony_ci [25] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_27}, 17262306a36Sopenharmony_ci [26] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_26}, 17362306a36Sopenharmony_ci [27] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_25}, 17462306a36Sopenharmony_ci [28] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_24}, 17562306a36Sopenharmony_ci [29] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_23}, 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const struct tegra_hte_line_mapped tegra194_aon_gpio_sec_map[] = { 17962306a36Sopenharmony_ci /* gpio, slice, bit_index */ 18062306a36Sopenharmony_ci /* AA port */ 18162306a36Sopenharmony_ci [0] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_11}, 18262306a36Sopenharmony_ci [1] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_10}, 18362306a36Sopenharmony_ci [2] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_9}, 18462306a36Sopenharmony_ci [3] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_8}, 18562306a36Sopenharmony_ci [4] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_7}, 18662306a36Sopenharmony_ci [5] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_6}, 18762306a36Sopenharmony_ci [6] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_5}, 18862306a36Sopenharmony_ci [7] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_4}, 18962306a36Sopenharmony_ci /* BB port */ 19062306a36Sopenharmony_ci [8] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_3}, 19162306a36Sopenharmony_ci [9] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_2}, 19262306a36Sopenharmony_ci [10] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_1}, 19362306a36Sopenharmony_ci [11] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_0}, 19462306a36Sopenharmony_ci [12] = {NV_AON_SLICE_INVALID, 0}, 19562306a36Sopenharmony_ci [13] = {NV_AON_SLICE_INVALID, 0}, 19662306a36Sopenharmony_ci [14] = {NV_AON_SLICE_INVALID, 0}, 19762306a36Sopenharmony_ci [15] = {NV_AON_SLICE_INVALID, 0}, 19862306a36Sopenharmony_ci /* CC port */ 19962306a36Sopenharmony_ci [16] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_22}, 20062306a36Sopenharmony_ci [17] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_21}, 20162306a36Sopenharmony_ci [18] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_20}, 20262306a36Sopenharmony_ci [19] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_19}, 20362306a36Sopenharmony_ci [20] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_18}, 20462306a36Sopenharmony_ci [21] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_17}, 20562306a36Sopenharmony_ci [22] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_16}, 20662306a36Sopenharmony_ci [23] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_15}, 20762306a36Sopenharmony_ci /* DD port */ 20862306a36Sopenharmony_ci [24] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_14}, 20962306a36Sopenharmony_ci [25] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_13}, 21062306a36Sopenharmony_ci [26] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_12}, 21162306a36Sopenharmony_ci [27] = {NV_AON_SLICE_INVALID, 0}, 21262306a36Sopenharmony_ci [28] = {NV_AON_SLICE_INVALID, 0}, 21362306a36Sopenharmony_ci [29] = {NV_AON_SLICE_INVALID, 0}, 21462306a36Sopenharmony_ci [30] = {NV_AON_SLICE_INVALID, 0}, 21562306a36Sopenharmony_ci [31] = {NV_AON_SLICE_INVALID, 0}, 21662306a36Sopenharmony_ci /* EE port */ 21762306a36Sopenharmony_ci [32] = {1, NV_AON_HTE_SLICE1_IRQ_GPIO_29}, 21862306a36Sopenharmony_ci [33] = {1, NV_AON_HTE_SLICE1_IRQ_GPIO_28}, 21962306a36Sopenharmony_ci [34] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_27}, 22062306a36Sopenharmony_ci [35] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_26}, 22162306a36Sopenharmony_ci [36] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_25}, 22262306a36Sopenharmony_ci [37] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_24}, 22362306a36Sopenharmony_ci [38] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_23}, 22462306a36Sopenharmony_ci [39] = {NV_AON_SLICE_INVALID, 0}, 22562306a36Sopenharmony_ci}; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_cistatic const struct tegra_hte_line_mapped tegra234_aon_gpio_map[] = { 22862306a36Sopenharmony_ci /* gpio, slice, bit_index */ 22962306a36Sopenharmony_ci /* AA port */ 23062306a36Sopenharmony_ci [0] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_11}, 23162306a36Sopenharmony_ci [1] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_10}, 23262306a36Sopenharmony_ci [2] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_9}, 23362306a36Sopenharmony_ci [3] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_8}, 23462306a36Sopenharmony_ci [4] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_7}, 23562306a36Sopenharmony_ci [5] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_6}, 23662306a36Sopenharmony_ci [6] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_5}, 23762306a36Sopenharmony_ci [7] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_4}, 23862306a36Sopenharmony_ci /* BB port */ 23962306a36Sopenharmony_ci [8] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_3}, 24062306a36Sopenharmony_ci [9] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_2}, 24162306a36Sopenharmony_ci [10] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_1}, 24262306a36Sopenharmony_ci [11] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_0}, 24362306a36Sopenharmony_ci /* CC port */ 24462306a36Sopenharmony_ci [12] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_22}, 24562306a36Sopenharmony_ci [13] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_21}, 24662306a36Sopenharmony_ci [14] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_20}, 24762306a36Sopenharmony_ci [15] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_19}, 24862306a36Sopenharmony_ci [16] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_18}, 24962306a36Sopenharmony_ci [17] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_17}, 25062306a36Sopenharmony_ci [18] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_16}, 25162306a36Sopenharmony_ci [19] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_15}, 25262306a36Sopenharmony_ci /* DD port */ 25362306a36Sopenharmony_ci [20] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_14}, 25462306a36Sopenharmony_ci [21] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_13}, 25562306a36Sopenharmony_ci [22] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_12}, 25662306a36Sopenharmony_ci /* EE port */ 25762306a36Sopenharmony_ci [23] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_31}, 25862306a36Sopenharmony_ci [24] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_30}, 25962306a36Sopenharmony_ci [25] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_29}, 26062306a36Sopenharmony_ci [26] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_28}, 26162306a36Sopenharmony_ci [27] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_27}, 26262306a36Sopenharmony_ci [28] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_26}, 26362306a36Sopenharmony_ci [29] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_25}, 26462306a36Sopenharmony_ci [30] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_24}, 26562306a36Sopenharmony_ci /* GG port */ 26662306a36Sopenharmony_ci [31] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_23}, 26762306a36Sopenharmony_ci}; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_cistatic const struct tegra_hte_line_mapped tegra234_aon_gpio_sec_map[] = { 27062306a36Sopenharmony_ci /* gpio, slice, bit_index */ 27162306a36Sopenharmony_ci /* AA port */ 27262306a36Sopenharmony_ci [0] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_11}, 27362306a36Sopenharmony_ci [1] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_10}, 27462306a36Sopenharmony_ci [2] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_9}, 27562306a36Sopenharmony_ci [3] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_8}, 27662306a36Sopenharmony_ci [4] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_7}, 27762306a36Sopenharmony_ci [5] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_6}, 27862306a36Sopenharmony_ci [6] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_5}, 27962306a36Sopenharmony_ci [7] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_4}, 28062306a36Sopenharmony_ci /* BB port */ 28162306a36Sopenharmony_ci [8] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_3}, 28262306a36Sopenharmony_ci [9] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_2}, 28362306a36Sopenharmony_ci [10] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_1}, 28462306a36Sopenharmony_ci [11] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_0}, 28562306a36Sopenharmony_ci [12] = {NV_AON_SLICE_INVALID, 0}, 28662306a36Sopenharmony_ci [13] = {NV_AON_SLICE_INVALID, 0}, 28762306a36Sopenharmony_ci [14] = {NV_AON_SLICE_INVALID, 0}, 28862306a36Sopenharmony_ci [15] = {NV_AON_SLICE_INVALID, 0}, 28962306a36Sopenharmony_ci /* CC port */ 29062306a36Sopenharmony_ci [16] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_22}, 29162306a36Sopenharmony_ci [17] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_21}, 29262306a36Sopenharmony_ci [18] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_20}, 29362306a36Sopenharmony_ci [19] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_19}, 29462306a36Sopenharmony_ci [20] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_18}, 29562306a36Sopenharmony_ci [21] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_17}, 29662306a36Sopenharmony_ci [22] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_16}, 29762306a36Sopenharmony_ci [23] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_15}, 29862306a36Sopenharmony_ci /* DD port */ 29962306a36Sopenharmony_ci [24] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_14}, 30062306a36Sopenharmony_ci [25] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_13}, 30162306a36Sopenharmony_ci [26] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_12}, 30262306a36Sopenharmony_ci [27] = {NV_AON_SLICE_INVALID, 0}, 30362306a36Sopenharmony_ci [28] = {NV_AON_SLICE_INVALID, 0}, 30462306a36Sopenharmony_ci [29] = {NV_AON_SLICE_INVALID, 0}, 30562306a36Sopenharmony_ci [30] = {NV_AON_SLICE_INVALID, 0}, 30662306a36Sopenharmony_ci [31] = {NV_AON_SLICE_INVALID, 0}, 30762306a36Sopenharmony_ci /* EE port */ 30862306a36Sopenharmony_ci [32] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_31}, 30962306a36Sopenharmony_ci [33] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_30}, 31062306a36Sopenharmony_ci [34] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_29}, 31162306a36Sopenharmony_ci [35] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_28}, 31262306a36Sopenharmony_ci [36] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_27}, 31362306a36Sopenharmony_ci [37] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_26}, 31462306a36Sopenharmony_ci [38] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_25}, 31562306a36Sopenharmony_ci [39] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_24}, 31662306a36Sopenharmony_ci /* GG port */ 31762306a36Sopenharmony_ci [40] = {2, NV_AON_HTE_SLICE2_IRQ_GPIO_23}, 31862306a36Sopenharmony_ci}; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_cistatic const struct tegra_hte_data t194_aon_hte = { 32162306a36Sopenharmony_ci .map_sz = ARRAY_SIZE(tegra194_aon_gpio_map), 32262306a36Sopenharmony_ci .map = tegra194_aon_gpio_map, 32362306a36Sopenharmony_ci .sec_map_sz = ARRAY_SIZE(tegra194_aon_gpio_sec_map), 32462306a36Sopenharmony_ci .sec_map = tegra194_aon_gpio_sec_map, 32562306a36Sopenharmony_ci .type = HTE_TEGRA_TYPE_GPIO, 32662306a36Sopenharmony_ci .slices = 3, 32762306a36Sopenharmony_ci}; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cistatic const struct tegra_hte_data t234_aon_hte = { 33062306a36Sopenharmony_ci .map_sz = ARRAY_SIZE(tegra234_aon_gpio_map), 33162306a36Sopenharmony_ci .map = tegra234_aon_gpio_map, 33262306a36Sopenharmony_ci .sec_map_sz = ARRAY_SIZE(tegra234_aon_gpio_sec_map), 33362306a36Sopenharmony_ci .sec_map = tegra234_aon_gpio_sec_map, 33462306a36Sopenharmony_ci .type = HTE_TEGRA_TYPE_GPIO, 33562306a36Sopenharmony_ci .slices = 3, 33662306a36Sopenharmony_ci}; 33762306a36Sopenharmony_ci 33862306a36Sopenharmony_cistatic const struct tegra_hte_data t194_lic_hte = { 33962306a36Sopenharmony_ci .map_sz = 0, 34062306a36Sopenharmony_ci .map = NULL, 34162306a36Sopenharmony_ci .type = HTE_TEGRA_TYPE_LIC, 34262306a36Sopenharmony_ci .slices = 11, 34362306a36Sopenharmony_ci}; 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic const struct tegra_hte_data t234_lic_hte = { 34662306a36Sopenharmony_ci .map_sz = 0, 34762306a36Sopenharmony_ci .map = NULL, 34862306a36Sopenharmony_ci .type = HTE_TEGRA_TYPE_LIC, 34962306a36Sopenharmony_ci .slices = 17, 35062306a36Sopenharmony_ci}; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_cistatic inline u32 tegra_hte_readl(struct tegra_hte_soc *hte, u32 reg) 35362306a36Sopenharmony_ci{ 35462306a36Sopenharmony_ci return readl(hte->regs + reg); 35562306a36Sopenharmony_ci} 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_cistatic inline void tegra_hte_writel(struct tegra_hte_soc *hte, u32 reg, 35862306a36Sopenharmony_ci u32 val) 35962306a36Sopenharmony_ci{ 36062306a36Sopenharmony_ci writel(val, hte->regs + reg); 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic int tegra_hte_map_to_line_id(u32 eid, 36462306a36Sopenharmony_ci const struct tegra_hte_line_mapped *m, 36562306a36Sopenharmony_ci u32 map_sz, u32 *mapped) 36662306a36Sopenharmony_ci{ 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci if (m) { 36962306a36Sopenharmony_ci if (eid >= map_sz) 37062306a36Sopenharmony_ci return -EINVAL; 37162306a36Sopenharmony_ci if (m[eid].slice == NV_AON_SLICE_INVALID) 37262306a36Sopenharmony_ci return -EINVAL; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci *mapped = (m[eid].slice << 5) + m[eid].bit_index; 37562306a36Sopenharmony_ci } else { 37662306a36Sopenharmony_ci *mapped = eid; 37762306a36Sopenharmony_ci } 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci return 0; 38062306a36Sopenharmony_ci} 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_cistatic int tegra_hte_line_xlate(struct hte_chip *gc, 38362306a36Sopenharmony_ci const struct of_phandle_args *args, 38462306a36Sopenharmony_ci struct hte_ts_desc *desc, u32 *xlated_id) 38562306a36Sopenharmony_ci{ 38662306a36Sopenharmony_ci int ret = 0; 38762306a36Sopenharmony_ci u32 line_id; 38862306a36Sopenharmony_ci struct tegra_hte_soc *gs; 38962306a36Sopenharmony_ci const struct tegra_hte_line_mapped *map = NULL; 39062306a36Sopenharmony_ci u32 map_sz = 0; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci if (!gc || !desc || !xlated_id) 39362306a36Sopenharmony_ci return -EINVAL; 39462306a36Sopenharmony_ci 39562306a36Sopenharmony_ci if (args) { 39662306a36Sopenharmony_ci if (gc->of_hte_n_cells < 1) 39762306a36Sopenharmony_ci return -EINVAL; 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci if (args->args_count != gc->of_hte_n_cells) 40062306a36Sopenharmony_ci return -EINVAL; 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci desc->attr.line_id = args->args[0]; 40362306a36Sopenharmony_ci } 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci gs = gc->data; 40662306a36Sopenharmony_ci if (!gs || !gs->prov_data) 40762306a36Sopenharmony_ci return -EINVAL; 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_ci /* 41062306a36Sopenharmony_ci * 41162306a36Sopenharmony_ci * There are two paths GPIO consumers can take as follows: 41262306a36Sopenharmony_ci * 1) The consumer (gpiolib-cdev for example) which uses GPIO global 41362306a36Sopenharmony_ci * number which gets assigned run time. 41462306a36Sopenharmony_ci * 2) The consumer passing GPIO from the DT which is assigned 41562306a36Sopenharmony_ci * statically for example by using TEGRA194_AON_GPIO gpio DT binding. 41662306a36Sopenharmony_ci * 41762306a36Sopenharmony_ci * The code below addresses both the consumer use cases and maps into 41862306a36Sopenharmony_ci * HTE/GTE namespace. 41962306a36Sopenharmony_ci */ 42062306a36Sopenharmony_ci if (gs->prov_data->type == HTE_TEGRA_TYPE_GPIO && !args) { 42162306a36Sopenharmony_ci line_id = desc->attr.line_id - gs->c->base; 42262306a36Sopenharmony_ci map = gs->prov_data->map; 42362306a36Sopenharmony_ci map_sz = gs->prov_data->map_sz; 42462306a36Sopenharmony_ci } else if (gs->prov_data->type == HTE_TEGRA_TYPE_GPIO && args) { 42562306a36Sopenharmony_ci line_id = desc->attr.line_id; 42662306a36Sopenharmony_ci map = gs->prov_data->sec_map; 42762306a36Sopenharmony_ci map_sz = gs->prov_data->sec_map_sz; 42862306a36Sopenharmony_ci } else { 42962306a36Sopenharmony_ci line_id = desc->attr.line_id; 43062306a36Sopenharmony_ci } 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci ret = tegra_hte_map_to_line_id(line_id, map, map_sz, xlated_id); 43362306a36Sopenharmony_ci if (ret < 0) { 43462306a36Sopenharmony_ci dev_err(gc->dev, "line_id:%u mapping failed\n", 43562306a36Sopenharmony_ci desc->attr.line_id); 43662306a36Sopenharmony_ci return ret; 43762306a36Sopenharmony_ci } 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci if (*xlated_id > gc->nlines) 44062306a36Sopenharmony_ci return -EINVAL; 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci dev_dbg(gc->dev, "requested id:%u, xlated id:%u\n", 44362306a36Sopenharmony_ci desc->attr.line_id, *xlated_id); 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci return 0; 44662306a36Sopenharmony_ci} 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_cistatic int tegra_hte_line_xlate_plat(struct hte_chip *gc, 44962306a36Sopenharmony_ci struct hte_ts_desc *desc, u32 *xlated_id) 45062306a36Sopenharmony_ci{ 45162306a36Sopenharmony_ci return tegra_hte_line_xlate(gc, NULL, desc, xlated_id); 45262306a36Sopenharmony_ci} 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_cistatic int tegra_hte_en_dis_common(struct hte_chip *chip, u32 line_id, bool en) 45562306a36Sopenharmony_ci{ 45662306a36Sopenharmony_ci u32 slice, sl_bit_shift, line_bit, val, reg; 45762306a36Sopenharmony_ci struct tegra_hte_soc *gs; 45862306a36Sopenharmony_ci 45962306a36Sopenharmony_ci sl_bit_shift = __builtin_ctz(HTE_SLICE_SIZE); 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci if (!chip) 46262306a36Sopenharmony_ci return -EINVAL; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci gs = chip->data; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci if (line_id > chip->nlines) { 46762306a36Sopenharmony_ci dev_err(chip->dev, 46862306a36Sopenharmony_ci "line id: %u is not supported by this controller\n", 46962306a36Sopenharmony_ci line_id); 47062306a36Sopenharmony_ci return -EINVAL; 47162306a36Sopenharmony_ci } 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci slice = line_id >> sl_bit_shift; 47462306a36Sopenharmony_ci line_bit = line_id & (HTE_SLICE_SIZE - 1); 47562306a36Sopenharmony_ci reg = (slice << sl_bit_shift) + HTE_SLICE0_TETEN; 47662306a36Sopenharmony_ci 47762306a36Sopenharmony_ci spin_lock(&gs->sl[slice].s_lock); 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci if (test_bit(HTE_SUSPEND, &gs->sl[slice].flags)) { 48062306a36Sopenharmony_ci spin_unlock(&gs->sl[slice].s_lock); 48162306a36Sopenharmony_ci dev_dbg(chip->dev, "device suspended"); 48262306a36Sopenharmony_ci return -EBUSY; 48362306a36Sopenharmony_ci } 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci val = tegra_hte_readl(gs, reg); 48662306a36Sopenharmony_ci if (en) 48762306a36Sopenharmony_ci val = val | (1 << line_bit); 48862306a36Sopenharmony_ci else 48962306a36Sopenharmony_ci val = val & (~(1 << line_bit)); 49062306a36Sopenharmony_ci tegra_hte_writel(gs, reg, val); 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci spin_unlock(&gs->sl[slice].s_lock); 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci dev_dbg(chip->dev, "line: %u, slice %u, line_bit %u, reg:0x%x\n", 49562306a36Sopenharmony_ci line_id, slice, line_bit, reg); 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci return 0; 49862306a36Sopenharmony_ci} 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_cistatic int tegra_hte_enable(struct hte_chip *chip, u32 line_id) 50162306a36Sopenharmony_ci{ 50262306a36Sopenharmony_ci if (!chip) 50362306a36Sopenharmony_ci return -EINVAL; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci return tegra_hte_en_dis_common(chip, line_id, true); 50662306a36Sopenharmony_ci} 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_cistatic int tegra_hte_disable(struct hte_chip *chip, u32 line_id) 50962306a36Sopenharmony_ci{ 51062306a36Sopenharmony_ci if (!chip) 51162306a36Sopenharmony_ci return -EINVAL; 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_ci return tegra_hte_en_dis_common(chip, line_id, false); 51462306a36Sopenharmony_ci} 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_cistatic int tegra_hte_request(struct hte_chip *chip, struct hte_ts_desc *desc, 51762306a36Sopenharmony_ci u32 line_id) 51862306a36Sopenharmony_ci{ 51962306a36Sopenharmony_ci int ret; 52062306a36Sopenharmony_ci struct tegra_hte_soc *gs; 52162306a36Sopenharmony_ci struct hte_line_attr *attr; 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci if (!chip || !chip->data || !desc) 52462306a36Sopenharmony_ci return -EINVAL; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci gs = chip->data; 52762306a36Sopenharmony_ci attr = &desc->attr; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci if (gs->prov_data->type == HTE_TEGRA_TYPE_GPIO) { 53062306a36Sopenharmony_ci if (!attr->line_data) 53162306a36Sopenharmony_ci return -EINVAL; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci ret = gpiod_enable_hw_timestamp_ns(attr->line_data, 53462306a36Sopenharmony_ci attr->edge_flags); 53562306a36Sopenharmony_ci if (ret) 53662306a36Sopenharmony_ci return ret; 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci gs->line_data[line_id].data = attr->line_data; 53962306a36Sopenharmony_ci gs->line_data[line_id].flags = attr->edge_flags; 54062306a36Sopenharmony_ci } 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_ci return tegra_hte_en_dis_common(chip, line_id, true); 54362306a36Sopenharmony_ci} 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cistatic int tegra_hte_release(struct hte_chip *chip, struct hte_ts_desc *desc, 54662306a36Sopenharmony_ci u32 line_id) 54762306a36Sopenharmony_ci{ 54862306a36Sopenharmony_ci struct tegra_hte_soc *gs; 54962306a36Sopenharmony_ci struct hte_line_attr *attr; 55062306a36Sopenharmony_ci int ret; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci if (!chip || !chip->data || !desc) 55362306a36Sopenharmony_ci return -EINVAL; 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci gs = chip->data; 55662306a36Sopenharmony_ci attr = &desc->attr; 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci if (gs->prov_data->type == HTE_TEGRA_TYPE_GPIO) { 55962306a36Sopenharmony_ci ret = gpiod_disable_hw_timestamp_ns(attr->line_data, 56062306a36Sopenharmony_ci gs->line_data[line_id].flags); 56162306a36Sopenharmony_ci if (ret) 56262306a36Sopenharmony_ci return ret; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci gs->line_data[line_id].data = NULL; 56562306a36Sopenharmony_ci gs->line_data[line_id].flags = 0; 56662306a36Sopenharmony_ci } 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci return tegra_hte_en_dis_common(chip, line_id, false); 56962306a36Sopenharmony_ci} 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_cistatic int tegra_hte_clk_src_info(struct hte_chip *chip, 57262306a36Sopenharmony_ci struct hte_clk_info *ci) 57362306a36Sopenharmony_ci{ 57462306a36Sopenharmony_ci (void)chip; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci if (!ci) 57762306a36Sopenharmony_ci return -EINVAL; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci ci->hz = HTE_TS_CLK_RATE_HZ; 58062306a36Sopenharmony_ci ci->type = CLOCK_MONOTONIC; 58162306a36Sopenharmony_ci 58262306a36Sopenharmony_ci return 0; 58362306a36Sopenharmony_ci} 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_cistatic int tegra_hte_get_level(struct tegra_hte_soc *gs, u32 line_id) 58662306a36Sopenharmony_ci{ 58762306a36Sopenharmony_ci struct gpio_desc *desc; 58862306a36Sopenharmony_ci 58962306a36Sopenharmony_ci if (gs->prov_data->type == HTE_TEGRA_TYPE_GPIO) { 59062306a36Sopenharmony_ci desc = gs->line_data[line_id].data; 59162306a36Sopenharmony_ci if (desc) 59262306a36Sopenharmony_ci return gpiod_get_raw_value(desc); 59362306a36Sopenharmony_ci } 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci return -1; 59662306a36Sopenharmony_ci} 59762306a36Sopenharmony_ci 59862306a36Sopenharmony_cistatic void tegra_hte_read_fifo(struct tegra_hte_soc *gs) 59962306a36Sopenharmony_ci{ 60062306a36Sopenharmony_ci u32 tsh, tsl, src, pv, cv, acv, slice, bit_index, line_id; 60162306a36Sopenharmony_ci u64 tsc; 60262306a36Sopenharmony_ci struct hte_ts_data el; 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ci while ((tegra_hte_readl(gs, HTE_TESTATUS) >> 60562306a36Sopenharmony_ci HTE_TESTATUS_OCCUPANCY_SHIFT) & 60662306a36Sopenharmony_ci HTE_TESTATUS_OCCUPANCY_MASK) { 60762306a36Sopenharmony_ci tsh = tegra_hte_readl(gs, HTE_TETSCH); 60862306a36Sopenharmony_ci tsl = tegra_hte_readl(gs, HTE_TETSCL); 60962306a36Sopenharmony_ci tsc = (((u64)tsh << 32) | tsl); 61062306a36Sopenharmony_ci 61162306a36Sopenharmony_ci src = tegra_hte_readl(gs, HTE_TESRC); 61262306a36Sopenharmony_ci slice = (src >> HTE_TESRC_SLICE_SHIFT) & 61362306a36Sopenharmony_ci HTE_TESRC_SLICE_DEFAULT_MASK; 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci pv = tegra_hte_readl(gs, HTE_TEPCV); 61662306a36Sopenharmony_ci cv = tegra_hte_readl(gs, HTE_TECCV); 61762306a36Sopenharmony_ci acv = pv ^ cv; 61862306a36Sopenharmony_ci while (acv) { 61962306a36Sopenharmony_ci bit_index = __builtin_ctz(acv); 62062306a36Sopenharmony_ci line_id = bit_index + (slice << 5); 62162306a36Sopenharmony_ci el.tsc = tsc << HTE_TS_NS_SHIFT; 62262306a36Sopenharmony_ci el.raw_level = tegra_hte_get_level(gs, line_id); 62362306a36Sopenharmony_ci hte_push_ts_ns(gs->chip, line_id, &el); 62462306a36Sopenharmony_ci acv &= ~BIT(bit_index); 62562306a36Sopenharmony_ci } 62662306a36Sopenharmony_ci tegra_hte_writel(gs, HTE_TECMD, HTE_TECMD_CMD_POP); 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci} 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_cistatic irqreturn_t tegra_hte_isr(int irq, void *dev_id) 63162306a36Sopenharmony_ci{ 63262306a36Sopenharmony_ci struct tegra_hte_soc *gs = dev_id; 63362306a36Sopenharmony_ci (void)irq; 63462306a36Sopenharmony_ci 63562306a36Sopenharmony_ci tegra_hte_read_fifo(gs); 63662306a36Sopenharmony_ci 63762306a36Sopenharmony_ci return IRQ_HANDLED; 63862306a36Sopenharmony_ci} 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic bool tegra_hte_match_from_linedata(const struct hte_chip *chip, 64162306a36Sopenharmony_ci const struct hte_ts_desc *hdesc) 64262306a36Sopenharmony_ci{ 64362306a36Sopenharmony_ci struct tegra_hte_soc *hte_dev = chip->data; 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (!hte_dev || (hte_dev->prov_data->type != HTE_TEGRA_TYPE_GPIO)) 64662306a36Sopenharmony_ci return false; 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_ci return hte_dev->c == gpiod_to_chip(hdesc->attr.line_data); 64962306a36Sopenharmony_ci} 65062306a36Sopenharmony_ci 65162306a36Sopenharmony_cistatic const struct of_device_id tegra_hte_of_match[] = { 65262306a36Sopenharmony_ci { .compatible = "nvidia,tegra194-gte-lic", .data = &t194_lic_hte}, 65362306a36Sopenharmony_ci { .compatible = "nvidia,tegra194-gte-aon", .data = &t194_aon_hte}, 65462306a36Sopenharmony_ci { .compatible = "nvidia,tegra234-gte-lic", .data = &t234_lic_hte}, 65562306a36Sopenharmony_ci { .compatible = "nvidia,tegra234-gte-aon", .data = &t234_aon_hte}, 65662306a36Sopenharmony_ci { } 65762306a36Sopenharmony_ci}; 65862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra_hte_of_match); 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic const struct hte_ops g_ops = { 66162306a36Sopenharmony_ci .request = tegra_hte_request, 66262306a36Sopenharmony_ci .release = tegra_hte_release, 66362306a36Sopenharmony_ci .enable = tegra_hte_enable, 66462306a36Sopenharmony_ci .disable = tegra_hte_disable, 66562306a36Sopenharmony_ci .get_clk_src_info = tegra_hte_clk_src_info, 66662306a36Sopenharmony_ci}; 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_cistatic void tegra_gte_disable(void *data) 66962306a36Sopenharmony_ci{ 67062306a36Sopenharmony_ci struct platform_device *pdev = data; 67162306a36Sopenharmony_ci struct tegra_hte_soc *gs = dev_get_drvdata(&pdev->dev); 67262306a36Sopenharmony_ci 67362306a36Sopenharmony_ci tegra_hte_writel(gs, HTE_TECTRL, 0); 67462306a36Sopenharmony_ci} 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_cistatic int tegra_get_gpiochip_from_name(struct gpio_chip *chip, void *data) 67762306a36Sopenharmony_ci{ 67862306a36Sopenharmony_ci return !strcmp(chip->label, data); 67962306a36Sopenharmony_ci} 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_cistatic int tegra_gpiochip_match(struct gpio_chip *chip, void *data) 68262306a36Sopenharmony_ci{ 68362306a36Sopenharmony_ci return chip->fwnode == of_node_to_fwnode(data); 68462306a36Sopenharmony_ci} 68562306a36Sopenharmony_ci 68662306a36Sopenharmony_cistatic int tegra_hte_probe(struct platform_device *pdev) 68762306a36Sopenharmony_ci{ 68862306a36Sopenharmony_ci int ret; 68962306a36Sopenharmony_ci u32 i, slices, val = 0; 69062306a36Sopenharmony_ci u32 nlines; 69162306a36Sopenharmony_ci struct device *dev; 69262306a36Sopenharmony_ci struct tegra_hte_soc *hte_dev; 69362306a36Sopenharmony_ci struct hte_chip *gc; 69462306a36Sopenharmony_ci struct device_node *gpio_ctrl; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci dev = &pdev->dev; 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci hte_dev = devm_kzalloc(dev, sizeof(*hte_dev), GFP_KERNEL); 69962306a36Sopenharmony_ci if (!hte_dev) 70062306a36Sopenharmony_ci return -ENOMEM; 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci gc = devm_kzalloc(dev, sizeof(*gc), GFP_KERNEL); 70362306a36Sopenharmony_ci if (!gc) 70462306a36Sopenharmony_ci return -ENOMEM; 70562306a36Sopenharmony_ci 70662306a36Sopenharmony_ci dev_set_drvdata(&pdev->dev, hte_dev); 70762306a36Sopenharmony_ci hte_dev->prov_data = of_device_get_match_data(&pdev->dev); 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_ci ret = of_property_read_u32(dev->of_node, "nvidia,slices", &slices); 71062306a36Sopenharmony_ci if (ret != 0) 71162306a36Sopenharmony_ci slices = hte_dev->prov_data->slices; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci dev_dbg(dev, "slices:%d\n", slices); 71462306a36Sopenharmony_ci nlines = slices << 5; 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_ci hte_dev->regs = devm_platform_ioremap_resource(pdev, 0); 71762306a36Sopenharmony_ci if (IS_ERR(hte_dev->regs)) 71862306a36Sopenharmony_ci return PTR_ERR(hte_dev->regs); 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci ret = of_property_read_u32(dev->of_node, "nvidia,int-threshold", 72162306a36Sopenharmony_ci &hte_dev->itr_thrshld); 72262306a36Sopenharmony_ci if (ret != 0) 72362306a36Sopenharmony_ci hte_dev->itr_thrshld = 1; 72462306a36Sopenharmony_ci 72562306a36Sopenharmony_ci hte_dev->sl = devm_kcalloc(dev, slices, sizeof(*hte_dev->sl), 72662306a36Sopenharmony_ci GFP_KERNEL); 72762306a36Sopenharmony_ci if (!hte_dev->sl) 72862306a36Sopenharmony_ci return -ENOMEM; 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci ret = platform_get_irq(pdev, 0); 73162306a36Sopenharmony_ci if (ret < 0) { 73262306a36Sopenharmony_ci dev_err_probe(dev, ret, "failed to get irq\n"); 73362306a36Sopenharmony_ci return ret; 73462306a36Sopenharmony_ci } 73562306a36Sopenharmony_ci hte_dev->hte_irq = ret; 73662306a36Sopenharmony_ci ret = devm_request_irq(dev, hte_dev->hte_irq, tegra_hte_isr, 0, 73762306a36Sopenharmony_ci dev_name(dev), hte_dev); 73862306a36Sopenharmony_ci if (ret < 0) { 73962306a36Sopenharmony_ci dev_err(dev, "request irq failed.\n"); 74062306a36Sopenharmony_ci return ret; 74162306a36Sopenharmony_ci } 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_ci gc->nlines = nlines; 74462306a36Sopenharmony_ci gc->ops = &g_ops; 74562306a36Sopenharmony_ci gc->dev = dev; 74662306a36Sopenharmony_ci gc->data = hte_dev; 74762306a36Sopenharmony_ci gc->xlate_of = tegra_hte_line_xlate; 74862306a36Sopenharmony_ci gc->xlate_plat = tegra_hte_line_xlate_plat; 74962306a36Sopenharmony_ci gc->of_hte_n_cells = 1; 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_ci if (hte_dev->prov_data && 75262306a36Sopenharmony_ci hte_dev->prov_data->type == HTE_TEGRA_TYPE_GPIO) { 75362306a36Sopenharmony_ci hte_dev->line_data = devm_kcalloc(dev, nlines, 75462306a36Sopenharmony_ci sizeof(*hte_dev->line_data), 75562306a36Sopenharmony_ci GFP_KERNEL); 75662306a36Sopenharmony_ci if (!hte_dev->line_data) 75762306a36Sopenharmony_ci return -ENOMEM; 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_ci gc->match_from_linedata = tegra_hte_match_from_linedata; 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci if (of_device_is_compatible(dev->of_node, 76262306a36Sopenharmony_ci "nvidia,tegra194-gte-aon")) { 76362306a36Sopenharmony_ci hte_dev->c = gpiochip_find("tegra194-gpio-aon", 76462306a36Sopenharmony_ci tegra_get_gpiochip_from_name); 76562306a36Sopenharmony_ci } else { 76662306a36Sopenharmony_ci gpio_ctrl = of_parse_phandle(dev->of_node, 76762306a36Sopenharmony_ci "nvidia,gpio-controller", 76862306a36Sopenharmony_ci 0); 76962306a36Sopenharmony_ci if (!gpio_ctrl) { 77062306a36Sopenharmony_ci dev_err(dev, 77162306a36Sopenharmony_ci "gpio controller node not found\n"); 77262306a36Sopenharmony_ci return -ENODEV; 77362306a36Sopenharmony_ci } 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci hte_dev->c = gpiochip_find(gpio_ctrl, 77662306a36Sopenharmony_ci tegra_gpiochip_match); 77762306a36Sopenharmony_ci of_node_put(gpio_ctrl); 77862306a36Sopenharmony_ci } 77962306a36Sopenharmony_ci 78062306a36Sopenharmony_ci if (!hte_dev->c) 78162306a36Sopenharmony_ci return dev_err_probe(dev, -EPROBE_DEFER, 78262306a36Sopenharmony_ci "wait for gpio controller\n"); 78362306a36Sopenharmony_ci } 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci hte_dev->chip = gc; 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_ci ret = devm_hte_register_chip(hte_dev->chip); 78862306a36Sopenharmony_ci if (ret) { 78962306a36Sopenharmony_ci dev_err(gc->dev, "hte chip register failed"); 79062306a36Sopenharmony_ci return ret; 79162306a36Sopenharmony_ci } 79262306a36Sopenharmony_ci 79362306a36Sopenharmony_ci for (i = 0; i < slices; i++) { 79462306a36Sopenharmony_ci hte_dev->sl[i].flags = 0; 79562306a36Sopenharmony_ci spin_lock_init(&hte_dev->sl[i].s_lock); 79662306a36Sopenharmony_ci } 79762306a36Sopenharmony_ci 79862306a36Sopenharmony_ci val = HTE_TECTRL_ENABLE_ENABLE | 79962306a36Sopenharmony_ci (HTE_TECTRL_INTR_ENABLE << HTE_TECTRL_INTR_SHIFT) | 80062306a36Sopenharmony_ci (hte_dev->itr_thrshld << HTE_TECTRL_OCCU_SHIFT); 80162306a36Sopenharmony_ci tegra_hte_writel(hte_dev, HTE_TECTRL, val); 80262306a36Sopenharmony_ci 80362306a36Sopenharmony_ci ret = devm_add_action_or_reset(&pdev->dev, tegra_gte_disable, pdev); 80462306a36Sopenharmony_ci if (ret) 80562306a36Sopenharmony_ci return ret; 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_ci dev_dbg(gc->dev, "lines: %d, slices:%d", gc->nlines, slices); 80862306a36Sopenharmony_ci 80962306a36Sopenharmony_ci return 0; 81062306a36Sopenharmony_ci} 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_cistatic int __maybe_unused tegra_hte_resume_early(struct device *dev) 81362306a36Sopenharmony_ci{ 81462306a36Sopenharmony_ci u32 i; 81562306a36Sopenharmony_ci struct tegra_hte_soc *gs = dev_get_drvdata(dev); 81662306a36Sopenharmony_ci u32 slices = gs->chip->nlines / NV_LINES_IN_SLICE; 81762306a36Sopenharmony_ci u32 sl_bit_shift = __builtin_ctz(HTE_SLICE_SIZE); 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci tegra_hte_writel(gs, HTE_TECTRL, gs->conf_rval); 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci for (i = 0; i < slices; i++) { 82262306a36Sopenharmony_ci spin_lock(&gs->sl[i].s_lock); 82362306a36Sopenharmony_ci tegra_hte_writel(gs, 82462306a36Sopenharmony_ci ((i << sl_bit_shift) + HTE_SLICE0_TETEN), 82562306a36Sopenharmony_ci gs->sl[i].r_val); 82662306a36Sopenharmony_ci clear_bit(HTE_SUSPEND, &gs->sl[i].flags); 82762306a36Sopenharmony_ci spin_unlock(&gs->sl[i].s_lock); 82862306a36Sopenharmony_ci } 82962306a36Sopenharmony_ci 83062306a36Sopenharmony_ci return 0; 83162306a36Sopenharmony_ci} 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_cistatic int __maybe_unused tegra_hte_suspend_late(struct device *dev) 83462306a36Sopenharmony_ci{ 83562306a36Sopenharmony_ci u32 i; 83662306a36Sopenharmony_ci struct tegra_hte_soc *gs = dev_get_drvdata(dev); 83762306a36Sopenharmony_ci u32 slices = gs->chip->nlines / NV_LINES_IN_SLICE; 83862306a36Sopenharmony_ci u32 sl_bit_shift = __builtin_ctz(HTE_SLICE_SIZE); 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci gs->conf_rval = tegra_hte_readl(gs, HTE_TECTRL); 84162306a36Sopenharmony_ci for (i = 0; i < slices; i++) { 84262306a36Sopenharmony_ci spin_lock(&gs->sl[i].s_lock); 84362306a36Sopenharmony_ci gs->sl[i].r_val = tegra_hte_readl(gs, 84462306a36Sopenharmony_ci ((i << sl_bit_shift) + HTE_SLICE0_TETEN)); 84562306a36Sopenharmony_ci set_bit(HTE_SUSPEND, &gs->sl[i].flags); 84662306a36Sopenharmony_ci spin_unlock(&gs->sl[i].s_lock); 84762306a36Sopenharmony_ci } 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci return 0; 85062306a36Sopenharmony_ci} 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_cistatic const struct dev_pm_ops tegra_hte_pm = { 85362306a36Sopenharmony_ci SET_LATE_SYSTEM_SLEEP_PM_OPS(tegra_hte_suspend_late, 85462306a36Sopenharmony_ci tegra_hte_resume_early) 85562306a36Sopenharmony_ci}; 85662306a36Sopenharmony_ci 85762306a36Sopenharmony_cistatic struct platform_driver tegra_hte_driver = { 85862306a36Sopenharmony_ci .probe = tegra_hte_probe, 85962306a36Sopenharmony_ci .driver = { 86062306a36Sopenharmony_ci .name = "tegra_hte", 86162306a36Sopenharmony_ci .pm = &tegra_hte_pm, 86262306a36Sopenharmony_ci .of_match_table = tegra_hte_of_match, 86362306a36Sopenharmony_ci }, 86462306a36Sopenharmony_ci}; 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_cimodule_platform_driver(tegra_hte_driver); 86762306a36Sopenharmony_ci 86862306a36Sopenharmony_ciMODULE_AUTHOR("Dipen Patel <dipenp@nvidia.com>"); 86962306a36Sopenharmony_ciMODULE_DESCRIPTION("NVIDIA Tegra HTE (Hardware Timestamping Engine) driver"); 87062306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 871