162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2013 NVIDIA Corporation
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#ifndef DRM_TEGRA_SOR_H
762306a36Sopenharmony_ci#define DRM_TEGRA_SOR_H
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#define SOR_CTXSW 0x00
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#define SOR_SUPER_STATE0 0x01
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#define SOR_SUPER_STATE1 0x02
1462306a36Sopenharmony_ci#define  SOR_SUPER_STATE_ATTACHED		(1 << 3)
1562306a36Sopenharmony_ci#define  SOR_SUPER_STATE_MODE_NORMAL		(1 << 2)
1662306a36Sopenharmony_ci#define  SOR_SUPER_STATE_HEAD_MODE_MASK		(3 << 0)
1762306a36Sopenharmony_ci#define  SOR_SUPER_STATE_HEAD_MODE_AWAKE	(2 << 0)
1862306a36Sopenharmony_ci#define  SOR_SUPER_STATE_HEAD_MODE_SNOOZE	(1 << 0)
1962306a36Sopenharmony_ci#define  SOR_SUPER_STATE_HEAD_MODE_SLEEP	(0 << 0)
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#define SOR_STATE0 0x03
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define SOR_STATE1 0x04
2462306a36Sopenharmony_ci#define  SOR_STATE_ASY_PIXELDEPTH_MASK		(0xf << 17)
2562306a36Sopenharmony_ci#define  SOR_STATE_ASY_PIXELDEPTH_BPP_18_444	(0x2 << 17)
2662306a36Sopenharmony_ci#define  SOR_STATE_ASY_PIXELDEPTH_BPP_24_444	(0x5 << 17)
2762306a36Sopenharmony_ci#define  SOR_STATE_ASY_PIXELDEPTH_BPP_30_444	(0x6 << 17)
2862306a36Sopenharmony_ci#define  SOR_STATE_ASY_PIXELDEPTH_BPP_36_444	(0x8 << 17)
2962306a36Sopenharmony_ci#define  SOR_STATE_ASY_PIXELDEPTH_BPP_48_444	(0x9 << 17)
3062306a36Sopenharmony_ci#define  SOR_STATE_ASY_VSYNCPOL			(1 << 13)
3162306a36Sopenharmony_ci#define  SOR_STATE_ASY_HSYNCPOL			(1 << 12)
3262306a36Sopenharmony_ci#define  SOR_STATE_ASY_PROTOCOL_MASK		(0xf << 8)
3362306a36Sopenharmony_ci#define  SOR_STATE_ASY_PROTOCOL_CUSTOM		(0xf << 8)
3462306a36Sopenharmony_ci#define  SOR_STATE_ASY_PROTOCOL_DP_A		(0x8 << 8)
3562306a36Sopenharmony_ci#define  SOR_STATE_ASY_PROTOCOL_DP_B		(0x9 << 8)
3662306a36Sopenharmony_ci#define  SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A	(0x1 << 8)
3762306a36Sopenharmony_ci#define  SOR_STATE_ASY_PROTOCOL_LVDS		(0x0 << 8)
3862306a36Sopenharmony_ci#define  SOR_STATE_ASY_CRC_MODE_MASK		(0x3 << 6)
3962306a36Sopenharmony_ci#define  SOR_STATE_ASY_CRC_MODE_NON_ACTIVE	(0x2 << 6)
4062306a36Sopenharmony_ci#define  SOR_STATE_ASY_CRC_MODE_COMPLETE	(0x1 << 6)
4162306a36Sopenharmony_ci#define  SOR_STATE_ASY_CRC_MODE_ACTIVE		(0x0 << 6)
4262306a36Sopenharmony_ci#define  SOR_STATE_ASY_SUBOWNER_MASK		(0x3 << 4)
4362306a36Sopenharmony_ci#define  SOR_STATE_ASY_OWNER_MASK		0xf
4462306a36Sopenharmony_ci#define  SOR_STATE_ASY_OWNER(x)			(((x) & 0xf) << 0)
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci#define SOR_HEAD_STATE0(x) (0x05 + (x))
4762306a36Sopenharmony_ci#define  SOR_HEAD_STATE_RANGECOMPRESS_MASK (0x1 << 3)
4862306a36Sopenharmony_ci#define  SOR_HEAD_STATE_DYNRANGE_MASK (0x1 << 2)
4962306a36Sopenharmony_ci#define  SOR_HEAD_STATE_DYNRANGE_VESA (0 << 2)
5062306a36Sopenharmony_ci#define  SOR_HEAD_STATE_DYNRANGE_CEA (1 << 2)
5162306a36Sopenharmony_ci#define  SOR_HEAD_STATE_COLORSPACE_MASK (0x3 << 0)
5262306a36Sopenharmony_ci#define  SOR_HEAD_STATE_COLORSPACE_RGB (0 << 0)
5362306a36Sopenharmony_ci#define SOR_HEAD_STATE1(x) (0x07 + (x))
5462306a36Sopenharmony_ci#define SOR_HEAD_STATE2(x) (0x09 + (x))
5562306a36Sopenharmony_ci#define SOR_HEAD_STATE3(x) (0x0b + (x))
5662306a36Sopenharmony_ci#define SOR_HEAD_STATE4(x) (0x0d + (x))
5762306a36Sopenharmony_ci#define SOR_HEAD_STATE5(x) (0x0f + (x))
5862306a36Sopenharmony_ci#define SOR_CRC_CNTRL 0x11
5962306a36Sopenharmony_ci#define  SOR_CRC_CNTRL_ENABLE			(1 << 0)
6062306a36Sopenharmony_ci#define SOR_DP_DEBUG_MVID 0x12
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci#define SOR_CLK_CNTRL 0x13
6362306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_LINK_SPEED_MASK	(0x1f << 2)
6462306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_LINK_SPEED(x)		(((x) & 0x1f) << 2)
6562306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_LINK_SPEED_G1_62	(0x06 << 2)
6662306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_LINK_SPEED_G2_70	(0x0a << 2)
6762306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_LINK_SPEED_G5_40	(0x14 << 2)
6862306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_CLK_SEL_MASK		(3 << 0)
6962306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_PCLK	(0 << 0)
7062306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_PCLK	(1 << 0)
7162306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK	(2 << 0)
7262306a36Sopenharmony_ci#define  SOR_CLK_CNTRL_DP_CLK_SEL_DIFF_DPCLK	(3 << 0)
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci#define SOR_CAP 0x14
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci#define SOR_PWR 0x15
7762306a36Sopenharmony_ci#define  SOR_PWR_TRIGGER			(1 << 31)
7862306a36Sopenharmony_ci#define  SOR_PWR_MODE_SAFE			(1 << 28)
7962306a36Sopenharmony_ci#define  SOR_PWR_NORMAL_STATE_PU		(1 << 0)
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci#define SOR_TEST 0x16
8262306a36Sopenharmony_ci#define  SOR_TEST_CRC_POST_SERIALIZE		(1 << 23)
8362306a36Sopenharmony_ci#define  SOR_TEST_ATTACHED			(1 << 10)
8462306a36Sopenharmony_ci#define  SOR_TEST_HEAD_MODE_MASK		(3 << 8)
8562306a36Sopenharmony_ci#define  SOR_TEST_HEAD_MODE_AWAKE		(2 << 8)
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci#define SOR_PLL0 0x17
8862306a36Sopenharmony_ci#define  SOR_PLL0_ICHPMP_MASK			(0xf << 24)
8962306a36Sopenharmony_ci#define  SOR_PLL0_ICHPMP(x)			(((x) & 0xf) << 24)
9062306a36Sopenharmony_ci#define  SOR_PLL0_FILTER_MASK			(0xf << 16)
9162306a36Sopenharmony_ci#define  SOR_PLL0_FILTER(x)			(((x) & 0xf) << 16)
9262306a36Sopenharmony_ci#define  SOR_PLL0_VCOCAP_MASK			(0xf << 8)
9362306a36Sopenharmony_ci#define  SOR_PLL0_VCOCAP(x)			(((x) & 0xf) << 8)
9462306a36Sopenharmony_ci#define  SOR_PLL0_VCOCAP_RST			SOR_PLL0_VCOCAP(3)
9562306a36Sopenharmony_ci#define  SOR_PLL0_PLLREG_MASK			(0x3 << 6)
9662306a36Sopenharmony_ci#define  SOR_PLL0_PLLREG_LEVEL(x)		(((x) & 0x3) << 6)
9762306a36Sopenharmony_ci#define  SOR_PLL0_PLLREG_LEVEL_V25		SOR_PLL0_PLLREG_LEVEL(0)
9862306a36Sopenharmony_ci#define  SOR_PLL0_PLLREG_LEVEL_V15		SOR_PLL0_PLLREG_LEVEL(1)
9962306a36Sopenharmony_ci#define  SOR_PLL0_PLLREG_LEVEL_V35		SOR_PLL0_PLLREG_LEVEL(2)
10062306a36Sopenharmony_ci#define  SOR_PLL0_PLLREG_LEVEL_V45		SOR_PLL0_PLLREG_LEVEL(3)
10162306a36Sopenharmony_ci#define  SOR_PLL0_PULLDOWN			(1 << 5)
10262306a36Sopenharmony_ci#define  SOR_PLL0_RESISTOR_EXT			(1 << 4)
10362306a36Sopenharmony_ci#define  SOR_PLL0_VCOPD				(1 << 2)
10462306a36Sopenharmony_ci#define  SOR_PLL0_PWR				(1 << 0)
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci#define SOR_PLL1 0x18
10762306a36Sopenharmony_ci/* XXX: read-only bit? */
10862306a36Sopenharmony_ci#define  SOR_PLL1_LOADADJ_MASK			(0xf << 20)
10962306a36Sopenharmony_ci#define  SOR_PLL1_LOADADJ(x)			(((x) & 0xf) << 20)
11062306a36Sopenharmony_ci#define  SOR_PLL1_TERM_COMPOUT			(1 << 15)
11162306a36Sopenharmony_ci#define  SOR_PLL1_TMDS_TERMADJ_MASK		(0xf << 9)
11262306a36Sopenharmony_ci#define  SOR_PLL1_TMDS_TERMADJ(x)		(((x) & 0xf) << 9)
11362306a36Sopenharmony_ci#define  SOR_PLL1_TMDS_TERM			(1 << 8)
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci#define SOR_PLL2 0x19
11662306a36Sopenharmony_ci#define  SOR_PLL2_LVDS_ENABLE			(1 << 25)
11762306a36Sopenharmony_ci#define  SOR_PLL2_SEQ_PLLCAPPD_ENFORCE		(1 << 24)
11862306a36Sopenharmony_ci#define  SOR_PLL2_PORT_POWERDOWN		(1 << 23)
11962306a36Sopenharmony_ci#define  SOR_PLL2_BANDGAP_POWERDOWN		(1 << 22)
12062306a36Sopenharmony_ci#define  SOR_PLL2_POWERDOWN_OVERRIDE		(1 << 18)
12162306a36Sopenharmony_ci#define  SOR_PLL2_SEQ_PLLCAPPD			(1 << 17)
12262306a36Sopenharmony_ci#define  SOR_PLL2_SEQ_PLL_PULLDOWN		(1 << 16)
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci#define SOR_PLL3 0x1a
12562306a36Sopenharmony_ci#define  SOR_PLL3_BG_TEMP_COEF_MASK		(0xf << 28)
12662306a36Sopenharmony_ci#define  SOR_PLL3_BG_TEMP_COEF(x)		(((x) & 0xf) << 28)
12762306a36Sopenharmony_ci#define  SOR_PLL3_BG_VREF_LEVEL_MASK		(0xf << 24)
12862306a36Sopenharmony_ci#define  SOR_PLL3_BG_VREF_LEVEL(x)		(((x) & 0xf) << 24)
12962306a36Sopenharmony_ci#define  SOR_PLL3_PLL_VDD_MODE_1V8		(0 << 13)
13062306a36Sopenharmony_ci#define  SOR_PLL3_PLL_VDD_MODE_3V3		(1 << 13)
13162306a36Sopenharmony_ci#define  SOR_PLL3_AVDD10_LEVEL_MASK		(0xf << 8)
13262306a36Sopenharmony_ci#define  SOR_PLL3_AVDD10_LEVEL(x)		(((x) & 0xf) << 8)
13362306a36Sopenharmony_ci#define  SOR_PLL3_AVDD14_LEVEL_MASK		(0xf << 4)
13462306a36Sopenharmony_ci#define  SOR_PLL3_AVDD14_LEVEL(x)		(((x) & 0xf) << 4)
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci#define SOR_CSTM 0x1b
13762306a36Sopenharmony_ci#define  SOR_CSTM_ROTCLK_MASK			(0xf << 24)
13862306a36Sopenharmony_ci#define  SOR_CSTM_ROTCLK(x)			(((x) & 0xf) << 24)
13962306a36Sopenharmony_ci#define  SOR_CSTM_LVDS				(1 << 16)
14062306a36Sopenharmony_ci#define  SOR_CSTM_LINK_ACT_B			(1 << 15)
14162306a36Sopenharmony_ci#define  SOR_CSTM_LINK_ACT_A			(1 << 14)
14262306a36Sopenharmony_ci#define  SOR_CSTM_UPPER				(1 << 11)
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci#define SOR_LVDS 0x1c
14562306a36Sopenharmony_ci#define SOR_CRCA 0x1d
14662306a36Sopenharmony_ci#define  SOR_CRCA_VALID			(1 << 0)
14762306a36Sopenharmony_ci#define  SOR_CRCA_RESET			(1 << 0)
14862306a36Sopenharmony_ci#define SOR_CRCB 0x1e
14962306a36Sopenharmony_ci#define SOR_BLANK 0x1f
15062306a36Sopenharmony_ci#define SOR_SEQ_CTL 0x20
15162306a36Sopenharmony_ci#define  SOR_SEQ_CTL_PD_PC_ALT(x)	(((x) & 0xf) << 12)
15262306a36Sopenharmony_ci#define  SOR_SEQ_CTL_PD_PC(x)		(((x) & 0xf) <<  8)
15362306a36Sopenharmony_ci#define  SOR_SEQ_CTL_PU_PC_ALT(x)	(((x) & 0xf) <<  4)
15462306a36Sopenharmony_ci#define  SOR_SEQ_CTL_PU_PC(x)		(((x) & 0xf) <<  0)
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci#define SOR_LANE_SEQ_CTL 0x21
15762306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_TRIGGER		(1 << 31)
15862306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_STATE_BUSY		(1 << 28)
15962306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_SEQUENCE_UP		(0 << 20)
16062306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_SEQUENCE_DOWN		(1 << 20)
16162306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_POWER_STATE_UP	(0 << 16)
16262306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_POWER_STATE_DOWN	(1 << 16)
16362306a36Sopenharmony_ci#define  SOR_LANE_SEQ_CTL_DELAY(x)		(((x) & 0xf) << 12)
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci#define SOR_SEQ_INST(x) (0x22 + (x))
16662306a36Sopenharmony_ci#define  SOR_SEQ_INST_PLL_PULLDOWN (1 << 31)
16762306a36Sopenharmony_ci#define  SOR_SEQ_INST_POWERDOWN_MACRO (1 << 30)
16862306a36Sopenharmony_ci#define  SOR_SEQ_INST_ASSERT_PLL_RESET (1 << 29)
16962306a36Sopenharmony_ci#define  SOR_SEQ_INST_BLANK_V (1 << 28)
17062306a36Sopenharmony_ci#define  SOR_SEQ_INST_BLANK_H (1 << 27)
17162306a36Sopenharmony_ci#define  SOR_SEQ_INST_BLANK_DE (1 << 26)
17262306a36Sopenharmony_ci#define  SOR_SEQ_INST_BLACK_DATA (1 << 25)
17362306a36Sopenharmony_ci#define  SOR_SEQ_INST_TRISTATE_IOS (1 << 24)
17462306a36Sopenharmony_ci#define  SOR_SEQ_INST_DRIVE_PWM_OUT_LO (1 << 23)
17562306a36Sopenharmony_ci#define  SOR_SEQ_INST_PIN_B_LOW (0 << 22)
17662306a36Sopenharmony_ci#define  SOR_SEQ_INST_PIN_B_HIGH (1 << 22)
17762306a36Sopenharmony_ci#define  SOR_SEQ_INST_PIN_A_LOW (0 << 21)
17862306a36Sopenharmony_ci#define  SOR_SEQ_INST_PIN_A_HIGH (1 << 21)
17962306a36Sopenharmony_ci#define  SOR_SEQ_INST_SEQUENCE_UP (0 << 19)
18062306a36Sopenharmony_ci#define  SOR_SEQ_INST_SEQUENCE_DOWN (1 << 19)
18162306a36Sopenharmony_ci#define  SOR_SEQ_INST_LANE_SEQ_STOP (0 << 18)
18262306a36Sopenharmony_ci#define  SOR_SEQ_INST_LANE_SEQ_RUN (1 << 18)
18362306a36Sopenharmony_ci#define  SOR_SEQ_INST_PORT_POWERDOWN (1 << 17)
18462306a36Sopenharmony_ci#define  SOR_SEQ_INST_PLL_POWERDOWN (1 << 16)
18562306a36Sopenharmony_ci#define  SOR_SEQ_INST_HALT (1 << 15)
18662306a36Sopenharmony_ci#define  SOR_SEQ_INST_WAIT_US (0 << 12)
18762306a36Sopenharmony_ci#define  SOR_SEQ_INST_WAIT_MS (1 << 12)
18862306a36Sopenharmony_ci#define  SOR_SEQ_INST_WAIT_VSYNC (2 << 12)
18962306a36Sopenharmony_ci#define  SOR_SEQ_INST_WAIT(x) (((x) & 0x3ff) << 0)
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci#define SOR_PWM_DIV 0x32
19262306a36Sopenharmony_ci#define  SOR_PWM_DIV_MASK			0xffffff
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci#define SOR_PWM_CTL 0x33
19562306a36Sopenharmony_ci#define  SOR_PWM_CTL_TRIGGER			(1 << 31)
19662306a36Sopenharmony_ci#define  SOR_PWM_CTL_CLK_SEL			(1 << 30)
19762306a36Sopenharmony_ci#define  SOR_PWM_CTL_DUTY_CYCLE_MASK		0xffffff
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci#define SOR_VCRC_A0 0x34
20062306a36Sopenharmony_ci#define SOR_VCRC_A1 0x35
20162306a36Sopenharmony_ci#define SOR_VCRC_B0 0x36
20262306a36Sopenharmony_ci#define SOR_VCRC_B1 0x37
20362306a36Sopenharmony_ci#define SOR_CCRC_A0 0x38
20462306a36Sopenharmony_ci#define SOR_CCRC_A1 0x39
20562306a36Sopenharmony_ci#define SOR_CCRC_B0 0x3a
20662306a36Sopenharmony_ci#define SOR_CCRC_B1 0x3b
20762306a36Sopenharmony_ci#define SOR_EDATA_A0 0x3c
20862306a36Sopenharmony_ci#define SOR_EDATA_A1 0x3d
20962306a36Sopenharmony_ci#define SOR_EDATA_B0 0x3e
21062306a36Sopenharmony_ci#define SOR_EDATA_B1 0x3f
21162306a36Sopenharmony_ci#define SOR_COUNT_A0 0x40
21262306a36Sopenharmony_ci#define SOR_COUNT_A1 0x41
21362306a36Sopenharmony_ci#define SOR_COUNT_B0 0x42
21462306a36Sopenharmony_ci#define SOR_COUNT_B1 0x43
21562306a36Sopenharmony_ci#define SOR_DEBUG_A0 0x44
21662306a36Sopenharmony_ci#define SOR_DEBUG_A1 0x45
21762306a36Sopenharmony_ci#define SOR_DEBUG_B0 0x46
21862306a36Sopenharmony_ci#define SOR_DEBUG_B1 0x47
21962306a36Sopenharmony_ci#define SOR_TRIG 0x48
22062306a36Sopenharmony_ci#define SOR_MSCHECK 0x49
22162306a36Sopenharmony_ci#define SOR_XBAR_CTRL 0x4a
22262306a36Sopenharmony_ci#define  SOR_XBAR_CTRL_LINK1_XSEL(channel, value) ((((value) & 0x7) << ((channel) * 3)) << 17)
22362306a36Sopenharmony_ci#define  SOR_XBAR_CTRL_LINK0_XSEL(channel, value) ((((value) & 0x7) << ((channel) * 3)) <<  2)
22462306a36Sopenharmony_ci#define  SOR_XBAR_CTRL_LINK_SWAP (1 << 1)
22562306a36Sopenharmony_ci#define  SOR_XBAR_CTRL_BYPASS (1 << 0)
22662306a36Sopenharmony_ci#define SOR_XBAR_POL 0x4b
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci#define SOR_DP_LINKCTL0 0x4c
22962306a36Sopenharmony_ci#define  SOR_DP_LINKCTL_LANE_COUNT_MASK		(0x1f << 16)
23062306a36Sopenharmony_ci#define  SOR_DP_LINKCTL_LANE_COUNT(x)		(((1 << (x)) - 1) << 16)
23162306a36Sopenharmony_ci#define  SOR_DP_LINKCTL_ENHANCED_FRAME		(1 << 14)
23262306a36Sopenharmony_ci#define  SOR_DP_LINKCTL_TU_SIZE_MASK		(0x7f << 2)
23362306a36Sopenharmony_ci#define  SOR_DP_LINKCTL_TU_SIZE(x)		(((x) & 0x7f) << 2)
23462306a36Sopenharmony_ci#define  SOR_DP_LINKCTL_ENABLE			(1 << 0)
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci#define SOR_DP_LINKCTL1 0x4d
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci#define SOR_LANE_DRIVE_CURRENT0 0x4e
23962306a36Sopenharmony_ci#define SOR_LANE_DRIVE_CURRENT1 0x4f
24062306a36Sopenharmony_ci#define SOR_LANE4_DRIVE_CURRENT0 0x50
24162306a36Sopenharmony_ci#define SOR_LANE4_DRIVE_CURRENT1 0x51
24262306a36Sopenharmony_ci#define  SOR_LANE_DRIVE_CURRENT_LANE3(x) (((x) & 0xff) << 24)
24362306a36Sopenharmony_ci#define  SOR_LANE_DRIVE_CURRENT_LANE2(x) (((x) & 0xff) << 16)
24462306a36Sopenharmony_ci#define  SOR_LANE_DRIVE_CURRENT_LANE1(x) (((x) & 0xff) << 8)
24562306a36Sopenharmony_ci#define  SOR_LANE_DRIVE_CURRENT_LANE0(x) (((x) & 0xff) << 0)
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci#define SOR_LANE_PREEMPHASIS0 0x52
24862306a36Sopenharmony_ci#define SOR_LANE_PREEMPHASIS1 0x53
24962306a36Sopenharmony_ci#define SOR_LANE4_PREEMPHASIS0 0x54
25062306a36Sopenharmony_ci#define SOR_LANE4_PREEMPHASIS1 0x55
25162306a36Sopenharmony_ci#define  SOR_LANE_PREEMPHASIS_LANE3(x) (((x) & 0xff) << 24)
25262306a36Sopenharmony_ci#define  SOR_LANE_PREEMPHASIS_LANE2(x) (((x) & 0xff) << 16)
25362306a36Sopenharmony_ci#define  SOR_LANE_PREEMPHASIS_LANE1(x) (((x) & 0xff) << 8)
25462306a36Sopenharmony_ci#define  SOR_LANE_PREEMPHASIS_LANE0(x) (((x) & 0xff) << 0)
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci#define SOR_LANE_POSTCURSOR0 0x56
25762306a36Sopenharmony_ci#define SOR_LANE_POSTCURSOR1 0x57
25862306a36Sopenharmony_ci#define  SOR_LANE_POSTCURSOR_LANE3(x) (((x) & 0xff) << 24)
25962306a36Sopenharmony_ci#define  SOR_LANE_POSTCURSOR_LANE2(x) (((x) & 0xff) << 16)
26062306a36Sopenharmony_ci#define  SOR_LANE_POSTCURSOR_LANE1(x) (((x) & 0xff) << 8)
26162306a36Sopenharmony_ci#define  SOR_LANE_POSTCURSOR_LANE0(x) (((x) & 0xff) << 0)
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci#define SOR_DP_CONFIG0 0x58
26462306a36Sopenharmony_ci#define SOR_DP_CONFIG_DISPARITY_NEGATIVE	(1 << 31)
26562306a36Sopenharmony_ci#define SOR_DP_CONFIG_ACTIVE_SYM_ENABLE		(1 << 26)
26662306a36Sopenharmony_ci#define SOR_DP_CONFIG_ACTIVE_SYM_POLARITY	(1 << 24)
26762306a36Sopenharmony_ci#define SOR_DP_CONFIG_ACTIVE_SYM_FRAC_MASK	(0xf << 16)
26862306a36Sopenharmony_ci#define SOR_DP_CONFIG_ACTIVE_SYM_FRAC(x)	(((x) & 0xf) << 16)
26962306a36Sopenharmony_ci#define SOR_DP_CONFIG_ACTIVE_SYM_COUNT_MASK	(0x7f << 8)
27062306a36Sopenharmony_ci#define SOR_DP_CONFIG_ACTIVE_SYM_COUNT(x)	(((x) & 0x7f) << 8)
27162306a36Sopenharmony_ci#define SOR_DP_CONFIG_WATERMARK_MASK	(0x3f << 0)
27262306a36Sopenharmony_ci#define SOR_DP_CONFIG_WATERMARK(x)	(((x) & 0x3f) << 0)
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci#define SOR_DP_CONFIG1 0x59
27562306a36Sopenharmony_ci#define SOR_DP_MN0 0x5a
27662306a36Sopenharmony_ci#define SOR_DP_MN1 0x5b
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci#define SOR_DP_PADCTL0 0x5c
27962306a36Sopenharmony_ci#define  SOR_DP_PADCTL_PAD_CAL_PD	(1 << 23)
28062306a36Sopenharmony_ci#define  SOR_DP_PADCTL_TX_PU_ENABLE	(1 << 22)
28162306a36Sopenharmony_ci#define  SOR_DP_PADCTL_TX_PU_MASK	(0xff << 8)
28262306a36Sopenharmony_ci#define  SOR_DP_PADCTL_TX_PU(x)		(((x) & 0xff) << 8)
28362306a36Sopenharmony_ci#define  SOR_DP_PADCTL_CM_TXD_3		(1 << 7)
28462306a36Sopenharmony_ci#define  SOR_DP_PADCTL_CM_TXD_2		(1 << 6)
28562306a36Sopenharmony_ci#define  SOR_DP_PADCTL_CM_TXD_1		(1 << 5)
28662306a36Sopenharmony_ci#define  SOR_DP_PADCTL_CM_TXD_0		(1 << 4)
28762306a36Sopenharmony_ci#define  SOR_DP_PADCTL_CM_TXD(x)	(1 << (4 + (x)))
28862306a36Sopenharmony_ci#define  SOR_DP_PADCTL_PD_TXD_3		(1 << 3)
28962306a36Sopenharmony_ci#define  SOR_DP_PADCTL_PD_TXD_0		(1 << 2)
29062306a36Sopenharmony_ci#define  SOR_DP_PADCTL_PD_TXD_1		(1 << 1)
29162306a36Sopenharmony_ci#define  SOR_DP_PADCTL_PD_TXD_2		(1 << 0)
29262306a36Sopenharmony_ci#define  SOR_DP_PADCTL_PD_TXD(x)	(1 << (0 + (x)))
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci#define SOR_DP_PADCTL1 0x5d
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci#define SOR_DP_DEBUG0 0x5e
29762306a36Sopenharmony_ci#define SOR_DP_DEBUG1 0x5f
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci#define SOR_DP_SPARE0 0x60
30062306a36Sopenharmony_ci#define  SOR_DP_SPARE_DISP_VIDEO_PREAMBLE	(1 << 3)
30162306a36Sopenharmony_ci#define  SOR_DP_SPARE_MACRO_SOR_CLK		(1 << 2)
30262306a36Sopenharmony_ci#define  SOR_DP_SPARE_PANEL_INTERNAL		(1 << 1)
30362306a36Sopenharmony_ci#define  SOR_DP_SPARE_SEQ_ENABLE		(1 << 0)
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci#define SOR_DP_SPARE1 0x61
30662306a36Sopenharmony_ci#define SOR_DP_AUDIO_CTRL 0x62
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_ci#define SOR_DP_AUDIO_HBLANK_SYMBOLS 0x63
30962306a36Sopenharmony_ci#define SOR_DP_AUDIO_HBLANK_SYMBOLS_MASK (0x01ffff << 0)
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci#define SOR_DP_AUDIO_VBLANK_SYMBOLS 0x64
31262306a36Sopenharmony_ci#define SOR_DP_AUDIO_VBLANK_SYMBOLS_MASK (0x1fffff << 0)
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_HEADER 0x65
31562306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK0 0x66
31662306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK1 0x67
31762306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK2 0x68
31862306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK3 0x69
31962306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK4 0x6a
32062306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK5 0x6b
32162306a36Sopenharmony_ci#define SOR_DP_GENERIC_INFOFRAME_SUBPACK6 0x6c
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci#define SOR_DP_TPG 0x6d
32462306a36Sopenharmony_ci#define  SOR_DP_TPG_CHANNEL_CODING	(1 << 6)
32562306a36Sopenharmony_ci#define  SOR_DP_TPG_SCRAMBLER_MASK	(3 << 4)
32662306a36Sopenharmony_ci#define  SOR_DP_TPG_SCRAMBLER_FIBONACCI	(2 << 4)
32762306a36Sopenharmony_ci#define  SOR_DP_TPG_SCRAMBLER_GALIOS	(1 << 4)
32862306a36Sopenharmony_ci#define  SOR_DP_TPG_SCRAMBLER_NONE	(0 << 4)
32962306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_MASK	(0xf << 0)
33062306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_HBR2	(0x8 << 0)
33162306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_CSTM	(0x7 << 0)
33262306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_PRBS7	(0x6 << 0)
33362306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_SBLERRRATE	(0x5 << 0)
33462306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_D102	(0x4 << 0)
33562306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_TRAIN3	(0x3 << 0)
33662306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_TRAIN2	(0x2 << 0)
33762306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_TRAIN1	(0x1 << 0)
33862306a36Sopenharmony_ci#define  SOR_DP_TPG_PATTERN_NONE	(0x0 << 0)
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci#define SOR_DP_TPG_CONFIG 0x6e
34162306a36Sopenharmony_ci#define SOR_DP_LQ_CSTM0 0x6f
34262306a36Sopenharmony_ci#define SOR_DP_LQ_CSTM1 0x70
34362306a36Sopenharmony_ci#define SOR_DP_LQ_CSTM2 0x71
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci#define SOR_DP_PADCTL2 0x73
34662306a36Sopenharmony_ci#define  SOR_DP_PADCTL_SPAREPLL_MASK (0xff << 24)
34762306a36Sopenharmony_ci#define  SOR_DP_PADCTL_SPAREPLL(x) (((x) & 0xff) << 24)
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci#define SOR_HDMI_AUDIO_INFOFRAME_CTRL 0x9a
35062306a36Sopenharmony_ci#define SOR_HDMI_AUDIO_INFOFRAME_STATUS 0x9b
35162306a36Sopenharmony_ci#define SOR_HDMI_AUDIO_INFOFRAME_HEADER 0x9c
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci#define SOR_HDMI_AVI_INFOFRAME_CTRL 0x9f
35462306a36Sopenharmony_ci#define  INFOFRAME_CTRL_CHECKSUM_ENABLE	(1 << 9)
35562306a36Sopenharmony_ci#define  INFOFRAME_CTRL_SINGLE		(1 << 8)
35662306a36Sopenharmony_ci#define  INFOFRAME_CTRL_OTHER		(1 << 4)
35762306a36Sopenharmony_ci#define  INFOFRAME_CTRL_ENABLE		(1 << 0)
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci#define SOR_HDMI_AVI_INFOFRAME_STATUS 0xa0
36062306a36Sopenharmony_ci#define  INFOFRAME_STATUS_DONE		(1 << 0)
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci#define SOR_HDMI_AVI_INFOFRAME_HEADER 0xa1
36362306a36Sopenharmony_ci#define  INFOFRAME_HEADER_LEN(x) (((x) & 0xff) << 16)
36462306a36Sopenharmony_ci#define  INFOFRAME_HEADER_VERSION(x) (((x) & 0xff) << 8)
36562306a36Sopenharmony_ci#define  INFOFRAME_HEADER_TYPE(x) (((x) & 0xff) << 0)
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci#define SOR_HDMI_ACR_CTRL 0xb1
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci#define SOR_HDMI_ACR_0320_SUBPACK_LOW 0xb2
37062306a36Sopenharmony_ci#define  SOR_HDMI_ACR_SUBPACK_LOW_SB1(x) (((x) & 0xff) << 24)
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci#define SOR_HDMI_ACR_0320_SUBPACK_HIGH 0xb3
37362306a36Sopenharmony_ci#define  SOR_HDMI_ACR_SUBPACK_HIGH_ENABLE (1 << 31)
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci#define SOR_HDMI_ACR_0441_SUBPACK_LOW 0xb4
37662306a36Sopenharmony_ci#define SOR_HDMI_ACR_0441_SUBPACK_HIGH 0xb5
37762306a36Sopenharmony_ci
37862306a36Sopenharmony_ci#define SOR_HDMI_CTRL 0xc0
37962306a36Sopenharmony_ci#define  SOR_HDMI_CTRL_ENABLE (1 << 30)
38062306a36Sopenharmony_ci#define  SOR_HDMI_CTRL_MAX_AC_PACKET(x) (((x) & 0x1f) << 16)
38162306a36Sopenharmony_ci#define  SOR_HDMI_CTRL_AUDIO_LAYOUT (1 << 10)
38262306a36Sopenharmony_ci#define  SOR_HDMI_CTRL_REKEY(x) (((x) & 0x7f) << 0)
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci#define SOR_HDMI_SPARE 0xcb
38562306a36Sopenharmony_ci#define  SOR_HDMI_SPARE_ACR_PRIORITY_HIGH (1 << 31)
38662306a36Sopenharmony_ci#define  SOR_HDMI_SPARE_CTS_RESET(x) (((x) & 0x7) << 16)
38762306a36Sopenharmony_ci#define  SOR_HDMI_SPARE_HW_CTS_ENABLE (1 << 0)
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci#define SOR_REFCLK 0xe6
39062306a36Sopenharmony_ci#define  SOR_REFCLK_DIV_INT(x) ((((x) >> 2) & 0xff) << 8)
39162306a36Sopenharmony_ci#define  SOR_REFCLK_DIV_FRAC(x) (((x) & 0x3) << 6)
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci#define SOR_INPUT_CONTROL 0xe8
39462306a36Sopenharmony_ci#define  SOR_INPUT_CONTROL_ARM_VIDEO_RANGE_LIMITED (1 << 1)
39562306a36Sopenharmony_ci#define  SOR_INPUT_CONTROL_HDMI_SRC_SELECT(x) (((x) & 0x1) << 0)
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ci#define SOR_AUDIO_CNTRL 0xfc
39862306a36Sopenharmony_ci#define  SOR_AUDIO_CNTRL_INJECT_NULLSMPL (1 << 29)
39962306a36Sopenharmony_ci#define  SOR_AUDIO_CNTRL_SOURCE_SELECT(x) (((x) & 0x3) << 20)
40062306a36Sopenharmony_ci#define   SOURCE_SELECT_MASK 0x3
40162306a36Sopenharmony_ci#define   SOURCE_SELECT_HDA 0x2
40262306a36Sopenharmony_ci#define   SOURCE_SELECT_SPDIF 0x1
40362306a36Sopenharmony_ci#define   SOURCE_SELECT_AUTO 0x0
40462306a36Sopenharmony_ci#define  SOR_AUDIO_CNTRL_AFIFO_FLUSH (1 << 12)
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci#define SOR_AUDIO_SPARE 0xfe
40762306a36Sopenharmony_ci#define  SOR_AUDIO_SPARE_HBR_ENABLE (1 << 27)
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_0320 0xff
41062306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_0441 0x100
41162306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_0882 0x101
41262306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_1764 0x102
41362306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_0480 0x103
41462306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_0960 0x104
41562306a36Sopenharmony_ci#define SOR_AUDIO_NVAL_1920 0x105
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci#define SOR_AUDIO_HDA_CODEC_SCRATCH0 0x10a
41862306a36Sopenharmony_ci#define  SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID (1 << 30)
41962306a36Sopenharmony_ci#define  SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK 0xffff
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci#define SOR_AUDIO_HDA_ELD_BUFWR 0x10c
42262306a36Sopenharmony_ci#define  SOR_AUDIO_HDA_ELD_BUFWR_INDEX(x) (((x) & 0xff) << 8)
42362306a36Sopenharmony_ci#define  SOR_AUDIO_HDA_ELD_BUFWR_DATA(x) (((x) & 0xff) << 0)
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci#define SOR_AUDIO_HDA_PRESENSE 0x10d
42662306a36Sopenharmony_ci#define  SOR_AUDIO_HDA_PRESENSE_ELDV (1 << 1)
42762306a36Sopenharmony_ci#define  SOR_AUDIO_HDA_PRESENSE_PD (1 << 0)
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_0320 0x10f
43062306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_0441 0x110
43162306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_0882 0x111
43262306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_1764 0x112
43362306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_0480 0x113
43462306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_0960 0x114
43562306a36Sopenharmony_ci#define SOR_AUDIO_AVAL_1920 0x115
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci#define SOR_INT_STATUS 0x11c
43862306a36Sopenharmony_ci#define  SOR_INT_CODEC_CP_REQUEST (1 << 2)
43962306a36Sopenharmony_ci#define  SOR_INT_CODEC_SCRATCH1 (1 << 1)
44062306a36Sopenharmony_ci#define  SOR_INT_CODEC_SCRATCH0 (1 << 0)
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci#define SOR_INT_MASK 0x11d
44362306a36Sopenharmony_ci#define SOR_INT_ENABLE 0x11e
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci#define SOR_HDMI_VSI_INFOFRAME_CTRL 0x123
44662306a36Sopenharmony_ci#define SOR_HDMI_VSI_INFOFRAME_STATUS 0x124
44762306a36Sopenharmony_ci#define SOR_HDMI_VSI_INFOFRAME_HEADER 0x125
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci#define SOR_HDMI_AUDIO_N 0x13c
45062306a36Sopenharmony_ci#define SOR_HDMI_AUDIO_N_LOOKUP (1 << 28)
45162306a36Sopenharmony_ci#define SOR_HDMI_AUDIO_N_RESET (1 << 20)
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci#define SOR_HDMI2_CTRL 0x13e
45462306a36Sopenharmony_ci#define  SOR_HDMI2_CTRL_CLOCK_MODE_DIV_BY_4 (1 << 1)
45562306a36Sopenharmony_ci#define  SOR_HDMI2_CTRL_SCRAMBLE (1 << 0)
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_ci#endif
458