162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2015-2022, NVIDIA Corporation. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <linux/clk.h> 762306a36Sopenharmony_ci#include <linux/delay.h> 862306a36Sopenharmony_ci#include <linux/dma-mapping.h> 962306a36Sopenharmony_ci#include <linux/host1x.h> 1062306a36Sopenharmony_ci#include <linux/iommu.h> 1162306a36Sopenharmony_ci#include <linux/iopoll.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/of.h> 1462306a36Sopenharmony_ci#include <linux/platform_device.h> 1562306a36Sopenharmony_ci#include <linux/pm_runtime.h> 1662306a36Sopenharmony_ci#include <linux/reset.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <soc/tegra/mc.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include "drm.h" 2162306a36Sopenharmony_ci#include "falcon.h" 2262306a36Sopenharmony_ci#include "riscv.h" 2362306a36Sopenharmony_ci#include "vic.h" 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#define NVDEC_FALCON_DEBUGINFO 0x1094 2662306a36Sopenharmony_ci#define NVDEC_TFBIF_TRANSCFG 0x2c44 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_cistruct nvdec_config { 2962306a36Sopenharmony_ci const char *firmware; 3062306a36Sopenharmony_ci unsigned int version; 3162306a36Sopenharmony_ci bool supports_sid; 3262306a36Sopenharmony_ci bool has_riscv; 3362306a36Sopenharmony_ci bool has_extra_clocks; 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistruct nvdec { 3762306a36Sopenharmony_ci struct falcon falcon; 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci void __iomem *regs; 4062306a36Sopenharmony_ci struct tegra_drm_client client; 4162306a36Sopenharmony_ci struct host1x_channel *channel; 4262306a36Sopenharmony_ci struct device *dev; 4362306a36Sopenharmony_ci struct clk_bulk_data clks[3]; 4462306a36Sopenharmony_ci unsigned int num_clks; 4562306a36Sopenharmony_ci struct reset_control *reset; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci /* Platform configuration */ 4862306a36Sopenharmony_ci const struct nvdec_config *config; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci /* RISC-V specific data */ 5162306a36Sopenharmony_ci struct tegra_drm_riscv riscv; 5262306a36Sopenharmony_ci phys_addr_t carveout_base; 5362306a36Sopenharmony_ci}; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_cistatic inline struct nvdec *to_nvdec(struct tegra_drm_client *client) 5662306a36Sopenharmony_ci{ 5762306a36Sopenharmony_ci return container_of(client, struct nvdec, client); 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_cistatic inline void nvdec_writel(struct nvdec *nvdec, u32 value, 6162306a36Sopenharmony_ci unsigned int offset) 6262306a36Sopenharmony_ci{ 6362306a36Sopenharmony_ci writel(value, nvdec->regs + offset); 6462306a36Sopenharmony_ci} 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_cistatic int nvdec_boot_falcon(struct nvdec *nvdec) 6762306a36Sopenharmony_ci{ 6862306a36Sopenharmony_ci u32 stream_id; 6962306a36Sopenharmony_ci int err; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci if (nvdec->config->supports_sid && tegra_dev_iommu_get_stream_id(nvdec->dev, &stream_id)) { 7262306a36Sopenharmony_ci u32 value; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci value = TRANSCFG_ATT(1, TRANSCFG_SID_FALCON) | TRANSCFG_ATT(0, TRANSCFG_SID_HW); 7562306a36Sopenharmony_ci nvdec_writel(nvdec, value, NVDEC_TFBIF_TRANSCFG); 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci nvdec_writel(nvdec, stream_id, VIC_THI_STREAMID0); 7862306a36Sopenharmony_ci nvdec_writel(nvdec, stream_id, VIC_THI_STREAMID1); 7962306a36Sopenharmony_ci } 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci err = falcon_boot(&nvdec->falcon); 8262306a36Sopenharmony_ci if (err < 0) 8362306a36Sopenharmony_ci return err; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci err = falcon_wait_idle(&nvdec->falcon); 8662306a36Sopenharmony_ci if (err < 0) { 8762306a36Sopenharmony_ci dev_err(nvdec->dev, "falcon boot timed out\n"); 8862306a36Sopenharmony_ci return err; 8962306a36Sopenharmony_ci } 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci return 0; 9262306a36Sopenharmony_ci} 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_cistatic int nvdec_wait_debuginfo(struct nvdec *nvdec, const char *phase) 9562306a36Sopenharmony_ci{ 9662306a36Sopenharmony_ci int err; 9762306a36Sopenharmony_ci u32 val; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci err = readl_poll_timeout(nvdec->regs + NVDEC_FALCON_DEBUGINFO, val, val == 0x0, 10, 100000); 10062306a36Sopenharmony_ci if (err) { 10162306a36Sopenharmony_ci dev_err(nvdec->dev, "failed to boot %s, debuginfo=0x%x\n", phase, val); 10262306a36Sopenharmony_ci return err; 10362306a36Sopenharmony_ci } 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci return 0; 10662306a36Sopenharmony_ci} 10762306a36Sopenharmony_ci 10862306a36Sopenharmony_cistatic int nvdec_boot_riscv(struct nvdec *nvdec) 10962306a36Sopenharmony_ci{ 11062306a36Sopenharmony_ci int err; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci err = reset_control_acquire(nvdec->reset); 11362306a36Sopenharmony_ci if (err) 11462306a36Sopenharmony_ci return err; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci nvdec_writel(nvdec, 0xabcd1234, NVDEC_FALCON_DEBUGINFO); 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci err = tegra_drm_riscv_boot_bootrom(&nvdec->riscv, nvdec->carveout_base, 1, 11962306a36Sopenharmony_ci &nvdec->riscv.bl_desc); 12062306a36Sopenharmony_ci if (err) { 12162306a36Sopenharmony_ci dev_err(nvdec->dev, "failed to execute bootloader\n"); 12262306a36Sopenharmony_ci goto release_reset; 12362306a36Sopenharmony_ci } 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci err = nvdec_wait_debuginfo(nvdec, "bootloader"); 12662306a36Sopenharmony_ci if (err) 12762306a36Sopenharmony_ci goto release_reset; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci err = reset_control_reset(nvdec->reset); 13062306a36Sopenharmony_ci if (err) 13162306a36Sopenharmony_ci goto release_reset; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci nvdec_writel(nvdec, 0xabcd1234, NVDEC_FALCON_DEBUGINFO); 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci err = tegra_drm_riscv_boot_bootrom(&nvdec->riscv, nvdec->carveout_base, 1, 13662306a36Sopenharmony_ci &nvdec->riscv.os_desc); 13762306a36Sopenharmony_ci if (err) { 13862306a36Sopenharmony_ci dev_err(nvdec->dev, "failed to execute firmware\n"); 13962306a36Sopenharmony_ci goto release_reset; 14062306a36Sopenharmony_ci } 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci err = nvdec_wait_debuginfo(nvdec, "firmware"); 14362306a36Sopenharmony_ci if (err) 14462306a36Sopenharmony_ci goto release_reset; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_cirelease_reset: 14762306a36Sopenharmony_ci reset_control_release(nvdec->reset); 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci return err; 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic int nvdec_init(struct host1x_client *client) 15362306a36Sopenharmony_ci{ 15462306a36Sopenharmony_ci struct tegra_drm_client *drm = host1x_to_drm_client(client); 15562306a36Sopenharmony_ci struct drm_device *dev = dev_get_drvdata(client->host); 15662306a36Sopenharmony_ci struct tegra_drm *tegra = dev->dev_private; 15762306a36Sopenharmony_ci struct nvdec *nvdec = to_nvdec(drm); 15862306a36Sopenharmony_ci int err; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci err = host1x_client_iommu_attach(client); 16162306a36Sopenharmony_ci if (err < 0 && err != -ENODEV) { 16262306a36Sopenharmony_ci dev_err(nvdec->dev, "failed to attach to domain: %d\n", err); 16362306a36Sopenharmony_ci return err; 16462306a36Sopenharmony_ci } 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci nvdec->channel = host1x_channel_request(client); 16762306a36Sopenharmony_ci if (!nvdec->channel) { 16862306a36Sopenharmony_ci err = -ENOMEM; 16962306a36Sopenharmony_ci goto detach; 17062306a36Sopenharmony_ci } 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci client->syncpts[0] = host1x_syncpt_request(client, 0); 17362306a36Sopenharmony_ci if (!client->syncpts[0]) { 17462306a36Sopenharmony_ci err = -ENOMEM; 17562306a36Sopenharmony_ci goto free_channel; 17662306a36Sopenharmony_ci } 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_ci err = tegra_drm_register_client(tegra, drm); 17962306a36Sopenharmony_ci if (err < 0) 18062306a36Sopenharmony_ci goto free_syncpt; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci /* 18362306a36Sopenharmony_ci * Inherit the DMA parameters (such as maximum segment size) from the 18462306a36Sopenharmony_ci * parent host1x device. 18562306a36Sopenharmony_ci */ 18662306a36Sopenharmony_ci client->dev->dma_parms = client->host->dma_parms; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci return 0; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cifree_syncpt: 19162306a36Sopenharmony_ci host1x_syncpt_put(client->syncpts[0]); 19262306a36Sopenharmony_cifree_channel: 19362306a36Sopenharmony_ci host1x_channel_put(nvdec->channel); 19462306a36Sopenharmony_cidetach: 19562306a36Sopenharmony_ci host1x_client_iommu_detach(client); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci return err; 19862306a36Sopenharmony_ci} 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_cistatic int nvdec_exit(struct host1x_client *client) 20162306a36Sopenharmony_ci{ 20262306a36Sopenharmony_ci struct tegra_drm_client *drm = host1x_to_drm_client(client); 20362306a36Sopenharmony_ci struct drm_device *dev = dev_get_drvdata(client->host); 20462306a36Sopenharmony_ci struct tegra_drm *tegra = dev->dev_private; 20562306a36Sopenharmony_ci struct nvdec *nvdec = to_nvdec(drm); 20662306a36Sopenharmony_ci int err; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci /* avoid a dangling pointer just in case this disappears */ 20962306a36Sopenharmony_ci client->dev->dma_parms = NULL; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci err = tegra_drm_unregister_client(tegra, drm); 21262306a36Sopenharmony_ci if (err < 0) 21362306a36Sopenharmony_ci return err; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci pm_runtime_dont_use_autosuspend(client->dev); 21662306a36Sopenharmony_ci pm_runtime_force_suspend(client->dev); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci host1x_syncpt_put(client->syncpts[0]); 21962306a36Sopenharmony_ci host1x_channel_put(nvdec->channel); 22062306a36Sopenharmony_ci host1x_client_iommu_detach(client); 22162306a36Sopenharmony_ci 22262306a36Sopenharmony_ci nvdec->channel = NULL; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci if (client->group) { 22562306a36Sopenharmony_ci dma_unmap_single(nvdec->dev, nvdec->falcon.firmware.phys, 22662306a36Sopenharmony_ci nvdec->falcon.firmware.size, DMA_TO_DEVICE); 22762306a36Sopenharmony_ci tegra_drm_free(tegra, nvdec->falcon.firmware.size, 22862306a36Sopenharmony_ci nvdec->falcon.firmware.virt, 22962306a36Sopenharmony_ci nvdec->falcon.firmware.iova); 23062306a36Sopenharmony_ci } else { 23162306a36Sopenharmony_ci dma_free_coherent(nvdec->dev, nvdec->falcon.firmware.size, 23262306a36Sopenharmony_ci nvdec->falcon.firmware.virt, 23362306a36Sopenharmony_ci nvdec->falcon.firmware.iova); 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci return 0; 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic const struct host1x_client_ops nvdec_client_ops = { 24062306a36Sopenharmony_ci .init = nvdec_init, 24162306a36Sopenharmony_ci .exit = nvdec_exit, 24262306a36Sopenharmony_ci}; 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_cistatic int nvdec_load_falcon_firmware(struct nvdec *nvdec) 24562306a36Sopenharmony_ci{ 24662306a36Sopenharmony_ci struct host1x_client *client = &nvdec->client.base; 24762306a36Sopenharmony_ci struct tegra_drm *tegra = nvdec->client.drm; 24862306a36Sopenharmony_ci dma_addr_t iova; 24962306a36Sopenharmony_ci size_t size; 25062306a36Sopenharmony_ci void *virt; 25162306a36Sopenharmony_ci int err; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci if (nvdec->falcon.firmware.virt) 25462306a36Sopenharmony_ci return 0; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci err = falcon_read_firmware(&nvdec->falcon, nvdec->config->firmware); 25762306a36Sopenharmony_ci if (err < 0) 25862306a36Sopenharmony_ci return err; 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci size = nvdec->falcon.firmware.size; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci if (!client->group) { 26362306a36Sopenharmony_ci virt = dma_alloc_coherent(nvdec->dev, size, &iova, GFP_KERNEL); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci err = dma_mapping_error(nvdec->dev, iova); 26662306a36Sopenharmony_ci if (err < 0) 26762306a36Sopenharmony_ci return err; 26862306a36Sopenharmony_ci } else { 26962306a36Sopenharmony_ci virt = tegra_drm_alloc(tegra, size, &iova); 27062306a36Sopenharmony_ci if (IS_ERR(virt)) 27162306a36Sopenharmony_ci return PTR_ERR(virt); 27262306a36Sopenharmony_ci } 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci nvdec->falcon.firmware.virt = virt; 27562306a36Sopenharmony_ci nvdec->falcon.firmware.iova = iova; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci err = falcon_load_firmware(&nvdec->falcon); 27862306a36Sopenharmony_ci if (err < 0) 27962306a36Sopenharmony_ci goto cleanup; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci /* 28262306a36Sopenharmony_ci * In this case we have received an IOVA from the shared domain, so we 28362306a36Sopenharmony_ci * need to make sure to get the physical address so that the DMA API 28462306a36Sopenharmony_ci * knows what memory pages to flush the cache for. 28562306a36Sopenharmony_ci */ 28662306a36Sopenharmony_ci if (client->group) { 28762306a36Sopenharmony_ci dma_addr_t phys; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci phys = dma_map_single(nvdec->dev, virt, size, DMA_TO_DEVICE); 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci err = dma_mapping_error(nvdec->dev, phys); 29262306a36Sopenharmony_ci if (err < 0) 29362306a36Sopenharmony_ci goto cleanup; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci nvdec->falcon.firmware.phys = phys; 29662306a36Sopenharmony_ci } 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci return 0; 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_cicleanup: 30162306a36Sopenharmony_ci if (!client->group) 30262306a36Sopenharmony_ci dma_free_coherent(nvdec->dev, size, virt, iova); 30362306a36Sopenharmony_ci else 30462306a36Sopenharmony_ci tegra_drm_free(tegra, size, virt, iova); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci return err; 30762306a36Sopenharmony_ci} 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic __maybe_unused int nvdec_runtime_resume(struct device *dev) 31062306a36Sopenharmony_ci{ 31162306a36Sopenharmony_ci struct nvdec *nvdec = dev_get_drvdata(dev); 31262306a36Sopenharmony_ci int err; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci err = clk_bulk_prepare_enable(nvdec->num_clks, nvdec->clks); 31562306a36Sopenharmony_ci if (err < 0) 31662306a36Sopenharmony_ci return err; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_ci usleep_range(10, 20); 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci if (nvdec->config->has_riscv) { 32162306a36Sopenharmony_ci err = nvdec_boot_riscv(nvdec); 32262306a36Sopenharmony_ci if (err < 0) 32362306a36Sopenharmony_ci goto disable; 32462306a36Sopenharmony_ci } else { 32562306a36Sopenharmony_ci err = nvdec_load_falcon_firmware(nvdec); 32662306a36Sopenharmony_ci if (err < 0) 32762306a36Sopenharmony_ci goto disable; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_ci err = nvdec_boot_falcon(nvdec); 33062306a36Sopenharmony_ci if (err < 0) 33162306a36Sopenharmony_ci goto disable; 33262306a36Sopenharmony_ci } 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci return 0; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_cidisable: 33762306a36Sopenharmony_ci clk_bulk_disable_unprepare(nvdec->num_clks, nvdec->clks); 33862306a36Sopenharmony_ci return err; 33962306a36Sopenharmony_ci} 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_cistatic __maybe_unused int nvdec_runtime_suspend(struct device *dev) 34262306a36Sopenharmony_ci{ 34362306a36Sopenharmony_ci struct nvdec *nvdec = dev_get_drvdata(dev); 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci host1x_channel_stop(nvdec->channel); 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci clk_bulk_disable_unprepare(nvdec->num_clks, nvdec->clks); 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci return 0; 35062306a36Sopenharmony_ci} 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_cistatic int nvdec_open_channel(struct tegra_drm_client *client, 35362306a36Sopenharmony_ci struct tegra_drm_context *context) 35462306a36Sopenharmony_ci{ 35562306a36Sopenharmony_ci struct nvdec *nvdec = to_nvdec(client); 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci context->channel = host1x_channel_get(nvdec->channel); 35862306a36Sopenharmony_ci if (!context->channel) 35962306a36Sopenharmony_ci return -ENOMEM; 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci return 0; 36262306a36Sopenharmony_ci} 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic void nvdec_close_channel(struct tegra_drm_context *context) 36562306a36Sopenharmony_ci{ 36662306a36Sopenharmony_ci host1x_channel_put(context->channel); 36762306a36Sopenharmony_ci} 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_cistatic int nvdec_can_use_memory_ctx(struct tegra_drm_client *client, bool *supported) 37062306a36Sopenharmony_ci{ 37162306a36Sopenharmony_ci *supported = true; 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci return 0; 37462306a36Sopenharmony_ci} 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_cistatic const struct tegra_drm_client_ops nvdec_ops = { 37762306a36Sopenharmony_ci .open_channel = nvdec_open_channel, 37862306a36Sopenharmony_ci .close_channel = nvdec_close_channel, 37962306a36Sopenharmony_ci .submit = tegra_drm_submit, 38062306a36Sopenharmony_ci .get_streamid_offset = tegra_drm_get_streamid_offset_thi, 38162306a36Sopenharmony_ci .can_use_memory_ctx = nvdec_can_use_memory_ctx, 38262306a36Sopenharmony_ci}; 38362306a36Sopenharmony_ci 38462306a36Sopenharmony_ci#define NVIDIA_TEGRA_210_NVDEC_FIRMWARE "nvidia/tegra210/nvdec.bin" 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cistatic const struct nvdec_config nvdec_t210_config = { 38762306a36Sopenharmony_ci .firmware = NVIDIA_TEGRA_210_NVDEC_FIRMWARE, 38862306a36Sopenharmony_ci .version = 0x21, 38962306a36Sopenharmony_ci .supports_sid = false, 39062306a36Sopenharmony_ci}; 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_ci#define NVIDIA_TEGRA_186_NVDEC_FIRMWARE "nvidia/tegra186/nvdec.bin" 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_cistatic const struct nvdec_config nvdec_t186_config = { 39562306a36Sopenharmony_ci .firmware = NVIDIA_TEGRA_186_NVDEC_FIRMWARE, 39662306a36Sopenharmony_ci .version = 0x18, 39762306a36Sopenharmony_ci .supports_sid = true, 39862306a36Sopenharmony_ci}; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci#define NVIDIA_TEGRA_194_NVDEC_FIRMWARE "nvidia/tegra194/nvdec.bin" 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_cistatic const struct nvdec_config nvdec_t194_config = { 40362306a36Sopenharmony_ci .firmware = NVIDIA_TEGRA_194_NVDEC_FIRMWARE, 40462306a36Sopenharmony_ci .version = 0x19, 40562306a36Sopenharmony_ci .supports_sid = true, 40662306a36Sopenharmony_ci}; 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_cistatic const struct nvdec_config nvdec_t234_config = { 40962306a36Sopenharmony_ci .version = 0x23, 41062306a36Sopenharmony_ci .supports_sid = true, 41162306a36Sopenharmony_ci .has_riscv = true, 41262306a36Sopenharmony_ci .has_extra_clocks = true, 41362306a36Sopenharmony_ci}; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_cistatic const struct of_device_id tegra_nvdec_of_match[] = { 41662306a36Sopenharmony_ci { .compatible = "nvidia,tegra210-nvdec", .data = &nvdec_t210_config }, 41762306a36Sopenharmony_ci { .compatible = "nvidia,tegra186-nvdec", .data = &nvdec_t186_config }, 41862306a36Sopenharmony_ci { .compatible = "nvidia,tegra194-nvdec", .data = &nvdec_t194_config }, 41962306a36Sopenharmony_ci { .compatible = "nvidia,tegra234-nvdec", .data = &nvdec_t234_config }, 42062306a36Sopenharmony_ci { }, 42162306a36Sopenharmony_ci}; 42262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra_nvdec_of_match); 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_cistatic int nvdec_probe(struct platform_device *pdev) 42562306a36Sopenharmony_ci{ 42662306a36Sopenharmony_ci struct device *dev = &pdev->dev; 42762306a36Sopenharmony_ci struct host1x_syncpt **syncpts; 42862306a36Sopenharmony_ci struct nvdec *nvdec; 42962306a36Sopenharmony_ci u32 host_class; 43062306a36Sopenharmony_ci int err; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci /* inherit DMA mask from host1x parent */ 43362306a36Sopenharmony_ci err = dma_coerce_mask_and_coherent(dev, *dev->parent->dma_mask); 43462306a36Sopenharmony_ci if (err < 0) { 43562306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to set DMA mask: %d\n", err); 43662306a36Sopenharmony_ci return err; 43762306a36Sopenharmony_ci } 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci nvdec = devm_kzalloc(dev, sizeof(*nvdec), GFP_KERNEL); 44062306a36Sopenharmony_ci if (!nvdec) 44162306a36Sopenharmony_ci return -ENOMEM; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci nvdec->config = of_device_get_match_data(dev); 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci syncpts = devm_kzalloc(dev, sizeof(*syncpts), GFP_KERNEL); 44662306a36Sopenharmony_ci if (!syncpts) 44762306a36Sopenharmony_ci return -ENOMEM; 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci nvdec->regs = devm_platform_get_and_ioremap_resource(pdev, 0, NULL); 45062306a36Sopenharmony_ci if (IS_ERR(nvdec->regs)) 45162306a36Sopenharmony_ci return PTR_ERR(nvdec->regs); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci nvdec->clks[0].id = "nvdec"; 45462306a36Sopenharmony_ci nvdec->num_clks = 1; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci if (nvdec->config->has_extra_clocks) { 45762306a36Sopenharmony_ci nvdec->num_clks = 3; 45862306a36Sopenharmony_ci nvdec->clks[1].id = "fuse"; 45962306a36Sopenharmony_ci nvdec->clks[2].id = "tsec_pka"; 46062306a36Sopenharmony_ci } 46162306a36Sopenharmony_ci 46262306a36Sopenharmony_ci err = devm_clk_bulk_get(dev, nvdec->num_clks, nvdec->clks); 46362306a36Sopenharmony_ci if (err) { 46462306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to get clock(s)\n"); 46562306a36Sopenharmony_ci return err; 46662306a36Sopenharmony_ci } 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci err = clk_set_rate(nvdec->clks[0].clk, ULONG_MAX); 46962306a36Sopenharmony_ci if (err < 0) { 47062306a36Sopenharmony_ci dev_err(&pdev->dev, "failed to set clock rate\n"); 47162306a36Sopenharmony_ci return err; 47262306a36Sopenharmony_ci } 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci err = of_property_read_u32(dev->of_node, "nvidia,host1x-class", &host_class); 47562306a36Sopenharmony_ci if (err < 0) 47662306a36Sopenharmony_ci host_class = HOST1X_CLASS_NVDEC; 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_ci if (nvdec->config->has_riscv) { 47962306a36Sopenharmony_ci struct tegra_mc *mc; 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci mc = devm_tegra_memory_controller_get(dev); 48262306a36Sopenharmony_ci if (IS_ERR(mc)) { 48362306a36Sopenharmony_ci dev_err_probe(dev, PTR_ERR(mc), 48462306a36Sopenharmony_ci "failed to get memory controller handle\n"); 48562306a36Sopenharmony_ci return PTR_ERR(mc); 48662306a36Sopenharmony_ci } 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci err = tegra_mc_get_carveout_info(mc, 1, &nvdec->carveout_base, NULL); 48962306a36Sopenharmony_ci if (err) { 49062306a36Sopenharmony_ci dev_err(dev, "failed to get carveout info: %d\n", err); 49162306a36Sopenharmony_ci return err; 49262306a36Sopenharmony_ci } 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci nvdec->reset = devm_reset_control_get_exclusive_released(dev, "nvdec"); 49562306a36Sopenharmony_ci if (IS_ERR(nvdec->reset)) { 49662306a36Sopenharmony_ci dev_err_probe(dev, PTR_ERR(nvdec->reset), "failed to get reset\n"); 49762306a36Sopenharmony_ci return PTR_ERR(nvdec->reset); 49862306a36Sopenharmony_ci } 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci nvdec->riscv.dev = dev; 50162306a36Sopenharmony_ci nvdec->riscv.regs = nvdec->regs; 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci err = tegra_drm_riscv_read_descriptors(&nvdec->riscv); 50462306a36Sopenharmony_ci if (err < 0) 50562306a36Sopenharmony_ci return err; 50662306a36Sopenharmony_ci } else { 50762306a36Sopenharmony_ci nvdec->falcon.dev = dev; 50862306a36Sopenharmony_ci nvdec->falcon.regs = nvdec->regs; 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci err = falcon_init(&nvdec->falcon); 51162306a36Sopenharmony_ci if (err < 0) 51262306a36Sopenharmony_ci return err; 51362306a36Sopenharmony_ci } 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci platform_set_drvdata(pdev, nvdec); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci INIT_LIST_HEAD(&nvdec->client.base.list); 51862306a36Sopenharmony_ci nvdec->client.base.ops = &nvdec_client_ops; 51962306a36Sopenharmony_ci nvdec->client.base.dev = dev; 52062306a36Sopenharmony_ci nvdec->client.base.class = host_class; 52162306a36Sopenharmony_ci nvdec->client.base.syncpts = syncpts; 52262306a36Sopenharmony_ci nvdec->client.base.num_syncpts = 1; 52362306a36Sopenharmony_ci nvdec->dev = dev; 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci INIT_LIST_HEAD(&nvdec->client.list); 52662306a36Sopenharmony_ci nvdec->client.version = nvdec->config->version; 52762306a36Sopenharmony_ci nvdec->client.ops = &nvdec_ops; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci err = host1x_client_register(&nvdec->client.base); 53062306a36Sopenharmony_ci if (err < 0) { 53162306a36Sopenharmony_ci dev_err(dev, "failed to register host1x client: %d\n", err); 53262306a36Sopenharmony_ci goto exit_falcon; 53362306a36Sopenharmony_ci } 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci pm_runtime_enable(dev); 53662306a36Sopenharmony_ci pm_runtime_use_autosuspend(dev); 53762306a36Sopenharmony_ci pm_runtime_set_autosuspend_delay(dev, 500); 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci return 0; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ciexit_falcon: 54262306a36Sopenharmony_ci falcon_exit(&nvdec->falcon); 54362306a36Sopenharmony_ci 54462306a36Sopenharmony_ci return err; 54562306a36Sopenharmony_ci} 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_cistatic void nvdec_remove(struct platform_device *pdev) 54862306a36Sopenharmony_ci{ 54962306a36Sopenharmony_ci struct nvdec *nvdec = platform_get_drvdata(pdev); 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci pm_runtime_disable(&pdev->dev); 55262306a36Sopenharmony_ci host1x_client_unregister(&nvdec->client.base); 55362306a36Sopenharmony_ci falcon_exit(&nvdec->falcon); 55462306a36Sopenharmony_ci} 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_cistatic const struct dev_pm_ops nvdec_pm_ops = { 55762306a36Sopenharmony_ci SET_RUNTIME_PM_OPS(nvdec_runtime_suspend, nvdec_runtime_resume, NULL) 55862306a36Sopenharmony_ci SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend, 55962306a36Sopenharmony_ci pm_runtime_force_resume) 56062306a36Sopenharmony_ci}; 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_cistruct platform_driver tegra_nvdec_driver = { 56362306a36Sopenharmony_ci .driver = { 56462306a36Sopenharmony_ci .name = "tegra-nvdec", 56562306a36Sopenharmony_ci .of_match_table = tegra_nvdec_of_match, 56662306a36Sopenharmony_ci .pm = &nvdec_pm_ops 56762306a36Sopenharmony_ci }, 56862306a36Sopenharmony_ci .probe = nvdec_probe, 56962306a36Sopenharmony_ci .remove_new = nvdec_remove, 57062306a36Sopenharmony_ci}; 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_ARCH_TEGRA_210_SOC) 57362306a36Sopenharmony_ciMODULE_FIRMWARE(NVIDIA_TEGRA_210_NVDEC_FIRMWARE); 57462306a36Sopenharmony_ci#endif 57562306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_ARCH_TEGRA_186_SOC) 57662306a36Sopenharmony_ciMODULE_FIRMWARE(NVIDIA_TEGRA_186_NVDEC_FIRMWARE); 57762306a36Sopenharmony_ci#endif 57862306a36Sopenharmony_ci#if IS_ENABLED(CONFIG_ARCH_TEGRA_194_SOC) 57962306a36Sopenharmony_ciMODULE_FIRMWARE(NVIDIA_TEGRA_194_NVDEC_FIRMWARE); 58062306a36Sopenharmony_ci#endif 581