162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2013 Avionic Design GmbH
462306a36Sopenharmony_ci * Copyright (C) 2013 NVIDIA Corporation
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/delay.h>
962306a36Sopenharmony_ci#include <linux/host1x.h>
1062306a36Sopenharmony_ci#include <linux/iommu.h>
1162306a36Sopenharmony_ci#include <linux/module.h>
1262306a36Sopenharmony_ci#include <linux/of.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/pm_domain.h>
1562306a36Sopenharmony_ci#include <linux/pm_opp.h>
1662306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1762306a36Sopenharmony_ci#include <linux/reset.h>
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci#include <soc/tegra/common.h>
2062306a36Sopenharmony_ci#include <soc/tegra/pmc.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include "drm.h"
2362306a36Sopenharmony_ci#include "gem.h"
2462306a36Sopenharmony_ci#include "gr3d.h"
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cienum {
2762306a36Sopenharmony_ci	RST_MC,
2862306a36Sopenharmony_ci	RST_GR3D,
2962306a36Sopenharmony_ci	RST_MC2,
3062306a36Sopenharmony_ci	RST_GR3D2,
3162306a36Sopenharmony_ci	RST_GR3D_MAX,
3262306a36Sopenharmony_ci};
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_cistruct gr3d_soc {
3562306a36Sopenharmony_ci	unsigned int version;
3662306a36Sopenharmony_ci	unsigned int num_clocks;
3762306a36Sopenharmony_ci	unsigned int num_resets;
3862306a36Sopenharmony_ci};
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_cistruct gr3d {
4162306a36Sopenharmony_ci	struct tegra_drm_client client;
4262306a36Sopenharmony_ci	struct host1x_channel *channel;
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	const struct gr3d_soc *soc;
4562306a36Sopenharmony_ci	struct clk_bulk_data *clocks;
4662306a36Sopenharmony_ci	unsigned int nclocks;
4762306a36Sopenharmony_ci	struct reset_control_bulk_data resets[RST_GR3D_MAX];
4862306a36Sopenharmony_ci	unsigned int nresets;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	DECLARE_BITMAP(addr_regs, GR3D_NUM_REGS);
5162306a36Sopenharmony_ci};
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_cistatic inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
5462306a36Sopenharmony_ci{
5562306a36Sopenharmony_ci	return container_of(client, struct gr3d, client);
5662306a36Sopenharmony_ci}
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_cistatic int gr3d_init(struct host1x_client *client)
5962306a36Sopenharmony_ci{
6062306a36Sopenharmony_ci	struct tegra_drm_client *drm = host1x_to_drm_client(client);
6162306a36Sopenharmony_ci	struct drm_device *dev = dev_get_drvdata(client->host);
6262306a36Sopenharmony_ci	unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
6362306a36Sopenharmony_ci	struct gr3d *gr3d = to_gr3d(drm);
6462306a36Sopenharmony_ci	int err;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	gr3d->channel = host1x_channel_request(client);
6762306a36Sopenharmony_ci	if (!gr3d->channel)
6862306a36Sopenharmony_ci		return -ENOMEM;
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci	client->syncpts[0] = host1x_syncpt_request(client, flags);
7162306a36Sopenharmony_ci	if (!client->syncpts[0]) {
7262306a36Sopenharmony_ci		err = -ENOMEM;
7362306a36Sopenharmony_ci		dev_err(client->dev, "failed to request syncpoint: %d\n", err);
7462306a36Sopenharmony_ci		goto put;
7562306a36Sopenharmony_ci	}
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci	err = host1x_client_iommu_attach(client);
7862306a36Sopenharmony_ci	if (err < 0) {
7962306a36Sopenharmony_ci		dev_err(client->dev, "failed to attach to domain: %d\n", err);
8062306a36Sopenharmony_ci		goto free;
8162306a36Sopenharmony_ci	}
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	err = tegra_drm_register_client(dev->dev_private, drm);
8462306a36Sopenharmony_ci	if (err < 0) {
8562306a36Sopenharmony_ci		dev_err(client->dev, "failed to register client: %d\n", err);
8662306a36Sopenharmony_ci		goto detach_iommu;
8762306a36Sopenharmony_ci	}
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	return 0;
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_cidetach_iommu:
9262306a36Sopenharmony_ci	host1x_client_iommu_detach(client);
9362306a36Sopenharmony_cifree:
9462306a36Sopenharmony_ci	host1x_syncpt_put(client->syncpts[0]);
9562306a36Sopenharmony_ciput:
9662306a36Sopenharmony_ci	host1x_channel_put(gr3d->channel);
9762306a36Sopenharmony_ci	return err;
9862306a36Sopenharmony_ci}
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_cistatic int gr3d_exit(struct host1x_client *client)
10162306a36Sopenharmony_ci{
10262306a36Sopenharmony_ci	struct tegra_drm_client *drm = host1x_to_drm_client(client);
10362306a36Sopenharmony_ci	struct drm_device *dev = dev_get_drvdata(client->host);
10462306a36Sopenharmony_ci	struct gr3d *gr3d = to_gr3d(drm);
10562306a36Sopenharmony_ci	int err;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	err = tegra_drm_unregister_client(dev->dev_private, drm);
10862306a36Sopenharmony_ci	if (err < 0)
10962306a36Sopenharmony_ci		return err;
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	pm_runtime_dont_use_autosuspend(client->dev);
11262306a36Sopenharmony_ci	pm_runtime_force_suspend(client->dev);
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	host1x_client_iommu_detach(client);
11562306a36Sopenharmony_ci	host1x_syncpt_put(client->syncpts[0]);
11662306a36Sopenharmony_ci	host1x_channel_put(gr3d->channel);
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	gr3d->channel = NULL;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	return 0;
12162306a36Sopenharmony_ci}
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_cistatic const struct host1x_client_ops gr3d_client_ops = {
12462306a36Sopenharmony_ci	.init = gr3d_init,
12562306a36Sopenharmony_ci	.exit = gr3d_exit,
12662306a36Sopenharmony_ci};
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_cistatic int gr3d_open_channel(struct tegra_drm_client *client,
12962306a36Sopenharmony_ci			     struct tegra_drm_context *context)
13062306a36Sopenharmony_ci{
13162306a36Sopenharmony_ci	struct gr3d *gr3d = to_gr3d(client);
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	context->channel = host1x_channel_get(gr3d->channel);
13462306a36Sopenharmony_ci	if (!context->channel)
13562306a36Sopenharmony_ci		return -ENOMEM;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	return 0;
13862306a36Sopenharmony_ci}
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_cistatic void gr3d_close_channel(struct tegra_drm_context *context)
14162306a36Sopenharmony_ci{
14262306a36Sopenharmony_ci	host1x_channel_put(context->channel);
14362306a36Sopenharmony_ci}
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cistatic int gr3d_is_addr_reg(struct device *dev, u32 class, u32 offset)
14662306a36Sopenharmony_ci{
14762306a36Sopenharmony_ci	struct gr3d *gr3d = dev_get_drvdata(dev);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	switch (class) {
15062306a36Sopenharmony_ci	case HOST1X_CLASS_HOST1X:
15162306a36Sopenharmony_ci		if (offset == 0x2b)
15262306a36Sopenharmony_ci			return 1;
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci		break;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	case HOST1X_CLASS_GR3D:
15762306a36Sopenharmony_ci		if (offset >= GR3D_NUM_REGS)
15862306a36Sopenharmony_ci			break;
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci		if (test_bit(offset, gr3d->addr_regs))
16162306a36Sopenharmony_ci			return 1;
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci		break;
16462306a36Sopenharmony_ci	}
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	return 0;
16762306a36Sopenharmony_ci}
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_cistatic const struct tegra_drm_client_ops gr3d_ops = {
17062306a36Sopenharmony_ci	.open_channel = gr3d_open_channel,
17162306a36Sopenharmony_ci	.close_channel = gr3d_close_channel,
17262306a36Sopenharmony_ci	.is_addr_reg = gr3d_is_addr_reg,
17362306a36Sopenharmony_ci	.submit = tegra_drm_submit,
17462306a36Sopenharmony_ci};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_cistatic const struct gr3d_soc tegra20_gr3d_soc = {
17762306a36Sopenharmony_ci	.version = 0x20,
17862306a36Sopenharmony_ci	.num_clocks = 1,
17962306a36Sopenharmony_ci	.num_resets = 2,
18062306a36Sopenharmony_ci};
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic const struct gr3d_soc tegra30_gr3d_soc = {
18362306a36Sopenharmony_ci	.version = 0x30,
18462306a36Sopenharmony_ci	.num_clocks = 2,
18562306a36Sopenharmony_ci	.num_resets = 4,
18662306a36Sopenharmony_ci};
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistatic const struct gr3d_soc tegra114_gr3d_soc = {
18962306a36Sopenharmony_ci	.version = 0x35,
19062306a36Sopenharmony_ci	.num_clocks = 1,
19162306a36Sopenharmony_ci	.num_resets = 2,
19262306a36Sopenharmony_ci};
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_cistatic const struct of_device_id tegra_gr3d_match[] = {
19562306a36Sopenharmony_ci	{ .compatible = "nvidia,tegra114-gr3d", .data = &tegra114_gr3d_soc },
19662306a36Sopenharmony_ci	{ .compatible = "nvidia,tegra30-gr3d", .data = &tegra30_gr3d_soc },
19762306a36Sopenharmony_ci	{ .compatible = "nvidia,tegra20-gr3d", .data = &tegra20_gr3d_soc },
19862306a36Sopenharmony_ci	{ }
19962306a36Sopenharmony_ci};
20062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tegra_gr3d_match);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic const u32 gr3d_addr_regs[] = {
20362306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 0),
20462306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 1),
20562306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 2),
20662306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 3),
20762306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 4),
20862306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 5),
20962306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 6),
21062306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 7),
21162306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 8),
21262306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE( 9),
21362306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE(10),
21462306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE(11),
21562306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE(12),
21662306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE(13),
21762306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE(14),
21862306a36Sopenharmony_ci	GR3D_IDX_ATTRIBUTE(15),
21962306a36Sopenharmony_ci	GR3D_IDX_INDEX_BASE,
22062306a36Sopenharmony_ci	GR3D_QR_ZTAG_ADDR,
22162306a36Sopenharmony_ci	GR3D_QR_CTAG_ADDR,
22262306a36Sopenharmony_ci	GR3D_QR_CZ_ADDR,
22362306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 0),
22462306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 1),
22562306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 2),
22662306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 3),
22762306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 4),
22862306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 5),
22962306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 6),
23062306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 7),
23162306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 8),
23262306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR( 9),
23362306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR(10),
23462306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR(11),
23562306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR(12),
23662306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR(13),
23762306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR(14),
23862306a36Sopenharmony_ci	GR3D_TEX_TEX_ADDR(15),
23962306a36Sopenharmony_ci	GR3D_DW_MEMORY_OUTPUT_ADDRESS,
24062306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 0),
24162306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 1),
24262306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 2),
24362306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 3),
24462306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 4),
24562306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 5),
24662306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 6),
24762306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 7),
24862306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 8),
24962306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR( 9),
25062306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR(10),
25162306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR(11),
25262306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR(12),
25362306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR(13),
25462306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR(14),
25562306a36Sopenharmony_ci	GR3D_GLOBAL_SURFADDR(15),
25662306a36Sopenharmony_ci	GR3D_GLOBAL_SPILLSURFADDR,
25762306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 0),
25862306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 1),
25962306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 2),
26062306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 3),
26162306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 4),
26262306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 5),
26362306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 6),
26462306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 7),
26562306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 8),
26662306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR( 9),
26762306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR(10),
26862306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR(11),
26962306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR(12),
27062306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR(13),
27162306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR(14),
27262306a36Sopenharmony_ci	GR3D_GLOBAL_SURFOVERADDR(15),
27362306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 0),
27462306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 1),
27562306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 2),
27662306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 3),
27762306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 4),
27862306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 5),
27962306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 6),
28062306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 7),
28162306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 8),
28262306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR( 9),
28362306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR(10),
28462306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR(11),
28562306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR(12),
28662306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR(13),
28762306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR(14),
28862306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP01SURFADDR(15),
28962306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 0),
29062306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 1),
29162306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 2),
29262306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 3),
29362306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 4),
29462306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 5),
29562306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 6),
29662306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 7),
29762306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 8),
29862306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR( 9),
29962306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR(10),
30062306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR(11),
30162306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR(12),
30262306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR(13),
30362306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR(14),
30462306a36Sopenharmony_ci	GR3D_GLOBAL_SAMP23SURFADDR(15),
30562306a36Sopenharmony_ci};
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_cistatic int gr3d_power_up_legacy_domain(struct device *dev, const char *name,
30862306a36Sopenharmony_ci				       unsigned int id)
30962306a36Sopenharmony_ci{
31062306a36Sopenharmony_ci	struct gr3d *gr3d = dev_get_drvdata(dev);
31162306a36Sopenharmony_ci	struct reset_control *reset;
31262306a36Sopenharmony_ci	struct clk *clk;
31362306a36Sopenharmony_ci	unsigned int i;
31462306a36Sopenharmony_ci	int err;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	/*
31762306a36Sopenharmony_ci	 * Tegra20 device-tree doesn't specify 3d clock name and there is only
31862306a36Sopenharmony_ci	 * one clock for Tegra20. Tegra30+ device-trees always specified names
31962306a36Sopenharmony_ci	 * for the clocks.
32062306a36Sopenharmony_ci	 */
32162306a36Sopenharmony_ci	if (gr3d->nclocks == 1) {
32262306a36Sopenharmony_ci		if (id == TEGRA_POWERGATE_3D1)
32362306a36Sopenharmony_ci			return 0;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci		clk = gr3d->clocks[0].clk;
32662306a36Sopenharmony_ci	} else {
32762306a36Sopenharmony_ci		for (i = 0; i < gr3d->nclocks; i++) {
32862306a36Sopenharmony_ci			if (WARN_ON(!gr3d->clocks[i].id))
32962306a36Sopenharmony_ci				continue;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci			if (!strcmp(gr3d->clocks[i].id, name)) {
33262306a36Sopenharmony_ci				clk = gr3d->clocks[i].clk;
33362306a36Sopenharmony_ci				break;
33462306a36Sopenharmony_ci			}
33562306a36Sopenharmony_ci		}
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci		if (WARN_ON(i == gr3d->nclocks))
33862306a36Sopenharmony_ci			return -EINVAL;
33962306a36Sopenharmony_ci	}
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_ci	/*
34262306a36Sopenharmony_ci	 * We use array of resets, which includes MC resets, and MC
34362306a36Sopenharmony_ci	 * reset shouldn't be asserted while hardware is gated because
34462306a36Sopenharmony_ci	 * MC flushing will fail for gated hardware. Hence for legacy
34562306a36Sopenharmony_ci	 * PD we request the individual reset separately.
34662306a36Sopenharmony_ci	 */
34762306a36Sopenharmony_ci	reset = reset_control_get_exclusive_released(dev, name);
34862306a36Sopenharmony_ci	if (IS_ERR(reset))
34962306a36Sopenharmony_ci		return PTR_ERR(reset);
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	err = reset_control_acquire(reset);
35262306a36Sopenharmony_ci	if (err) {
35362306a36Sopenharmony_ci		dev_err(dev, "failed to acquire %s reset: %d\n", name, err);
35462306a36Sopenharmony_ci	} else {
35562306a36Sopenharmony_ci		err = tegra_powergate_sequence_power_up(id, clk, reset);
35662306a36Sopenharmony_ci		reset_control_release(reset);
35762306a36Sopenharmony_ci	}
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	reset_control_put(reset);
36062306a36Sopenharmony_ci	if (err)
36162306a36Sopenharmony_ci		return err;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	/*
36462306a36Sopenharmony_ci	 * tegra_powergate_sequence_power_up() leaves clocks enabled,
36562306a36Sopenharmony_ci	 * while GENPD not. Hence keep clock-enable balanced.
36662306a36Sopenharmony_ci	 */
36762306a36Sopenharmony_ci	clk_disable_unprepare(clk);
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	return 0;
37062306a36Sopenharmony_ci}
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_cistatic void gr3d_del_link(void *link)
37362306a36Sopenharmony_ci{
37462306a36Sopenharmony_ci	device_link_del(link);
37562306a36Sopenharmony_ci}
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic int gr3d_init_power(struct device *dev, struct gr3d *gr3d)
37862306a36Sopenharmony_ci{
37962306a36Sopenharmony_ci	static const char * const opp_genpd_names[] = { "3d0", "3d1", NULL };
38062306a36Sopenharmony_ci	const u32 link_flags = DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME;
38162306a36Sopenharmony_ci	struct device **opp_virt_devs, *pd_dev;
38262306a36Sopenharmony_ci	struct device_link *link;
38362306a36Sopenharmony_ci	unsigned int i;
38462306a36Sopenharmony_ci	int err;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	err = of_count_phandle_with_args(dev->of_node, "power-domains",
38762306a36Sopenharmony_ci					 "#power-domain-cells");
38862306a36Sopenharmony_ci	if (err < 0) {
38962306a36Sopenharmony_ci		if (err != -ENOENT)
39062306a36Sopenharmony_ci			return err;
39162306a36Sopenharmony_ci
39262306a36Sopenharmony_ci		/*
39362306a36Sopenharmony_ci		 * Older device-trees don't use GENPD. In this case we should
39462306a36Sopenharmony_ci		 * toggle power domain manually.
39562306a36Sopenharmony_ci		 */
39662306a36Sopenharmony_ci		err = gr3d_power_up_legacy_domain(dev, "3d",
39762306a36Sopenharmony_ci						  TEGRA_POWERGATE_3D);
39862306a36Sopenharmony_ci		if (err)
39962306a36Sopenharmony_ci			return err;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci		err = gr3d_power_up_legacy_domain(dev, "3d2",
40262306a36Sopenharmony_ci						  TEGRA_POWERGATE_3D1);
40362306a36Sopenharmony_ci		if (err)
40462306a36Sopenharmony_ci			return err;
40562306a36Sopenharmony_ci
40662306a36Sopenharmony_ci		return 0;
40762306a36Sopenharmony_ci	}
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_ci	/*
41062306a36Sopenharmony_ci	 * The PM domain core automatically attaches a single power domain,
41162306a36Sopenharmony_ci	 * otherwise it skips attaching completely. We have a single domain
41262306a36Sopenharmony_ci	 * on Tegra20 and two domains on Tegra30+.
41362306a36Sopenharmony_ci	 */
41462306a36Sopenharmony_ci	if (dev->pm_domain)
41562306a36Sopenharmony_ci		return 0;
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	err = devm_pm_opp_attach_genpd(dev, opp_genpd_names, &opp_virt_devs);
41862306a36Sopenharmony_ci	if (err)
41962306a36Sopenharmony_ci		return err;
42062306a36Sopenharmony_ci
42162306a36Sopenharmony_ci	for (i = 0; opp_genpd_names[i]; i++) {
42262306a36Sopenharmony_ci		pd_dev = opp_virt_devs[i];
42362306a36Sopenharmony_ci		if (!pd_dev) {
42462306a36Sopenharmony_ci			dev_err(dev, "failed to get %s power domain\n",
42562306a36Sopenharmony_ci				opp_genpd_names[i]);
42662306a36Sopenharmony_ci			return -EINVAL;
42762306a36Sopenharmony_ci		}
42862306a36Sopenharmony_ci
42962306a36Sopenharmony_ci		link = device_link_add(dev, pd_dev, link_flags);
43062306a36Sopenharmony_ci		if (!link) {
43162306a36Sopenharmony_ci			dev_err(dev, "failed to link to %s\n", dev_name(pd_dev));
43262306a36Sopenharmony_ci			return -EINVAL;
43362306a36Sopenharmony_ci		}
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci		err = devm_add_action_or_reset(dev, gr3d_del_link, link);
43662306a36Sopenharmony_ci		if (err)
43762306a36Sopenharmony_ci			return err;
43862306a36Sopenharmony_ci	}
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	return 0;
44162306a36Sopenharmony_ci}
44262306a36Sopenharmony_ci
44362306a36Sopenharmony_cistatic int gr3d_get_clocks(struct device *dev, struct gr3d *gr3d)
44462306a36Sopenharmony_ci{
44562306a36Sopenharmony_ci	int err;
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	err = devm_clk_bulk_get_all(dev, &gr3d->clocks);
44862306a36Sopenharmony_ci	if (err < 0) {
44962306a36Sopenharmony_ci		dev_err(dev, "failed to get clock: %d\n", err);
45062306a36Sopenharmony_ci		return err;
45162306a36Sopenharmony_ci	}
45262306a36Sopenharmony_ci	gr3d->nclocks = err;
45362306a36Sopenharmony_ci
45462306a36Sopenharmony_ci	if (gr3d->nclocks != gr3d->soc->num_clocks) {
45562306a36Sopenharmony_ci		dev_err(dev, "invalid number of clocks: %u\n", gr3d->nclocks);
45662306a36Sopenharmony_ci		return -ENOENT;
45762306a36Sopenharmony_ci	}
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	return 0;
46062306a36Sopenharmony_ci}
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_cistatic int gr3d_get_resets(struct device *dev, struct gr3d *gr3d)
46362306a36Sopenharmony_ci{
46462306a36Sopenharmony_ci	int err;
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	gr3d->resets[RST_MC].id = "mc";
46762306a36Sopenharmony_ci	gr3d->resets[RST_MC2].id = "mc2";
46862306a36Sopenharmony_ci	gr3d->resets[RST_GR3D].id = "3d";
46962306a36Sopenharmony_ci	gr3d->resets[RST_GR3D2].id = "3d2";
47062306a36Sopenharmony_ci	gr3d->nresets = gr3d->soc->num_resets;
47162306a36Sopenharmony_ci
47262306a36Sopenharmony_ci	err = devm_reset_control_bulk_get_optional_exclusive_released(
47362306a36Sopenharmony_ci				dev, gr3d->nresets, gr3d->resets);
47462306a36Sopenharmony_ci	if (err) {
47562306a36Sopenharmony_ci		dev_err(dev, "failed to get reset: %d\n", err);
47662306a36Sopenharmony_ci		return err;
47762306a36Sopenharmony_ci	}
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci	if (WARN_ON(!gr3d->resets[RST_GR3D].rstc) ||
48062306a36Sopenharmony_ci	    WARN_ON(!gr3d->resets[RST_GR3D2].rstc && gr3d->nresets == 4))
48162306a36Sopenharmony_ci		return -ENOENT;
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci	return 0;
48462306a36Sopenharmony_ci}
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_cistatic int gr3d_probe(struct platform_device *pdev)
48762306a36Sopenharmony_ci{
48862306a36Sopenharmony_ci	struct host1x_syncpt **syncpts;
48962306a36Sopenharmony_ci	struct gr3d *gr3d;
49062306a36Sopenharmony_ci	unsigned int i;
49162306a36Sopenharmony_ci	int err;
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_ci	gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
49462306a36Sopenharmony_ci	if (!gr3d)
49562306a36Sopenharmony_ci		return -ENOMEM;
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_ci	platform_set_drvdata(pdev, gr3d);
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	gr3d->soc = of_device_get_match_data(&pdev->dev);
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_ci	syncpts = devm_kzalloc(&pdev->dev, sizeof(*syncpts), GFP_KERNEL);
50262306a36Sopenharmony_ci	if (!syncpts)
50362306a36Sopenharmony_ci		return -ENOMEM;
50462306a36Sopenharmony_ci
50562306a36Sopenharmony_ci	err = gr3d_get_clocks(&pdev->dev, gr3d);
50662306a36Sopenharmony_ci	if (err)
50762306a36Sopenharmony_ci		return err;
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	err = gr3d_get_resets(&pdev->dev, gr3d);
51062306a36Sopenharmony_ci	if (err)
51162306a36Sopenharmony_ci		return err;
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci	err = gr3d_init_power(&pdev->dev, gr3d);
51462306a36Sopenharmony_ci	if (err)
51562306a36Sopenharmony_ci		return err;
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	INIT_LIST_HEAD(&gr3d->client.base.list);
51862306a36Sopenharmony_ci	gr3d->client.base.ops = &gr3d_client_ops;
51962306a36Sopenharmony_ci	gr3d->client.base.dev = &pdev->dev;
52062306a36Sopenharmony_ci	gr3d->client.base.class = HOST1X_CLASS_GR3D;
52162306a36Sopenharmony_ci	gr3d->client.base.syncpts = syncpts;
52262306a36Sopenharmony_ci	gr3d->client.base.num_syncpts = 1;
52362306a36Sopenharmony_ci
52462306a36Sopenharmony_ci	INIT_LIST_HEAD(&gr3d->client.list);
52562306a36Sopenharmony_ci	gr3d->client.version = gr3d->soc->version;
52662306a36Sopenharmony_ci	gr3d->client.ops = &gr3d_ops;
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ci	err = devm_tegra_core_dev_init_opp_table_common(&pdev->dev);
52962306a36Sopenharmony_ci	if (err)
53062306a36Sopenharmony_ci		return err;
53162306a36Sopenharmony_ci
53262306a36Sopenharmony_ci	err = host1x_client_register(&gr3d->client.base);
53362306a36Sopenharmony_ci	if (err < 0) {
53462306a36Sopenharmony_ci		dev_err(&pdev->dev, "failed to register host1x client: %d\n",
53562306a36Sopenharmony_ci			err);
53662306a36Sopenharmony_ci		return err;
53762306a36Sopenharmony_ci	}
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	/* initialize address register map */
54062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(gr3d_addr_regs); i++)
54162306a36Sopenharmony_ci		set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_ci	return 0;
54462306a36Sopenharmony_ci}
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic void gr3d_remove(struct platform_device *pdev)
54762306a36Sopenharmony_ci{
54862306a36Sopenharmony_ci	struct gr3d *gr3d = platform_get_drvdata(pdev);
54962306a36Sopenharmony_ci
55062306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
55162306a36Sopenharmony_ci	host1x_client_unregister(&gr3d->client.base);
55262306a36Sopenharmony_ci}
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_cistatic int __maybe_unused gr3d_runtime_suspend(struct device *dev)
55562306a36Sopenharmony_ci{
55662306a36Sopenharmony_ci	struct gr3d *gr3d = dev_get_drvdata(dev);
55762306a36Sopenharmony_ci	int err;
55862306a36Sopenharmony_ci
55962306a36Sopenharmony_ci	host1x_channel_stop(gr3d->channel);
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_ci	err = reset_control_bulk_assert(gr3d->nresets, gr3d->resets);
56262306a36Sopenharmony_ci	if (err) {
56362306a36Sopenharmony_ci		dev_err(dev, "failed to assert reset: %d\n", err);
56462306a36Sopenharmony_ci		return err;
56562306a36Sopenharmony_ci	}
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	usleep_range(10, 20);
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	/*
57062306a36Sopenharmony_ci	 * Older device-trees don't specify MC resets and power-gating can't
57162306a36Sopenharmony_ci	 * be done safely in that case. Hence we will keep the power ungated
57262306a36Sopenharmony_ci	 * for older DTBs. For newer DTBs, GENPD will perform the power-gating.
57362306a36Sopenharmony_ci	 */
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	clk_bulk_disable_unprepare(gr3d->nclocks, gr3d->clocks);
57662306a36Sopenharmony_ci	reset_control_bulk_release(gr3d->nresets, gr3d->resets);
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	return 0;
57962306a36Sopenharmony_ci}
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistatic int __maybe_unused gr3d_runtime_resume(struct device *dev)
58262306a36Sopenharmony_ci{
58362306a36Sopenharmony_ci	struct gr3d *gr3d = dev_get_drvdata(dev);
58462306a36Sopenharmony_ci	int err;
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_ci	err = reset_control_bulk_acquire(gr3d->nresets, gr3d->resets);
58762306a36Sopenharmony_ci	if (err) {
58862306a36Sopenharmony_ci		dev_err(dev, "failed to acquire reset: %d\n", err);
58962306a36Sopenharmony_ci		return err;
59062306a36Sopenharmony_ci	}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_ci	err = clk_bulk_prepare_enable(gr3d->nclocks, gr3d->clocks);
59362306a36Sopenharmony_ci	if (err) {
59462306a36Sopenharmony_ci		dev_err(dev, "failed to enable clock: %d\n", err);
59562306a36Sopenharmony_ci		goto release_reset;
59662306a36Sopenharmony_ci	}
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ci	err = reset_control_bulk_deassert(gr3d->nresets, gr3d->resets);
59962306a36Sopenharmony_ci	if (err) {
60062306a36Sopenharmony_ci		dev_err(dev, "failed to deassert reset: %d\n", err);
60162306a36Sopenharmony_ci		goto disable_clk;
60262306a36Sopenharmony_ci	}
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	pm_runtime_enable(dev);
60562306a36Sopenharmony_ci	pm_runtime_use_autosuspend(dev);
60662306a36Sopenharmony_ci	pm_runtime_set_autosuspend_delay(dev, 500);
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	return 0;
60962306a36Sopenharmony_ci
61062306a36Sopenharmony_cidisable_clk:
61162306a36Sopenharmony_ci	clk_bulk_disable_unprepare(gr3d->nclocks, gr3d->clocks);
61262306a36Sopenharmony_cirelease_reset:
61362306a36Sopenharmony_ci	reset_control_bulk_release(gr3d->nresets, gr3d->resets);
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	return err;
61662306a36Sopenharmony_ci}
61762306a36Sopenharmony_ci
61862306a36Sopenharmony_cistatic const struct dev_pm_ops tegra_gr3d_pm = {
61962306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(gr3d_runtime_suspend, gr3d_runtime_resume, NULL)
62062306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
62162306a36Sopenharmony_ci				pm_runtime_force_resume)
62262306a36Sopenharmony_ci};
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cistruct platform_driver tegra_gr3d_driver = {
62562306a36Sopenharmony_ci	.driver = {
62662306a36Sopenharmony_ci		.name = "tegra-gr3d",
62762306a36Sopenharmony_ci		.of_match_table = tegra_gr3d_match,
62862306a36Sopenharmony_ci		.pm = &tegra_gr3d_pm,
62962306a36Sopenharmony_ci	},
63062306a36Sopenharmony_ci	.probe = gr3d_probe,
63162306a36Sopenharmony_ci	.remove_new = gr3d_remove,
63262306a36Sopenharmony_ci};
633