162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2018 Jernej Skrabec <jernej.skrabec@siol.net>
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/delay.h>
762306a36Sopenharmony_ci#include <linux/of.h>
862306a36Sopenharmony_ci#include <linux/of_platform.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci#include "sun8i_dw_hdmi.h"
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci/*
1462306a36Sopenharmony_ci * Address can be actually any value. Here is set to same value as
1562306a36Sopenharmony_ci * it is set in BSP driver.
1662306a36Sopenharmony_ci */
1762306a36Sopenharmony_ci#define I2C_ADDR	0x69
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_cistatic const struct dw_hdmi_mpll_config sun50i_h6_mpll_cfg[] = {
2062306a36Sopenharmony_ci	{
2162306a36Sopenharmony_ci		30666000, {
2262306a36Sopenharmony_ci			{ 0x00b3, 0x0000 },
2362306a36Sopenharmony_ci			{ 0x2153, 0x0000 },
2462306a36Sopenharmony_ci			{ 0x40f3, 0x0000 },
2562306a36Sopenharmony_ci		},
2662306a36Sopenharmony_ci	},  {
2762306a36Sopenharmony_ci		36800000, {
2862306a36Sopenharmony_ci			{ 0x00b3, 0x0000 },
2962306a36Sopenharmony_ci			{ 0x2153, 0x0000 },
3062306a36Sopenharmony_ci			{ 0x40a2, 0x0001 },
3162306a36Sopenharmony_ci		},
3262306a36Sopenharmony_ci	},  {
3362306a36Sopenharmony_ci		46000000, {
3462306a36Sopenharmony_ci			{ 0x00b3, 0x0000 },
3562306a36Sopenharmony_ci			{ 0x2142, 0x0001 },
3662306a36Sopenharmony_ci			{ 0x40a2, 0x0001 },
3762306a36Sopenharmony_ci		},
3862306a36Sopenharmony_ci	},  {
3962306a36Sopenharmony_ci		61333000, {
4062306a36Sopenharmony_ci			{ 0x0072, 0x0001 },
4162306a36Sopenharmony_ci			{ 0x2142, 0x0001 },
4262306a36Sopenharmony_ci			{ 0x40a2, 0x0001 },
4362306a36Sopenharmony_ci		},
4462306a36Sopenharmony_ci	},  {
4562306a36Sopenharmony_ci		73600000, {
4662306a36Sopenharmony_ci			{ 0x0072, 0x0001 },
4762306a36Sopenharmony_ci			{ 0x2142, 0x0001 },
4862306a36Sopenharmony_ci			{ 0x4061, 0x0002 },
4962306a36Sopenharmony_ci		},
5062306a36Sopenharmony_ci	},  {
5162306a36Sopenharmony_ci		92000000, {
5262306a36Sopenharmony_ci			{ 0x0072, 0x0001 },
5362306a36Sopenharmony_ci			{ 0x2145, 0x0002 },
5462306a36Sopenharmony_ci			{ 0x4061, 0x0002 },
5562306a36Sopenharmony_ci		},
5662306a36Sopenharmony_ci	},  {
5762306a36Sopenharmony_ci		122666000, {
5862306a36Sopenharmony_ci			{ 0x0051, 0x0002 },
5962306a36Sopenharmony_ci			{ 0x2145, 0x0002 },
6062306a36Sopenharmony_ci			{ 0x4061, 0x0002 },
6162306a36Sopenharmony_ci		},
6262306a36Sopenharmony_ci	},  {
6362306a36Sopenharmony_ci		147200000, {
6462306a36Sopenharmony_ci			{ 0x0051, 0x0002 },
6562306a36Sopenharmony_ci			{ 0x2145, 0x0002 },
6662306a36Sopenharmony_ci			{ 0x4064, 0x0003 },
6762306a36Sopenharmony_ci		},
6862306a36Sopenharmony_ci	},  {
6962306a36Sopenharmony_ci		184000000, {
7062306a36Sopenharmony_ci			{ 0x0051, 0x0002 },
7162306a36Sopenharmony_ci			{ 0x214c, 0x0003 },
7262306a36Sopenharmony_ci			{ 0x4064, 0x0003 },
7362306a36Sopenharmony_ci		},
7462306a36Sopenharmony_ci	},  {
7562306a36Sopenharmony_ci		226666000, {
7662306a36Sopenharmony_ci			{ 0x0040, 0x0003 },
7762306a36Sopenharmony_ci			{ 0x214c, 0x0003 },
7862306a36Sopenharmony_ci			{ 0x4064, 0x0003 },
7962306a36Sopenharmony_ci		},
8062306a36Sopenharmony_ci	},  {
8162306a36Sopenharmony_ci		272000000, {
8262306a36Sopenharmony_ci			{ 0x0040, 0x0003 },
8362306a36Sopenharmony_ci			{ 0x214c, 0x0003 },
8462306a36Sopenharmony_ci			{ 0x5a64, 0x0003 },
8562306a36Sopenharmony_ci		},
8662306a36Sopenharmony_ci	},  {
8762306a36Sopenharmony_ci		340000000, {
8862306a36Sopenharmony_ci			{ 0x0040, 0x0003 },
8962306a36Sopenharmony_ci			{ 0x3b4c, 0x0003 },
9062306a36Sopenharmony_ci			{ 0x5a64, 0x0003 },
9162306a36Sopenharmony_ci		},
9262306a36Sopenharmony_ci	},  {
9362306a36Sopenharmony_ci		594000000, {
9462306a36Sopenharmony_ci			{ 0x1a40, 0x0003 },
9562306a36Sopenharmony_ci			{ 0x3b4c, 0x0003 },
9662306a36Sopenharmony_ci			{ 0x5a64, 0x0003 },
9762306a36Sopenharmony_ci		},
9862306a36Sopenharmony_ci	}, {
9962306a36Sopenharmony_ci		~0UL, {
10062306a36Sopenharmony_ci			{ 0x0000, 0x0000 },
10162306a36Sopenharmony_ci			{ 0x0000, 0x0000 },
10262306a36Sopenharmony_ci			{ 0x0000, 0x0000 },
10362306a36Sopenharmony_ci		},
10462306a36Sopenharmony_ci	}
10562306a36Sopenharmony_ci};
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_cistatic const struct dw_hdmi_curr_ctrl sun50i_h6_cur_ctr[] = {
10862306a36Sopenharmony_ci	/* pixelclk    bpp8    bpp10   bpp12 */
10962306a36Sopenharmony_ci	{ 27000000,  { 0x0012, 0x0000, 0x0000 }, },
11062306a36Sopenharmony_ci	{ 74250000,  { 0x0013, 0x001a, 0x001b }, },
11162306a36Sopenharmony_ci	{ 148500000, { 0x0019, 0x0033, 0x0034 }, },
11262306a36Sopenharmony_ci	{ 297000000, { 0x0019, 0x001b, 0x001b }, },
11362306a36Sopenharmony_ci	{ 594000000, { 0x0010, 0x001b, 0x001b }, },
11462306a36Sopenharmony_ci	{ ~0UL,      { 0x0000, 0x0000, 0x0000 }, }
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct dw_hdmi_phy_config sun50i_h6_phy_config[] = {
11862306a36Sopenharmony_ci	/*pixelclk   symbol   term   vlev*/
11962306a36Sopenharmony_ci	{ 27000000,  0x8009, 0x0007, 0x02b0 },
12062306a36Sopenharmony_ci	{ 74250000,  0x8009, 0x0006, 0x022d },
12162306a36Sopenharmony_ci	{ 148500000, 0x8029, 0x0006, 0x0270 },
12262306a36Sopenharmony_ci	{ 297000000, 0x8039, 0x0005, 0x01ab },
12362306a36Sopenharmony_ci	{ 594000000, 0x8029, 0x0000, 0x008a },
12462306a36Sopenharmony_ci	{ ~0UL,	     0x0000, 0x0000, 0x0000}
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic void sun8i_hdmi_phy_set_polarity(struct sun8i_hdmi_phy *phy,
12862306a36Sopenharmony_ci					const struct drm_display_mode *mode)
12962306a36Sopenharmony_ci{
13062306a36Sopenharmony_ci	u32 val = 0;
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
13362306a36Sopenharmony_ci		val |= SUN8I_HDMI_PHY_DBG_CTRL_POL_NHSYNC;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
13662306a36Sopenharmony_ci		val |= SUN8I_HDMI_PHY_DBG_CTRL_POL_NVSYNC;
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_DBG_CTRL_REG,
13962306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_DBG_CTRL_POL_MASK, val);
14062306a36Sopenharmony_ci};
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_cistatic int sun8i_a83t_hdmi_phy_config(struct dw_hdmi *hdmi, void *data,
14362306a36Sopenharmony_ci				      const struct drm_display_info *display,
14462306a36Sopenharmony_ci				      const struct drm_display_mode *mode)
14562306a36Sopenharmony_ci{
14662306a36Sopenharmony_ci	unsigned int clk_rate = mode->crtc_clock * 1000;
14762306a36Sopenharmony_ci	struct sun8i_hdmi_phy *phy = data;
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	sun8i_hdmi_phy_set_polarity(phy, mode);
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_REXT_CTRL_REG,
15262306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN,
15362306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN);
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	/* power down */
15662306a36Sopenharmony_ci	dw_hdmi_phy_gen2_txpwron(hdmi, 0);
15762306a36Sopenharmony_ci	dw_hdmi_phy_gen2_pddq(hdmi, 1);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	dw_hdmi_phy_gen2_reset(hdmi);
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	dw_hdmi_phy_gen2_pddq(hdmi, 0);
16262306a36Sopenharmony_ci
16362306a36Sopenharmony_ci	dw_hdmi_phy_i2c_set_addr(hdmi, I2C_ADDR);
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	/*
16662306a36Sopenharmony_ci	 * Values are taken from BSP HDMI driver. Although AW didn't
16762306a36Sopenharmony_ci	 * release any documentation, explanation of this values can
16862306a36Sopenharmony_ci	 * be found in i.MX 6Dual/6Quad Reference Manual.
16962306a36Sopenharmony_ci	 */
17062306a36Sopenharmony_ci	if (clk_rate <= 27000000) {
17162306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x01e0, 0x06);
17262306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x15);
17362306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x08da, 0x10);
17462306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0007, 0x19);
17562306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0318, 0x0e);
17662306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x8009, 0x09);
17762306a36Sopenharmony_ci	} else if (clk_rate <= 74250000) {
17862306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0540, 0x06);
17962306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0005, 0x15);
18062306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x10);
18162306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0007, 0x19);
18262306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x02b5, 0x0e);
18362306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x8009, 0x09);
18462306a36Sopenharmony_ci	} else if (clk_rate <= 148500000) {
18562306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x04a0, 0x06);
18662306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x000a, 0x15);
18762306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x10);
18862306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0002, 0x19);
18962306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0021, 0x0e);
19062306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x8029, 0x09);
19162306a36Sopenharmony_ci	} else {
19262306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x06);
19362306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x000f, 0x15);
19462306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x10);
19562306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0002, 0x19);
19662306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x0e);
19762306a36Sopenharmony_ci		dw_hdmi_phy_i2c_write(hdmi, 0x802b, 0x09);
19862306a36Sopenharmony_ci	}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x1e);
20162306a36Sopenharmony_ci	dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x13);
20262306a36Sopenharmony_ci	dw_hdmi_phy_i2c_write(hdmi, 0x0000, 0x17);
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci	dw_hdmi_phy_gen2_txpwron(hdmi, 1);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	return 0;
20762306a36Sopenharmony_ci}
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_cistatic void sun8i_a83t_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data)
21062306a36Sopenharmony_ci{
21162306a36Sopenharmony_ci	struct sun8i_hdmi_phy *phy = data;
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_ci	dw_hdmi_phy_gen2_txpwron(hdmi, 0);
21462306a36Sopenharmony_ci	dw_hdmi_phy_gen2_pddq(hdmi, 1);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_REXT_CTRL_REG,
21762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN, 0);
21862306a36Sopenharmony_ci}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct dw_hdmi_phy_ops sun8i_a83t_hdmi_phy_ops = {
22162306a36Sopenharmony_ci	.init		= sun8i_a83t_hdmi_phy_config,
22262306a36Sopenharmony_ci	.disable	= sun8i_a83t_hdmi_phy_disable,
22362306a36Sopenharmony_ci	.read_hpd	= dw_hdmi_phy_read_hpd,
22462306a36Sopenharmony_ci	.update_hpd	= dw_hdmi_phy_update_hpd,
22562306a36Sopenharmony_ci	.setup_hpd	= dw_hdmi_phy_setup_hpd,
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic int sun8i_h3_hdmi_phy_config(struct dw_hdmi *hdmi, void *data,
22962306a36Sopenharmony_ci				    const struct drm_display_info *display,
23062306a36Sopenharmony_ci				    const struct drm_display_mode *mode)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	unsigned int clk_rate = mode->crtc_clock * 1000;
23362306a36Sopenharmony_ci	struct sun8i_hdmi_phy *phy = data;
23462306a36Sopenharmony_ci	u32 pll_cfg1_init;
23562306a36Sopenharmony_ci	u32 pll_cfg2_init;
23662306a36Sopenharmony_ci	u32 ana_cfg1_end;
23762306a36Sopenharmony_ci	u32 ana_cfg2_init;
23862306a36Sopenharmony_ci	u32 ana_cfg3_init;
23962306a36Sopenharmony_ci	u32 b_offset = 0;
24062306a36Sopenharmony_ci	u32 val;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci	if (phy->variant->has_phy_clk)
24362306a36Sopenharmony_ci		clk_set_rate(phy->clk_phy, clk_rate);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	sun8i_hdmi_phy_set_polarity(phy, mode);
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	/* bandwidth / frequency independent settings */
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	pll_cfg1_init = SUN8I_HDMI_PHY_PLL_CFG1_LDO2_EN |
25062306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_LDO1_EN |
25162306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_LDO_VSET(7) |
25262306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_UNKNOWN(1) |
25362306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_PLLDBEN |
25462306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_CS |
25562306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_CP_S(2) |
25662306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_CNT_INT(63) |
25762306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG1_BWS;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci	pll_cfg2_init = SUN8I_HDMI_PHY_PLL_CFG2_SV_H |
26062306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG2_VCOGAIN_EN |
26162306a36Sopenharmony_ci			SUN8I_HDMI_PHY_PLL_CFG2_SDIV2;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	ana_cfg1_end = SUN8I_HDMI_PHY_ANA_CFG1_REG_SVBH(1) |
26462306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_AMP_OPT |
26562306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_EMP_OPT |
26662306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_AMPCK_OPT |
26762306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_EMPCK_OPT |
26862306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENRCAL |
26962306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENCALOG |
27062306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_REG_SCKTMDS |
27162306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_TMDSCLK_EN |
27262306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_TXEN_MASK |
27362306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_TXEN_ALL |
27462306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDSCLK |
27562306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS2 |
27662306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS1 |
27762306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS0 |
27862306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS2 |
27962306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS1 |
28062306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS0 |
28162306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_CKEN |
28262306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_LDOEN |
28362306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENVBS |
28462306a36Sopenharmony_ci		       SUN8I_HDMI_PHY_ANA_CFG1_ENBI;
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_ci	ana_cfg2_init = SUN8I_HDMI_PHY_ANA_CFG2_M_EN |
28762306a36Sopenharmony_ci			SUN8I_HDMI_PHY_ANA_CFG2_REG_DENCK |
28862306a36Sopenharmony_ci			SUN8I_HDMI_PHY_ANA_CFG2_REG_DEN |
28962306a36Sopenharmony_ci			SUN8I_HDMI_PHY_ANA_CFG2_REG_CKSS(1) |
29062306a36Sopenharmony_ci			SUN8I_HDMI_PHY_ANA_CFG2_REG_CSMPS(1);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	ana_cfg3_init = SUN8I_HDMI_PHY_ANA_CFG3_REG_WIRE(0x3e0) |
29362306a36Sopenharmony_ci			SUN8I_HDMI_PHY_ANA_CFG3_SDAEN |
29462306a36Sopenharmony_ci			SUN8I_HDMI_PHY_ANA_CFG3_SCLEN;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	/* bandwidth / frequency dependent settings */
29762306a36Sopenharmony_ci	if (clk_rate <= 27000000) {
29862306a36Sopenharmony_ci		pll_cfg1_init |= SUN8I_HDMI_PHY_PLL_CFG1_HV_IS_33 |
29962306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG1_CNT_INT(32);
30062306a36Sopenharmony_ci		pll_cfg2_init |= SUN8I_HDMI_PHY_PLL_CFG2_VCO_S(4) |
30162306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG2_S(4);
30262306a36Sopenharmony_ci		ana_cfg1_end |= SUN8I_HDMI_PHY_ANA_CFG1_REG_CALSW;
30362306a36Sopenharmony_ci		ana_cfg2_init |= SUN8I_HDMI_PHY_ANA_CFG2_REG_SLV(4) |
30462306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG2_REG_RESDI(phy->rcal);
30562306a36Sopenharmony_ci		ana_cfg3_init |= SUN8I_HDMI_PHY_ANA_CFG3_REG_AMPCK(3) |
30662306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG3_REG_AMP(5);
30762306a36Sopenharmony_ci	} else if (clk_rate <= 74250000) {
30862306a36Sopenharmony_ci		pll_cfg1_init |= SUN8I_HDMI_PHY_PLL_CFG1_HV_IS_33 |
30962306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG1_CNT_INT(32);
31062306a36Sopenharmony_ci		pll_cfg2_init |= SUN8I_HDMI_PHY_PLL_CFG2_VCO_S(4) |
31162306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG2_S(5);
31262306a36Sopenharmony_ci		ana_cfg1_end |= SUN8I_HDMI_PHY_ANA_CFG1_REG_CALSW;
31362306a36Sopenharmony_ci		ana_cfg2_init |= SUN8I_HDMI_PHY_ANA_CFG2_REG_SLV(4) |
31462306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG2_REG_RESDI(phy->rcal);
31562306a36Sopenharmony_ci		ana_cfg3_init |= SUN8I_HDMI_PHY_ANA_CFG3_REG_AMPCK(5) |
31662306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG3_REG_AMP(7);
31762306a36Sopenharmony_ci	} else if (clk_rate <= 148500000) {
31862306a36Sopenharmony_ci		pll_cfg1_init |= SUN8I_HDMI_PHY_PLL_CFG1_HV_IS_33 |
31962306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG1_CNT_INT(32);
32062306a36Sopenharmony_ci		pll_cfg2_init |= SUN8I_HDMI_PHY_PLL_CFG2_VCO_S(4) |
32162306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG2_S(6);
32262306a36Sopenharmony_ci		ana_cfg2_init |= SUN8I_HDMI_PHY_ANA_CFG2_REG_BIGSWCK |
32362306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG2_REG_BIGSW |
32462306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG2_REG_SLV(2);
32562306a36Sopenharmony_ci		ana_cfg3_init |= SUN8I_HDMI_PHY_ANA_CFG3_REG_AMPCK(7) |
32662306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG3_REG_AMP(9);
32762306a36Sopenharmony_ci	} else {
32862306a36Sopenharmony_ci		b_offset = 2;
32962306a36Sopenharmony_ci		pll_cfg1_init |= SUN8I_HDMI_PHY_PLL_CFG1_CNT_INT(63);
33062306a36Sopenharmony_ci		pll_cfg2_init |= SUN8I_HDMI_PHY_PLL_CFG2_VCO_S(6) |
33162306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_PLL_CFG2_S(7);
33262306a36Sopenharmony_ci		ana_cfg2_init |= SUN8I_HDMI_PHY_ANA_CFG2_REG_BIGSWCK |
33362306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG2_REG_BIGSW |
33462306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG2_REG_SLV(4);
33562306a36Sopenharmony_ci		ana_cfg3_init |= SUN8I_HDMI_PHY_ANA_CFG3_REG_AMPCK(9) |
33662306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG3_REG_AMP(13) |
33762306a36Sopenharmony_ci				 SUN8I_HDMI_PHY_ANA_CFG3_REG_EMP(3);
33862306a36Sopenharmony_ci	}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
34162306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_TXEN_MASK, 0);
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	/*
34462306a36Sopenharmony_ci	 * NOTE: We have to be careful not to overwrite PHY parent
34562306a36Sopenharmony_ci	 * clock selection bit and clock divider.
34662306a36Sopenharmony_ci	 */
34762306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_PLL_CFG1_REG,
34862306a36Sopenharmony_ci			   (u32)~SUN8I_HDMI_PHY_PLL_CFG1_CKIN_SEL_MSK,
34962306a36Sopenharmony_ci			   pll_cfg1_init);
35062306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_PLL_CFG2_REG,
35162306a36Sopenharmony_ci			   (u32)~SUN8I_HDMI_PHY_PLL_CFG2_PREDIV_MSK,
35262306a36Sopenharmony_ci			   pll_cfg2_init);
35362306a36Sopenharmony_ci	usleep_range(10000, 15000);
35462306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_PLL_CFG3_REG,
35562306a36Sopenharmony_ci		     SUN8I_HDMI_PHY_PLL_CFG3_SOUT_DIV2);
35662306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_PLL_CFG1_REG,
35762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_PLLEN,
35862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_PLLEN);
35962306a36Sopenharmony_ci	msleep(100);
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_ci	/* get B value */
36262306a36Sopenharmony_ci	regmap_read(phy->regs, SUN8I_HDMI_PHY_ANA_STS_REG, &val);
36362306a36Sopenharmony_ci	val = (val & SUN8I_HDMI_PHY_ANA_STS_B_OUT_MSK) >>
36462306a36Sopenharmony_ci		SUN8I_HDMI_PHY_ANA_STS_B_OUT_SHIFT;
36562306a36Sopenharmony_ci	val = min(val + b_offset, (u32)0x3f);
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_PLL_CFG1_REG,
36862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_REG_OD1 |
36962306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_REG_OD,
37062306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_REG_OD1 |
37162306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_REG_OD);
37262306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_PLL_CFG1_REG,
37362306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_B_IN_MSK,
37462306a36Sopenharmony_ci			   val << SUN8I_HDMI_PHY_PLL_CFG1_B_IN_SHIFT);
37562306a36Sopenharmony_ci	msleep(100);
37662306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG, ana_cfg1_end);
37762306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_ANA_CFG2_REG, ana_cfg2_init);
37862306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_ANA_CFG3_REG, ana_cfg3_init);
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	return 0;
38162306a36Sopenharmony_ci}
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_cistatic void sun8i_h3_hdmi_phy_disable(struct dw_hdmi *hdmi, void *data)
38462306a36Sopenharmony_ci{
38562306a36Sopenharmony_ci	struct sun8i_hdmi_phy *phy = data;
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
38862306a36Sopenharmony_ci		     SUN8I_HDMI_PHY_ANA_CFG1_LDOEN |
38962306a36Sopenharmony_ci		     SUN8I_HDMI_PHY_ANA_CFG1_ENVBS |
39062306a36Sopenharmony_ci		     SUN8I_HDMI_PHY_ANA_CFG1_ENBI);
39162306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_PLL_CFG1_REG, 0);
39262306a36Sopenharmony_ci}
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_cistatic const struct dw_hdmi_phy_ops sun8i_h3_hdmi_phy_ops = {
39562306a36Sopenharmony_ci	.init		= sun8i_h3_hdmi_phy_config,
39662306a36Sopenharmony_ci	.disable	= sun8i_h3_hdmi_phy_disable,
39762306a36Sopenharmony_ci	.read_hpd	= dw_hdmi_phy_read_hpd,
39862306a36Sopenharmony_ci	.update_hpd	= dw_hdmi_phy_update_hpd,
39962306a36Sopenharmony_ci	.setup_hpd	= dw_hdmi_phy_setup_hpd,
40062306a36Sopenharmony_ci};
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_cistatic void sun8i_hdmi_phy_unlock(struct sun8i_hdmi_phy *phy)
40362306a36Sopenharmony_ci{
40462306a36Sopenharmony_ci	/* enable read access to HDMI controller */
40562306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_READ_EN_REG,
40662306a36Sopenharmony_ci		     SUN8I_HDMI_PHY_READ_EN_MAGIC);
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	/* unscramble register offsets */
40962306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_UNSCRAMBLE_REG,
41062306a36Sopenharmony_ci		     SUN8I_HDMI_PHY_UNSCRAMBLE_MAGIC);
41162306a36Sopenharmony_ci}
41262306a36Sopenharmony_ci
41362306a36Sopenharmony_cistatic void sun50i_hdmi_phy_init_h6(struct sun8i_hdmi_phy *phy)
41462306a36Sopenharmony_ci{
41562306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_REXT_CTRL_REG,
41662306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN,
41762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_REXT_CTRL_REXT_EN);
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_REXT_CTRL_REG,
42062306a36Sopenharmony_ci			   0xffff0000, 0x80c00000);
42162306a36Sopenharmony_ci}
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_cistatic void sun8i_hdmi_phy_init_a83t(struct sun8i_hdmi_phy *phy)
42462306a36Sopenharmony_ci{
42562306a36Sopenharmony_ci	sun8i_hdmi_phy_unlock(phy);
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_DBG_CTRL_REG,
42862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_DBG_CTRL_PX_LOCK,
42962306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_DBG_CTRL_PX_LOCK);
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	/*
43262306a36Sopenharmony_ci	 * Set PHY I2C address. It must match to the address set by
43362306a36Sopenharmony_ci	 * dw_hdmi_phy_set_slave_addr().
43462306a36Sopenharmony_ci	 */
43562306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_DBG_CTRL_REG,
43662306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_DBG_CTRL_ADDR_MASK,
43762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_DBG_CTRL_ADDR(I2C_ADDR));
43862306a36Sopenharmony_ci}
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic void sun8i_hdmi_phy_init_h3(struct sun8i_hdmi_phy *phy)
44162306a36Sopenharmony_ci{
44262306a36Sopenharmony_ci	unsigned int val;
44362306a36Sopenharmony_ci
44462306a36Sopenharmony_ci	sun8i_hdmi_phy_unlock(phy);
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG, 0);
44762306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
44862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENBI,
44962306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENBI);
45062306a36Sopenharmony_ci	udelay(5);
45162306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
45262306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_TMDSCLK_EN,
45362306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_TMDSCLK_EN);
45462306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
45562306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENVBS,
45662306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENVBS);
45762306a36Sopenharmony_ci	usleep_range(10, 20);
45862306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
45962306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_LDOEN,
46062306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_LDOEN);
46162306a36Sopenharmony_ci	udelay(5);
46262306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
46362306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_CKEN,
46462306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_CKEN);
46562306a36Sopenharmony_ci	usleep_range(40, 100);
46662306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
46762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENRCAL,
46862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENRCAL);
46962306a36Sopenharmony_ci	usleep_range(100, 200);
47062306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
47162306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENCALOG,
47262306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENCALOG);
47362306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
47462306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS0 |
47562306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS1 |
47662306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS2,
47762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS0 |
47862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS1 |
47962306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDS2);
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	/* wait for calibration to finish */
48262306a36Sopenharmony_ci	regmap_read_poll_timeout(phy->regs, SUN8I_HDMI_PHY_ANA_STS_REG, val,
48362306a36Sopenharmony_ci				 (val & SUN8I_HDMI_PHY_ANA_STS_RCALEND2D),
48462306a36Sopenharmony_ci				 100, 2000);
48562306a36Sopenharmony_ci
48662306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
48762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDSCLK,
48862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_ENP2S_TMDSCLK);
48962306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG1_REG,
49062306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS0 |
49162306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS1 |
49262306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS2 |
49362306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDSCLK,
49462306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS0 |
49562306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS1 |
49662306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDS2 |
49762306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG1_BIASEN_TMDSCLK);
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	/* enable DDC communication */
50062306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_ANA_CFG3_REG,
50162306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG3_SCLEN |
50262306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG3_SDAEN,
50362306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG3_SCLEN |
50462306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_ANA_CFG3_SDAEN);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	/* reset PHY PLL clock parent */
50762306a36Sopenharmony_ci	regmap_update_bits(phy->regs, SUN8I_HDMI_PHY_PLL_CFG1_REG,
50862306a36Sopenharmony_ci			   SUN8I_HDMI_PHY_PLL_CFG1_CKIN_SEL_MSK, 0);
50962306a36Sopenharmony_ci
51062306a36Sopenharmony_ci	/* set HW control of CEC pins */
51162306a36Sopenharmony_ci	regmap_write(phy->regs, SUN8I_HDMI_PHY_CEC_REG, 0);
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci	/* read calibration data */
51462306a36Sopenharmony_ci	regmap_read(phy->regs, SUN8I_HDMI_PHY_ANA_STS_REG, &val);
51562306a36Sopenharmony_ci	phy->rcal = (val & SUN8I_HDMI_PHY_ANA_STS_RCAL_MASK) >> 2;
51662306a36Sopenharmony_ci}
51762306a36Sopenharmony_ci
51862306a36Sopenharmony_ciint sun8i_hdmi_phy_init(struct sun8i_hdmi_phy *phy)
51962306a36Sopenharmony_ci{
52062306a36Sopenharmony_ci	int ret;
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	ret = reset_control_deassert(phy->rst_phy);
52362306a36Sopenharmony_ci	if (ret) {
52462306a36Sopenharmony_ci		dev_err(phy->dev, "Cannot deassert phy reset control: %d\n", ret);
52562306a36Sopenharmony_ci		return ret;
52662306a36Sopenharmony_ci	}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ci	ret = clk_prepare_enable(phy->clk_bus);
52962306a36Sopenharmony_ci	if (ret) {
53062306a36Sopenharmony_ci		dev_err(phy->dev, "Cannot enable bus clock: %d\n", ret);
53162306a36Sopenharmony_ci		goto err_assert_rst_phy;
53262306a36Sopenharmony_ci	}
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_ci	ret = clk_prepare_enable(phy->clk_mod);
53562306a36Sopenharmony_ci	if (ret) {
53662306a36Sopenharmony_ci		dev_err(phy->dev, "Cannot enable mod clock: %d\n", ret);
53762306a36Sopenharmony_ci		goto err_disable_clk_bus;
53862306a36Sopenharmony_ci	}
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci	if (phy->variant->has_phy_clk) {
54162306a36Sopenharmony_ci		ret = sun8i_phy_clk_create(phy, phy->dev,
54262306a36Sopenharmony_ci					   phy->variant->has_second_pll);
54362306a36Sopenharmony_ci		if (ret) {
54462306a36Sopenharmony_ci			dev_err(phy->dev, "Couldn't create the PHY clock\n");
54562306a36Sopenharmony_ci			goto err_disable_clk_mod;
54662306a36Sopenharmony_ci		}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci		clk_prepare_enable(phy->clk_phy);
54962306a36Sopenharmony_ci	}
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci	phy->variant->phy_init(phy);
55262306a36Sopenharmony_ci
55362306a36Sopenharmony_ci	return 0;
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_cierr_disable_clk_mod:
55662306a36Sopenharmony_ci	clk_disable_unprepare(phy->clk_mod);
55762306a36Sopenharmony_cierr_disable_clk_bus:
55862306a36Sopenharmony_ci	clk_disable_unprepare(phy->clk_bus);
55962306a36Sopenharmony_cierr_assert_rst_phy:
56062306a36Sopenharmony_ci	reset_control_assert(phy->rst_phy);
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	return ret;
56362306a36Sopenharmony_ci}
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_civoid sun8i_hdmi_phy_deinit(struct sun8i_hdmi_phy *phy)
56662306a36Sopenharmony_ci{
56762306a36Sopenharmony_ci	clk_disable_unprepare(phy->clk_mod);
56862306a36Sopenharmony_ci	clk_disable_unprepare(phy->clk_bus);
56962306a36Sopenharmony_ci	clk_disable_unprepare(phy->clk_phy);
57062306a36Sopenharmony_ci
57162306a36Sopenharmony_ci	reset_control_assert(phy->rst_phy);
57262306a36Sopenharmony_ci}
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_civoid sun8i_hdmi_phy_set_ops(struct sun8i_hdmi_phy *phy,
57562306a36Sopenharmony_ci			    struct dw_hdmi_plat_data *plat_data)
57662306a36Sopenharmony_ci{
57762306a36Sopenharmony_ci	const struct sun8i_hdmi_phy_variant *variant = phy->variant;
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	if (variant->phy_ops) {
58062306a36Sopenharmony_ci		plat_data->phy_ops = variant->phy_ops;
58162306a36Sopenharmony_ci		plat_data->phy_name = "sun8i_dw_hdmi_phy";
58262306a36Sopenharmony_ci		plat_data->phy_data = phy;
58362306a36Sopenharmony_ci	} else {
58462306a36Sopenharmony_ci		plat_data->mpll_cfg = variant->mpll_cfg;
58562306a36Sopenharmony_ci		plat_data->cur_ctr = variant->cur_ctr;
58662306a36Sopenharmony_ci		plat_data->phy_config = variant->phy_cfg;
58762306a36Sopenharmony_ci	}
58862306a36Sopenharmony_ci}
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic const struct regmap_config sun8i_hdmi_phy_regmap_config = {
59162306a36Sopenharmony_ci	.reg_bits	= 32,
59262306a36Sopenharmony_ci	.val_bits	= 32,
59362306a36Sopenharmony_ci	.reg_stride	= 4,
59462306a36Sopenharmony_ci	.max_register	= SUN8I_HDMI_PHY_CEC_REG,
59562306a36Sopenharmony_ci	.name		= "phy"
59662306a36Sopenharmony_ci};
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_cistatic const struct sun8i_hdmi_phy_variant sun8i_a83t_hdmi_phy = {
59962306a36Sopenharmony_ci	.phy_ops = &sun8i_a83t_hdmi_phy_ops,
60062306a36Sopenharmony_ci	.phy_init = &sun8i_hdmi_phy_init_a83t,
60162306a36Sopenharmony_ci};
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic const struct sun8i_hdmi_phy_variant sun8i_h3_hdmi_phy = {
60462306a36Sopenharmony_ci	.has_phy_clk = true,
60562306a36Sopenharmony_ci	.phy_ops = &sun8i_h3_hdmi_phy_ops,
60662306a36Sopenharmony_ci	.phy_init = &sun8i_hdmi_phy_init_h3,
60762306a36Sopenharmony_ci};
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_cistatic const struct sun8i_hdmi_phy_variant sun8i_r40_hdmi_phy = {
61062306a36Sopenharmony_ci	.has_phy_clk = true,
61162306a36Sopenharmony_ci	.has_second_pll = true,
61262306a36Sopenharmony_ci	.phy_ops = &sun8i_h3_hdmi_phy_ops,
61362306a36Sopenharmony_ci	.phy_init = &sun8i_hdmi_phy_init_h3,
61462306a36Sopenharmony_ci};
61562306a36Sopenharmony_ci
61662306a36Sopenharmony_cistatic const struct sun8i_hdmi_phy_variant sun50i_a64_hdmi_phy = {
61762306a36Sopenharmony_ci	.has_phy_clk = true,
61862306a36Sopenharmony_ci	.phy_ops = &sun8i_h3_hdmi_phy_ops,
61962306a36Sopenharmony_ci	.phy_init = &sun8i_hdmi_phy_init_h3,
62062306a36Sopenharmony_ci};
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_cistatic const struct sun8i_hdmi_phy_variant sun50i_h6_hdmi_phy = {
62362306a36Sopenharmony_ci	.cur_ctr  = sun50i_h6_cur_ctr,
62462306a36Sopenharmony_ci	.mpll_cfg = sun50i_h6_mpll_cfg,
62562306a36Sopenharmony_ci	.phy_cfg  = sun50i_h6_phy_config,
62662306a36Sopenharmony_ci	.phy_init = &sun50i_hdmi_phy_init_h6,
62762306a36Sopenharmony_ci};
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_cistatic const struct of_device_id sun8i_hdmi_phy_of_table[] = {
63062306a36Sopenharmony_ci	{
63162306a36Sopenharmony_ci		.compatible = "allwinner,sun8i-a83t-hdmi-phy",
63262306a36Sopenharmony_ci		.data = &sun8i_a83t_hdmi_phy,
63362306a36Sopenharmony_ci	},
63462306a36Sopenharmony_ci	{
63562306a36Sopenharmony_ci		.compatible = "allwinner,sun8i-h3-hdmi-phy",
63662306a36Sopenharmony_ci		.data = &sun8i_h3_hdmi_phy,
63762306a36Sopenharmony_ci	},
63862306a36Sopenharmony_ci	{
63962306a36Sopenharmony_ci		.compatible = "allwinner,sun8i-r40-hdmi-phy",
64062306a36Sopenharmony_ci		.data = &sun8i_r40_hdmi_phy,
64162306a36Sopenharmony_ci	},
64262306a36Sopenharmony_ci	{
64362306a36Sopenharmony_ci		.compatible = "allwinner,sun50i-a64-hdmi-phy",
64462306a36Sopenharmony_ci		.data = &sun50i_a64_hdmi_phy,
64562306a36Sopenharmony_ci	},
64662306a36Sopenharmony_ci	{
64762306a36Sopenharmony_ci		.compatible = "allwinner,sun50i-h6-hdmi-phy",
64862306a36Sopenharmony_ci		.data = &sun50i_h6_hdmi_phy,
64962306a36Sopenharmony_ci	},
65062306a36Sopenharmony_ci	{ /* sentinel */ }
65162306a36Sopenharmony_ci};
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_ciint sun8i_hdmi_phy_get(struct sun8i_dw_hdmi *hdmi, struct device_node *node)
65462306a36Sopenharmony_ci{
65562306a36Sopenharmony_ci	struct platform_device *pdev = of_find_device_by_node(node);
65662306a36Sopenharmony_ci	struct sun8i_hdmi_phy *phy;
65762306a36Sopenharmony_ci
65862306a36Sopenharmony_ci	if (!pdev)
65962306a36Sopenharmony_ci		return -EPROBE_DEFER;
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	phy = platform_get_drvdata(pdev);
66262306a36Sopenharmony_ci	if (!phy) {
66362306a36Sopenharmony_ci		put_device(&pdev->dev);
66462306a36Sopenharmony_ci		return -EPROBE_DEFER;
66562306a36Sopenharmony_ci	}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_ci	hdmi->phy = phy;
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	put_device(&pdev->dev);
67062306a36Sopenharmony_ci
67162306a36Sopenharmony_ci	return 0;
67262306a36Sopenharmony_ci}
67362306a36Sopenharmony_ci
67462306a36Sopenharmony_cistatic int sun8i_hdmi_phy_probe(struct platform_device *pdev)
67562306a36Sopenharmony_ci{
67662306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
67762306a36Sopenharmony_ci	struct sun8i_hdmi_phy *phy;
67862306a36Sopenharmony_ci	void __iomem *regs;
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
68162306a36Sopenharmony_ci	if (!phy)
68262306a36Sopenharmony_ci		return -ENOMEM;
68362306a36Sopenharmony_ci
68462306a36Sopenharmony_ci	phy->variant = of_device_get_match_data(dev);
68562306a36Sopenharmony_ci	phy->dev = dev;
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci	regs = devm_platform_ioremap_resource(pdev, 0);
68862306a36Sopenharmony_ci	if (IS_ERR(regs))
68962306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(regs),
69062306a36Sopenharmony_ci				     "Couldn't map the HDMI PHY registers\n");
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	phy->regs = devm_regmap_init_mmio(dev, regs,
69362306a36Sopenharmony_ci					  &sun8i_hdmi_phy_regmap_config);
69462306a36Sopenharmony_ci	if (IS_ERR(phy->regs))
69562306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(phy->regs),
69662306a36Sopenharmony_ci				     "Couldn't create the HDMI PHY regmap\n");
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	phy->clk_bus = devm_clk_get(dev, "bus");
69962306a36Sopenharmony_ci	if (IS_ERR(phy->clk_bus))
70062306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(phy->clk_bus),
70162306a36Sopenharmony_ci				     "Could not get bus clock\n");
70262306a36Sopenharmony_ci
70362306a36Sopenharmony_ci	phy->clk_mod = devm_clk_get(dev, "mod");
70462306a36Sopenharmony_ci	if (IS_ERR(phy->clk_mod))
70562306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(phy->clk_mod),
70662306a36Sopenharmony_ci				     "Could not get mod clock\n");
70762306a36Sopenharmony_ci
70862306a36Sopenharmony_ci	if (phy->variant->has_phy_clk) {
70962306a36Sopenharmony_ci		phy->clk_pll0 = devm_clk_get(dev, "pll-0");
71062306a36Sopenharmony_ci		if (IS_ERR(phy->clk_pll0))
71162306a36Sopenharmony_ci			return dev_err_probe(dev, PTR_ERR(phy->clk_pll0),
71262306a36Sopenharmony_ci					     "Could not get pll-0 clock\n");
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ci		if (phy->variant->has_second_pll) {
71562306a36Sopenharmony_ci			phy->clk_pll1 = devm_clk_get(dev, "pll-1");
71662306a36Sopenharmony_ci			if (IS_ERR(phy->clk_pll1))
71762306a36Sopenharmony_ci				return dev_err_probe(dev, PTR_ERR(phy->clk_pll1),
71862306a36Sopenharmony_ci						     "Could not get pll-1 clock\n");
71962306a36Sopenharmony_ci		}
72062306a36Sopenharmony_ci	}
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	phy->rst_phy = devm_reset_control_get_shared(dev, "phy");
72362306a36Sopenharmony_ci	if (IS_ERR(phy->rst_phy))
72462306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(phy->rst_phy),
72562306a36Sopenharmony_ci				     "Could not get phy reset control\n");
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_ci	platform_set_drvdata(pdev, phy);
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci	return 0;
73062306a36Sopenharmony_ci}
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_cistruct platform_driver sun8i_hdmi_phy_driver = {
73362306a36Sopenharmony_ci	.probe  = sun8i_hdmi_phy_probe,
73462306a36Sopenharmony_ci	.driver = {
73562306a36Sopenharmony_ci		.name = "sun8i-hdmi-phy",
73662306a36Sopenharmony_ci		.of_match_table = sun8i_hdmi_phy_of_table,
73762306a36Sopenharmony_ci	},
73862306a36Sopenharmony_ci};
739