162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2020 Unisoc Inc.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#ifndef __SPRD_DPU_H__
762306a36Sopenharmony_ci#define __SPRD_DPU_H__
862306a36Sopenharmony_ci
962306a36Sopenharmony_ci#include <linux/bug.h>
1062306a36Sopenharmony_ci#include <linux/delay.h>
1162306a36Sopenharmony_ci#include <linux/device.h>
1262306a36Sopenharmony_ci#include <linux/kernel.h>
1362306a36Sopenharmony_ci#include <linux/platform_device.h>
1462306a36Sopenharmony_ci#include <linux/string.h>
1562306a36Sopenharmony_ci#include <video/videomode.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci#include <drm/drm_crtc.h>
1862306a36Sopenharmony_ci#include <drm/drm_fourcc.h>
1962306a36Sopenharmony_ci#include <drm/drm_print.h>
2062306a36Sopenharmony_ci#include <drm/drm_vblank.h>
2162306a36Sopenharmony_ci#include <uapi/drm/drm_mode.h>
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci/* DPU Layer registers offset */
2462306a36Sopenharmony_ci#define DPU_LAY_REG_OFFSET	0x30
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_cienum {
2762306a36Sopenharmony_ci	SPRD_DPU_IF_DPI,
2862306a36Sopenharmony_ci	SPRD_DPU_IF_EDPI,
2962306a36Sopenharmony_ci	SPRD_DPU_IF_LIMIT
3062306a36Sopenharmony_ci};
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci/**
3362306a36Sopenharmony_ci * Sprd DPU context structure
3462306a36Sopenharmony_ci *
3562306a36Sopenharmony_ci * @base: DPU controller base address
3662306a36Sopenharmony_ci * @irq: IRQ number to install the handler for
3762306a36Sopenharmony_ci * @if_type: The type of DPI interface, default is DPI mode.
3862306a36Sopenharmony_ci * @vm: videomode structure to use for DPU and DPI initialization
3962306a36Sopenharmony_ci * @stopped: indicates whether DPU are stopped
4062306a36Sopenharmony_ci * @wait_queue: wait queue, used to wait for DPU shadow register update done and
4162306a36Sopenharmony_ci * DPU stop register done interrupt signal.
4262306a36Sopenharmony_ci * @evt_update: wait queue condition for DPU shadow register
4362306a36Sopenharmony_ci * @evt_stop: wait queue condition for DPU stop register
4462306a36Sopenharmony_ci */
4562306a36Sopenharmony_cistruct dpu_context {
4662306a36Sopenharmony_ci	void __iomem *base;
4762306a36Sopenharmony_ci	int irq;
4862306a36Sopenharmony_ci	u8 if_type;
4962306a36Sopenharmony_ci	struct videomode vm;
5062306a36Sopenharmony_ci	bool stopped;
5162306a36Sopenharmony_ci	wait_queue_head_t wait_queue;
5262306a36Sopenharmony_ci	bool evt_update;
5362306a36Sopenharmony_ci	bool evt_stop;
5462306a36Sopenharmony_ci};
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci/**
5762306a36Sopenharmony_ci * Sprd DPU device structure
5862306a36Sopenharmony_ci *
5962306a36Sopenharmony_ci * @crtc: crtc object
6062306a36Sopenharmony_ci * @drm: A point to drm device
6162306a36Sopenharmony_ci * @ctx: DPU's implementation specific context object
6262306a36Sopenharmony_ci */
6362306a36Sopenharmony_cistruct sprd_dpu {
6462306a36Sopenharmony_ci	struct drm_crtc base;
6562306a36Sopenharmony_ci	struct drm_device *drm;
6662306a36Sopenharmony_ci	struct dpu_context ctx;
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistatic inline struct sprd_dpu *to_sprd_crtc(struct drm_crtc *crtc)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	return container_of(crtc, struct sprd_dpu, base);
7262306a36Sopenharmony_ci}
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_cistatic inline void
7562306a36Sopenharmony_cidpu_reg_set(struct dpu_context *ctx, u32 offset, u32 set_bits)
7662306a36Sopenharmony_ci{
7762306a36Sopenharmony_ci	u32 bits = readl_relaxed(ctx->base + offset);
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci	writel(bits | set_bits, ctx->base + offset);
8062306a36Sopenharmony_ci}
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic inline void
8362306a36Sopenharmony_cidpu_reg_clr(struct dpu_context *ctx, u32 offset, u32 clr_bits)
8462306a36Sopenharmony_ci{
8562306a36Sopenharmony_ci	u32 bits = readl_relaxed(ctx->base + offset);
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci	writel(bits & ~clr_bits, ctx->base + offset);
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic inline u32
9162306a36Sopenharmony_cilayer_reg_rd(struct dpu_context *ctx, u32 offset, int index)
9262306a36Sopenharmony_ci{
9362306a36Sopenharmony_ci	u32 layer_offset = offset + index * DPU_LAY_REG_OFFSET;
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci	return readl(ctx->base + layer_offset);
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_cistatic inline void
9962306a36Sopenharmony_cilayer_reg_wr(struct dpu_context *ctx, u32 offset, u32 cfg_bits, int index)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	u32 layer_offset =  offset + index * DPU_LAY_REG_OFFSET;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci	writel(cfg_bits, ctx->base + layer_offset);
10462306a36Sopenharmony_ci}
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_civoid sprd_dpu_run(struct sprd_dpu *dpu);
10762306a36Sopenharmony_civoid sprd_dpu_stop(struct sprd_dpu *dpu);
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci#endif
110