162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2014, Fuzhou Rockchip Electronics Co., Ltd
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <linux/clk.h>
762306a36Sopenharmony_ci#include <linux/mfd/syscon.h>
862306a36Sopenharmony_ci#include <linux/module.h>
962306a36Sopenharmony_ci#include <linux/platform_device.h>
1062306a36Sopenharmony_ci#include <linux/phy/phy.h>
1162306a36Sopenharmony_ci#include <linux/regmap.h>
1262306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <drm/bridge/dw_hdmi.h>
1562306a36Sopenharmony_ci#include <drm/drm_edid.h>
1662306a36Sopenharmony_ci#include <drm/drm_of.h>
1762306a36Sopenharmony_ci#include <drm/drm_probe_helper.h>
1862306a36Sopenharmony_ci#include <drm/drm_simple_kms_helper.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include "rockchip_drm_drv.h"
2162306a36Sopenharmony_ci#include "rockchip_drm_vop.h"
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci#define RK3228_GRF_SOC_CON2		0x0408
2462306a36Sopenharmony_ci#define RK3228_HDMI_SDAIN_MSK		BIT(14)
2562306a36Sopenharmony_ci#define RK3228_HDMI_SCLIN_MSK		BIT(13)
2662306a36Sopenharmony_ci#define RK3228_GRF_SOC_CON6		0x0418
2762306a36Sopenharmony_ci#define RK3228_HDMI_HPD_VSEL		BIT(6)
2862306a36Sopenharmony_ci#define RK3228_HDMI_SDA_VSEL		BIT(5)
2962306a36Sopenharmony_ci#define RK3228_HDMI_SCL_VSEL		BIT(4)
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#define RK3288_GRF_SOC_CON6		0x025C
3262306a36Sopenharmony_ci#define RK3288_HDMI_LCDC_SEL		BIT(4)
3362306a36Sopenharmony_ci#define RK3328_GRF_SOC_CON2		0x0408
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#define RK3328_HDMI_SDAIN_MSK		BIT(11)
3662306a36Sopenharmony_ci#define RK3328_HDMI_SCLIN_MSK		BIT(10)
3762306a36Sopenharmony_ci#define RK3328_HDMI_HPD_IOE		BIT(2)
3862306a36Sopenharmony_ci#define RK3328_GRF_SOC_CON3		0x040c
3962306a36Sopenharmony_ci/* need to be unset if hdmi or i2c should control voltage */
4062306a36Sopenharmony_ci#define RK3328_HDMI_SDA5V_GRF		BIT(15)
4162306a36Sopenharmony_ci#define RK3328_HDMI_SCL5V_GRF		BIT(14)
4262306a36Sopenharmony_ci#define RK3328_HDMI_HPD5V_GRF		BIT(13)
4362306a36Sopenharmony_ci#define RK3328_HDMI_CEC5V_GRF		BIT(12)
4462306a36Sopenharmony_ci#define RK3328_GRF_SOC_CON4		0x0410
4562306a36Sopenharmony_ci#define RK3328_HDMI_HPD_SARADC		BIT(13)
4662306a36Sopenharmony_ci#define RK3328_HDMI_CEC_5V		BIT(11)
4762306a36Sopenharmony_ci#define RK3328_HDMI_SDA_5V		BIT(10)
4862306a36Sopenharmony_ci#define RK3328_HDMI_SCL_5V		BIT(9)
4962306a36Sopenharmony_ci#define RK3328_HDMI_HPD_5V		BIT(8)
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci#define RK3399_GRF_SOC_CON20		0x6250
5262306a36Sopenharmony_ci#define RK3399_HDMI_LCDC_SEL		BIT(6)
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define RK3568_GRF_VO_CON1		0x0364
5562306a36Sopenharmony_ci#define RK3568_HDMI_SDAIN_MSK		BIT(15)
5662306a36Sopenharmony_ci#define RK3568_HDMI_SCLIN_MSK		BIT(14)
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci#define HIWORD_UPDATE(val, mask)	(val | (mask) << 16)
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/**
6162306a36Sopenharmony_ci * struct rockchip_hdmi_chip_data - splite the grf setting of kind of chips
6262306a36Sopenharmony_ci * @lcdsel_grf_reg: grf register offset of lcdc select
6362306a36Sopenharmony_ci * @lcdsel_big: reg value of selecting vop big for HDMI
6462306a36Sopenharmony_ci * @lcdsel_lit: reg value of selecting vop little for HDMI
6562306a36Sopenharmony_ci */
6662306a36Sopenharmony_cistruct rockchip_hdmi_chip_data {
6762306a36Sopenharmony_ci	int	lcdsel_grf_reg;
6862306a36Sopenharmony_ci	u32	lcdsel_big;
6962306a36Sopenharmony_ci	u32	lcdsel_lit;
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_cistruct rockchip_hdmi {
7362306a36Sopenharmony_ci	struct device *dev;
7462306a36Sopenharmony_ci	struct regmap *regmap;
7562306a36Sopenharmony_ci	struct rockchip_encoder encoder;
7662306a36Sopenharmony_ci	const struct rockchip_hdmi_chip_data *chip_data;
7762306a36Sopenharmony_ci	const struct dw_hdmi_plat_data *plat_data;
7862306a36Sopenharmony_ci	struct clk *ref_clk;
7962306a36Sopenharmony_ci	struct clk *grf_clk;
8062306a36Sopenharmony_ci	struct dw_hdmi *hdmi;
8162306a36Sopenharmony_ci	struct regulator *avdd_0v9;
8262306a36Sopenharmony_ci	struct regulator *avdd_1v8;
8362306a36Sopenharmony_ci	struct phy *phy;
8462306a36Sopenharmony_ci};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_cistatic struct rockchip_hdmi *to_rockchip_hdmi(struct drm_encoder *encoder)
8762306a36Sopenharmony_ci{
8862306a36Sopenharmony_ci	struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	return container_of(rkencoder, struct rockchip_hdmi, encoder);
9162306a36Sopenharmony_ci}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic const struct dw_hdmi_mpll_config rockchip_mpll_cfg[] = {
9462306a36Sopenharmony_ci	{
9562306a36Sopenharmony_ci		27000000, {
9662306a36Sopenharmony_ci			{ 0x00b3, 0x0000},
9762306a36Sopenharmony_ci			{ 0x2153, 0x0000},
9862306a36Sopenharmony_ci			{ 0x40f3, 0x0000}
9962306a36Sopenharmony_ci		},
10062306a36Sopenharmony_ci	}, {
10162306a36Sopenharmony_ci		36000000, {
10262306a36Sopenharmony_ci			{ 0x00b3, 0x0000},
10362306a36Sopenharmony_ci			{ 0x2153, 0x0000},
10462306a36Sopenharmony_ci			{ 0x40f3, 0x0000}
10562306a36Sopenharmony_ci		},
10662306a36Sopenharmony_ci	}, {
10762306a36Sopenharmony_ci		40000000, {
10862306a36Sopenharmony_ci			{ 0x00b3, 0x0000},
10962306a36Sopenharmony_ci			{ 0x2153, 0x0000},
11062306a36Sopenharmony_ci			{ 0x40f3, 0x0000}
11162306a36Sopenharmony_ci		},
11262306a36Sopenharmony_ci	}, {
11362306a36Sopenharmony_ci		54000000, {
11462306a36Sopenharmony_ci			{ 0x0072, 0x0001},
11562306a36Sopenharmony_ci			{ 0x2142, 0x0001},
11662306a36Sopenharmony_ci			{ 0x40a2, 0x0001},
11762306a36Sopenharmony_ci		},
11862306a36Sopenharmony_ci	}, {
11962306a36Sopenharmony_ci		65000000, {
12062306a36Sopenharmony_ci			{ 0x0072, 0x0001},
12162306a36Sopenharmony_ci			{ 0x2142, 0x0001},
12262306a36Sopenharmony_ci			{ 0x40a2, 0x0001},
12362306a36Sopenharmony_ci		},
12462306a36Sopenharmony_ci	}, {
12562306a36Sopenharmony_ci		66000000, {
12662306a36Sopenharmony_ci			{ 0x013e, 0x0003},
12762306a36Sopenharmony_ci			{ 0x217e, 0x0002},
12862306a36Sopenharmony_ci			{ 0x4061, 0x0002}
12962306a36Sopenharmony_ci		},
13062306a36Sopenharmony_ci	}, {
13162306a36Sopenharmony_ci		74250000, {
13262306a36Sopenharmony_ci			{ 0x0072, 0x0001},
13362306a36Sopenharmony_ci			{ 0x2145, 0x0002},
13462306a36Sopenharmony_ci			{ 0x4061, 0x0002}
13562306a36Sopenharmony_ci		},
13662306a36Sopenharmony_ci	}, {
13762306a36Sopenharmony_ci		83500000, {
13862306a36Sopenharmony_ci			{ 0x0072, 0x0001},
13962306a36Sopenharmony_ci		},
14062306a36Sopenharmony_ci	}, {
14162306a36Sopenharmony_ci		108000000, {
14262306a36Sopenharmony_ci			{ 0x0051, 0x0002},
14362306a36Sopenharmony_ci			{ 0x2145, 0x0002},
14462306a36Sopenharmony_ci			{ 0x4061, 0x0002}
14562306a36Sopenharmony_ci		},
14662306a36Sopenharmony_ci	}, {
14762306a36Sopenharmony_ci		106500000, {
14862306a36Sopenharmony_ci			{ 0x0051, 0x0002},
14962306a36Sopenharmony_ci			{ 0x2145, 0x0002},
15062306a36Sopenharmony_ci			{ 0x4061, 0x0002}
15162306a36Sopenharmony_ci		},
15262306a36Sopenharmony_ci	}, {
15362306a36Sopenharmony_ci		146250000, {
15462306a36Sopenharmony_ci			{ 0x0051, 0x0002},
15562306a36Sopenharmony_ci			{ 0x2145, 0x0002},
15662306a36Sopenharmony_ci			{ 0x4061, 0x0002}
15762306a36Sopenharmony_ci		},
15862306a36Sopenharmony_ci	}, {
15962306a36Sopenharmony_ci		148500000, {
16062306a36Sopenharmony_ci			{ 0x0051, 0x0003},
16162306a36Sopenharmony_ci			{ 0x214c, 0x0003},
16262306a36Sopenharmony_ci			{ 0x4064, 0x0003}
16362306a36Sopenharmony_ci		},
16462306a36Sopenharmony_ci	}, {
16562306a36Sopenharmony_ci		340000000, {
16662306a36Sopenharmony_ci			{ 0x0040, 0x0003 },
16762306a36Sopenharmony_ci			{ 0x3b4c, 0x0003 },
16862306a36Sopenharmony_ci			{ 0x5a64, 0x0003 },
16962306a36Sopenharmony_ci		},
17062306a36Sopenharmony_ci	}, {
17162306a36Sopenharmony_ci		~0UL, {
17262306a36Sopenharmony_ci			{ 0x00a0, 0x000a },
17362306a36Sopenharmony_ci			{ 0x2001, 0x000f },
17462306a36Sopenharmony_ci			{ 0x4002, 0x000f },
17562306a36Sopenharmony_ci		},
17662306a36Sopenharmony_ci	}
17762306a36Sopenharmony_ci};
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_cistatic const struct dw_hdmi_curr_ctrl rockchip_cur_ctr[] = {
18062306a36Sopenharmony_ci	/*      pixelclk    bpp8    bpp10   bpp12 */
18162306a36Sopenharmony_ci	{
18262306a36Sopenharmony_ci		40000000,  { 0x0018, 0x0018, 0x0018 },
18362306a36Sopenharmony_ci	}, {
18462306a36Sopenharmony_ci		65000000,  { 0x0028, 0x0028, 0x0028 },
18562306a36Sopenharmony_ci	}, {
18662306a36Sopenharmony_ci		66000000,  { 0x0038, 0x0038, 0x0038 },
18762306a36Sopenharmony_ci	}, {
18862306a36Sopenharmony_ci		74250000,  { 0x0028, 0x0038, 0x0038 },
18962306a36Sopenharmony_ci	}, {
19062306a36Sopenharmony_ci		83500000,  { 0x0028, 0x0038, 0x0038 },
19162306a36Sopenharmony_ci	}, {
19262306a36Sopenharmony_ci		146250000, { 0x0038, 0x0038, 0x0038 },
19362306a36Sopenharmony_ci	}, {
19462306a36Sopenharmony_ci		148500000, { 0x0000, 0x0038, 0x0038 },
19562306a36Sopenharmony_ci	}, {
19662306a36Sopenharmony_ci		600000000, { 0x0000, 0x0000, 0x0000 },
19762306a36Sopenharmony_ci	}, {
19862306a36Sopenharmony_ci		~0UL,      { 0x0000, 0x0000, 0x0000},
19962306a36Sopenharmony_ci	}
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic const struct dw_hdmi_phy_config rockchip_phy_config[] = {
20362306a36Sopenharmony_ci	/*pixelclk   symbol   term   vlev*/
20462306a36Sopenharmony_ci	{ 74250000,  0x8009, 0x0004, 0x0272},
20562306a36Sopenharmony_ci	{ 148500000, 0x802b, 0x0004, 0x028d},
20662306a36Sopenharmony_ci	{ 297000000, 0x8039, 0x0005, 0x028d},
20762306a36Sopenharmony_ci	{ ~0UL,	     0x0000, 0x0000, 0x0000}
20862306a36Sopenharmony_ci};
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic int rockchip_hdmi_parse_dt(struct rockchip_hdmi *hdmi)
21162306a36Sopenharmony_ci{
21262306a36Sopenharmony_ci	struct device_node *np = hdmi->dev->of_node;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	hdmi->regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
21562306a36Sopenharmony_ci	if (IS_ERR(hdmi->regmap)) {
21662306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Unable to get rockchip,grf\n");
21762306a36Sopenharmony_ci		return PTR_ERR(hdmi->regmap);
21862306a36Sopenharmony_ci	}
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci	hdmi->ref_clk = devm_clk_get_optional(hdmi->dev, "ref");
22162306a36Sopenharmony_ci	if (!hdmi->ref_clk)
22262306a36Sopenharmony_ci		hdmi->ref_clk = devm_clk_get_optional(hdmi->dev, "vpll");
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	if (PTR_ERR(hdmi->ref_clk) == -EPROBE_DEFER) {
22562306a36Sopenharmony_ci		return -EPROBE_DEFER;
22662306a36Sopenharmony_ci	} else if (IS_ERR(hdmi->ref_clk)) {
22762306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to get reference clock\n");
22862306a36Sopenharmony_ci		return PTR_ERR(hdmi->ref_clk);
22962306a36Sopenharmony_ci	}
23062306a36Sopenharmony_ci
23162306a36Sopenharmony_ci	hdmi->grf_clk = devm_clk_get(hdmi->dev, "grf");
23262306a36Sopenharmony_ci	if (PTR_ERR(hdmi->grf_clk) == -ENOENT) {
23362306a36Sopenharmony_ci		hdmi->grf_clk = NULL;
23462306a36Sopenharmony_ci	} else if (PTR_ERR(hdmi->grf_clk) == -EPROBE_DEFER) {
23562306a36Sopenharmony_ci		return -EPROBE_DEFER;
23662306a36Sopenharmony_ci	} else if (IS_ERR(hdmi->grf_clk)) {
23762306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to get grf clock\n");
23862306a36Sopenharmony_ci		return PTR_ERR(hdmi->grf_clk);
23962306a36Sopenharmony_ci	}
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	hdmi->avdd_0v9 = devm_regulator_get(hdmi->dev, "avdd-0v9");
24262306a36Sopenharmony_ci	if (IS_ERR(hdmi->avdd_0v9))
24362306a36Sopenharmony_ci		return PTR_ERR(hdmi->avdd_0v9);
24462306a36Sopenharmony_ci
24562306a36Sopenharmony_ci	hdmi->avdd_1v8 = devm_regulator_get(hdmi->dev, "avdd-1v8");
24662306a36Sopenharmony_ci	if (IS_ERR(hdmi->avdd_1v8))
24762306a36Sopenharmony_ci		return PTR_ERR(hdmi->avdd_1v8);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	return 0;
25062306a36Sopenharmony_ci}
25162306a36Sopenharmony_ci
25262306a36Sopenharmony_cistatic enum drm_mode_status
25362306a36Sopenharmony_cidw_hdmi_rockchip_mode_valid(struct dw_hdmi *dw_hdmi, void *data,
25462306a36Sopenharmony_ci			    const struct drm_display_info *info,
25562306a36Sopenharmony_ci			    const struct drm_display_mode *mode)
25662306a36Sopenharmony_ci{
25762306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = data;
25862306a36Sopenharmony_ci	const struct dw_hdmi_mpll_config *mpll_cfg = rockchip_mpll_cfg;
25962306a36Sopenharmony_ci	int pclk = mode->clock * 1000;
26062306a36Sopenharmony_ci	bool exact_match = hdmi->plat_data->phy_force_vendor;
26162306a36Sopenharmony_ci	int i;
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	if (hdmi->ref_clk) {
26462306a36Sopenharmony_ci		int rpclk = clk_round_rate(hdmi->ref_clk, pclk);
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci		if (abs(rpclk - pclk) > pclk / 1000)
26762306a36Sopenharmony_ci			return MODE_NOCLOCK;
26862306a36Sopenharmony_ci	}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	for (i = 0; mpll_cfg[i].mpixelclock != (~0UL); i++) {
27162306a36Sopenharmony_ci		/*
27262306a36Sopenharmony_ci		 * For vendor specific phys force an exact match of the pixelclock
27362306a36Sopenharmony_ci		 * to preserve the original behaviour of the driver.
27462306a36Sopenharmony_ci		 */
27562306a36Sopenharmony_ci		if (exact_match && pclk == mpll_cfg[i].mpixelclock)
27662306a36Sopenharmony_ci			return MODE_OK;
27762306a36Sopenharmony_ci		/*
27862306a36Sopenharmony_ci		 * The Synopsys phy can work with pixelclocks up to the value given
27962306a36Sopenharmony_ci		 * in the corresponding mpll_cfg entry.
28062306a36Sopenharmony_ci		 */
28162306a36Sopenharmony_ci		if (!exact_match && pclk <= mpll_cfg[i].mpixelclock)
28262306a36Sopenharmony_ci			return MODE_OK;
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	return MODE_BAD;
28662306a36Sopenharmony_ci}
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_cistatic void dw_hdmi_rockchip_encoder_disable(struct drm_encoder *encoder)
28962306a36Sopenharmony_ci{
29062306a36Sopenharmony_ci}
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_cistatic bool
29362306a36Sopenharmony_cidw_hdmi_rockchip_encoder_mode_fixup(struct drm_encoder *encoder,
29462306a36Sopenharmony_ci				    const struct drm_display_mode *mode,
29562306a36Sopenharmony_ci				    struct drm_display_mode *adj_mode)
29662306a36Sopenharmony_ci{
29762306a36Sopenharmony_ci	return true;
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic void dw_hdmi_rockchip_encoder_mode_set(struct drm_encoder *encoder,
30162306a36Sopenharmony_ci					      struct drm_display_mode *mode,
30262306a36Sopenharmony_ci					      struct drm_display_mode *adj_mode)
30362306a36Sopenharmony_ci{
30462306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = to_rockchip_hdmi(encoder);
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	clk_set_rate(hdmi->ref_clk, adj_mode->clock * 1000);
30762306a36Sopenharmony_ci}
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_cistatic void dw_hdmi_rockchip_encoder_enable(struct drm_encoder *encoder)
31062306a36Sopenharmony_ci{
31162306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = to_rockchip_hdmi(encoder);
31262306a36Sopenharmony_ci	u32 val;
31362306a36Sopenharmony_ci	int ret;
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci	if (hdmi->chip_data->lcdsel_grf_reg < 0)
31662306a36Sopenharmony_ci		return;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	ret = drm_of_encoder_active_endpoint_id(hdmi->dev->of_node, encoder);
31962306a36Sopenharmony_ci	if (ret)
32062306a36Sopenharmony_ci		val = hdmi->chip_data->lcdsel_lit;
32162306a36Sopenharmony_ci	else
32262306a36Sopenharmony_ci		val = hdmi->chip_data->lcdsel_big;
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	ret = clk_prepare_enable(hdmi->grf_clk);
32562306a36Sopenharmony_ci	if (ret < 0) {
32662306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to enable grfclk %d\n", ret);
32762306a36Sopenharmony_ci		return;
32862306a36Sopenharmony_ci	}
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci	ret = regmap_write(hdmi->regmap, hdmi->chip_data->lcdsel_grf_reg, val);
33162306a36Sopenharmony_ci	if (ret != 0)
33262306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Could not write to GRF: %d\n", ret);
33362306a36Sopenharmony_ci
33462306a36Sopenharmony_ci	clk_disable_unprepare(hdmi->grf_clk);
33562306a36Sopenharmony_ci	DRM_DEV_DEBUG(hdmi->dev, "vop %s output to hdmi\n",
33662306a36Sopenharmony_ci		      ret ? "LIT" : "BIG");
33762306a36Sopenharmony_ci}
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic int
34062306a36Sopenharmony_cidw_hdmi_rockchip_encoder_atomic_check(struct drm_encoder *encoder,
34162306a36Sopenharmony_ci				      struct drm_crtc_state *crtc_state,
34262306a36Sopenharmony_ci				      struct drm_connector_state *conn_state)
34362306a36Sopenharmony_ci{
34462306a36Sopenharmony_ci	struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
34762306a36Sopenharmony_ci	s->output_type = DRM_MODE_CONNECTOR_HDMIA;
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci	return 0;
35062306a36Sopenharmony_ci}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_cistatic const struct drm_encoder_helper_funcs dw_hdmi_rockchip_encoder_helper_funcs = {
35362306a36Sopenharmony_ci	.mode_fixup = dw_hdmi_rockchip_encoder_mode_fixup,
35462306a36Sopenharmony_ci	.mode_set   = dw_hdmi_rockchip_encoder_mode_set,
35562306a36Sopenharmony_ci	.enable     = dw_hdmi_rockchip_encoder_enable,
35662306a36Sopenharmony_ci	.disable    = dw_hdmi_rockchip_encoder_disable,
35762306a36Sopenharmony_ci	.atomic_check = dw_hdmi_rockchip_encoder_atomic_check,
35862306a36Sopenharmony_ci};
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic int dw_hdmi_rockchip_genphy_init(struct dw_hdmi *dw_hdmi, void *data,
36162306a36Sopenharmony_ci					const struct drm_display_info *display,
36262306a36Sopenharmony_ci					const struct drm_display_mode *mode)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	return phy_power_on(hdmi->phy);
36762306a36Sopenharmony_ci}
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_cistatic void dw_hdmi_rockchip_genphy_disable(struct dw_hdmi *dw_hdmi, void *data)
37062306a36Sopenharmony_ci{
37162306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_ci	phy_power_off(hdmi->phy);
37462306a36Sopenharmony_ci}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_cistatic void dw_hdmi_rk3228_setup_hpd(struct dw_hdmi *dw_hdmi, void *data)
37762306a36Sopenharmony_ci{
37862306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	dw_hdmi_phy_setup_hpd(dw_hdmi, data);
38162306a36Sopenharmony_ci
38262306a36Sopenharmony_ci	regmap_write(hdmi->regmap,
38362306a36Sopenharmony_ci		RK3228_GRF_SOC_CON6,
38462306a36Sopenharmony_ci		HIWORD_UPDATE(RK3228_HDMI_HPD_VSEL | RK3228_HDMI_SDA_VSEL |
38562306a36Sopenharmony_ci			      RK3228_HDMI_SCL_VSEL,
38662306a36Sopenharmony_ci			      RK3228_HDMI_HPD_VSEL | RK3228_HDMI_SDA_VSEL |
38762306a36Sopenharmony_ci			      RK3228_HDMI_SCL_VSEL));
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci	regmap_write(hdmi->regmap,
39062306a36Sopenharmony_ci		RK3228_GRF_SOC_CON2,
39162306a36Sopenharmony_ci		HIWORD_UPDATE(RK3228_HDMI_SDAIN_MSK | RK3228_HDMI_SCLIN_MSK,
39262306a36Sopenharmony_ci			      RK3228_HDMI_SDAIN_MSK | RK3228_HDMI_SCLIN_MSK));
39362306a36Sopenharmony_ci}
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_cistatic enum drm_connector_status
39662306a36Sopenharmony_cidw_hdmi_rk3328_read_hpd(struct dw_hdmi *dw_hdmi, void *data)
39762306a36Sopenharmony_ci{
39862306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
39962306a36Sopenharmony_ci	enum drm_connector_status status;
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_ci	status = dw_hdmi_phy_read_hpd(dw_hdmi, data);
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	if (status == connector_status_connected)
40462306a36Sopenharmony_ci		regmap_write(hdmi->regmap,
40562306a36Sopenharmony_ci			RK3328_GRF_SOC_CON4,
40662306a36Sopenharmony_ci			HIWORD_UPDATE(RK3328_HDMI_SDA_5V | RK3328_HDMI_SCL_5V,
40762306a36Sopenharmony_ci				      RK3328_HDMI_SDA_5V | RK3328_HDMI_SCL_5V));
40862306a36Sopenharmony_ci	else
40962306a36Sopenharmony_ci		regmap_write(hdmi->regmap,
41062306a36Sopenharmony_ci			RK3328_GRF_SOC_CON4,
41162306a36Sopenharmony_ci			HIWORD_UPDATE(0, RK3328_HDMI_SDA_5V |
41262306a36Sopenharmony_ci					 RK3328_HDMI_SCL_5V));
41362306a36Sopenharmony_ci	return status;
41462306a36Sopenharmony_ci}
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_cistatic void dw_hdmi_rk3328_setup_hpd(struct dw_hdmi *dw_hdmi, void *data)
41762306a36Sopenharmony_ci{
41862306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = (struct rockchip_hdmi *)data;
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	dw_hdmi_phy_setup_hpd(dw_hdmi, data);
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	/* Enable and map pins to 3V grf-controlled io-voltage */
42362306a36Sopenharmony_ci	regmap_write(hdmi->regmap,
42462306a36Sopenharmony_ci		RK3328_GRF_SOC_CON4,
42562306a36Sopenharmony_ci		HIWORD_UPDATE(0, RK3328_HDMI_HPD_SARADC | RK3328_HDMI_CEC_5V |
42662306a36Sopenharmony_ci				 RK3328_HDMI_SDA_5V | RK3328_HDMI_SCL_5V |
42762306a36Sopenharmony_ci				 RK3328_HDMI_HPD_5V));
42862306a36Sopenharmony_ci	regmap_write(hdmi->regmap,
42962306a36Sopenharmony_ci		RK3328_GRF_SOC_CON3,
43062306a36Sopenharmony_ci		HIWORD_UPDATE(0, RK3328_HDMI_SDA5V_GRF | RK3328_HDMI_SCL5V_GRF |
43162306a36Sopenharmony_ci				 RK3328_HDMI_HPD5V_GRF |
43262306a36Sopenharmony_ci				 RK3328_HDMI_CEC5V_GRF));
43362306a36Sopenharmony_ci	regmap_write(hdmi->regmap,
43462306a36Sopenharmony_ci		RK3328_GRF_SOC_CON2,
43562306a36Sopenharmony_ci		HIWORD_UPDATE(RK3328_HDMI_SDAIN_MSK | RK3328_HDMI_SCLIN_MSK,
43662306a36Sopenharmony_ci			      RK3328_HDMI_SDAIN_MSK | RK3328_HDMI_SCLIN_MSK |
43762306a36Sopenharmony_ci			      RK3328_HDMI_HPD_IOE));
43862306a36Sopenharmony_ci}
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const struct dw_hdmi_phy_ops rk3228_hdmi_phy_ops = {
44162306a36Sopenharmony_ci	.init		= dw_hdmi_rockchip_genphy_init,
44262306a36Sopenharmony_ci	.disable	= dw_hdmi_rockchip_genphy_disable,
44362306a36Sopenharmony_ci	.read_hpd	= dw_hdmi_phy_read_hpd,
44462306a36Sopenharmony_ci	.update_hpd	= dw_hdmi_phy_update_hpd,
44562306a36Sopenharmony_ci	.setup_hpd	= dw_hdmi_rk3228_setup_hpd,
44662306a36Sopenharmony_ci};
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3228_chip_data = {
44962306a36Sopenharmony_ci	.lcdsel_grf_reg = -1,
45062306a36Sopenharmony_ci};
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3228_hdmi_drv_data = {
45362306a36Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
45462306a36Sopenharmony_ci	.mpll_cfg = rockchip_mpll_cfg,
45562306a36Sopenharmony_ci	.cur_ctr = rockchip_cur_ctr,
45662306a36Sopenharmony_ci	.phy_config = rockchip_phy_config,
45762306a36Sopenharmony_ci	.phy_data = &rk3228_chip_data,
45862306a36Sopenharmony_ci	.phy_ops = &rk3228_hdmi_phy_ops,
45962306a36Sopenharmony_ci	.phy_name = "inno_dw_hdmi_phy2",
46062306a36Sopenharmony_ci	.phy_force_vendor = true,
46162306a36Sopenharmony_ci};
46262306a36Sopenharmony_ci
46362306a36Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3288_chip_data = {
46462306a36Sopenharmony_ci	.lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
46562306a36Sopenharmony_ci	.lcdsel_big = HIWORD_UPDATE(0, RK3288_HDMI_LCDC_SEL),
46662306a36Sopenharmony_ci	.lcdsel_lit = HIWORD_UPDATE(RK3288_HDMI_LCDC_SEL, RK3288_HDMI_LCDC_SEL),
46762306a36Sopenharmony_ci};
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3288_hdmi_drv_data = {
47062306a36Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
47162306a36Sopenharmony_ci	.mpll_cfg   = rockchip_mpll_cfg,
47262306a36Sopenharmony_ci	.cur_ctr    = rockchip_cur_ctr,
47362306a36Sopenharmony_ci	.phy_config = rockchip_phy_config,
47462306a36Sopenharmony_ci	.phy_data = &rk3288_chip_data,
47562306a36Sopenharmony_ci};
47662306a36Sopenharmony_ci
47762306a36Sopenharmony_cistatic const struct dw_hdmi_phy_ops rk3328_hdmi_phy_ops = {
47862306a36Sopenharmony_ci	.init		= dw_hdmi_rockchip_genphy_init,
47962306a36Sopenharmony_ci	.disable	= dw_hdmi_rockchip_genphy_disable,
48062306a36Sopenharmony_ci	.read_hpd	= dw_hdmi_rk3328_read_hpd,
48162306a36Sopenharmony_ci	.update_hpd	= dw_hdmi_phy_update_hpd,
48262306a36Sopenharmony_ci	.setup_hpd	= dw_hdmi_rk3328_setup_hpd,
48362306a36Sopenharmony_ci};
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3328_chip_data = {
48662306a36Sopenharmony_ci	.lcdsel_grf_reg = -1,
48762306a36Sopenharmony_ci};
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3328_hdmi_drv_data = {
49062306a36Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
49162306a36Sopenharmony_ci	.mpll_cfg = rockchip_mpll_cfg,
49262306a36Sopenharmony_ci	.cur_ctr = rockchip_cur_ctr,
49362306a36Sopenharmony_ci	.phy_config = rockchip_phy_config,
49462306a36Sopenharmony_ci	.phy_data = &rk3328_chip_data,
49562306a36Sopenharmony_ci	.phy_ops = &rk3328_hdmi_phy_ops,
49662306a36Sopenharmony_ci	.phy_name = "inno_dw_hdmi_phy2",
49762306a36Sopenharmony_ci	.phy_force_vendor = true,
49862306a36Sopenharmony_ci	.use_drm_infoframe = true,
49962306a36Sopenharmony_ci};
50062306a36Sopenharmony_ci
50162306a36Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3399_chip_data = {
50262306a36Sopenharmony_ci	.lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
50362306a36Sopenharmony_ci	.lcdsel_big = HIWORD_UPDATE(0, RK3399_HDMI_LCDC_SEL),
50462306a36Sopenharmony_ci	.lcdsel_lit = HIWORD_UPDATE(RK3399_HDMI_LCDC_SEL, RK3399_HDMI_LCDC_SEL),
50562306a36Sopenharmony_ci};
50662306a36Sopenharmony_ci
50762306a36Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3399_hdmi_drv_data = {
50862306a36Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
50962306a36Sopenharmony_ci	.mpll_cfg   = rockchip_mpll_cfg,
51062306a36Sopenharmony_ci	.cur_ctr    = rockchip_cur_ctr,
51162306a36Sopenharmony_ci	.phy_config = rockchip_phy_config,
51262306a36Sopenharmony_ci	.phy_data = &rk3399_chip_data,
51362306a36Sopenharmony_ci	.use_drm_infoframe = true,
51462306a36Sopenharmony_ci};
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistatic struct rockchip_hdmi_chip_data rk3568_chip_data = {
51762306a36Sopenharmony_ci	.lcdsel_grf_reg = -1,
51862306a36Sopenharmony_ci};
51962306a36Sopenharmony_ci
52062306a36Sopenharmony_cistatic const struct dw_hdmi_plat_data rk3568_hdmi_drv_data = {
52162306a36Sopenharmony_ci	.mode_valid = dw_hdmi_rockchip_mode_valid,
52262306a36Sopenharmony_ci	.mpll_cfg   = rockchip_mpll_cfg,
52362306a36Sopenharmony_ci	.cur_ctr    = rockchip_cur_ctr,
52462306a36Sopenharmony_ci	.phy_config = rockchip_phy_config,
52562306a36Sopenharmony_ci	.phy_data = &rk3568_chip_data,
52662306a36Sopenharmony_ci	.use_drm_infoframe = true,
52762306a36Sopenharmony_ci};
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_cistatic const struct of_device_id dw_hdmi_rockchip_dt_ids[] = {
53062306a36Sopenharmony_ci	{ .compatible = "rockchip,rk3228-dw-hdmi",
53162306a36Sopenharmony_ci	  .data = &rk3228_hdmi_drv_data
53262306a36Sopenharmony_ci	},
53362306a36Sopenharmony_ci	{ .compatible = "rockchip,rk3288-dw-hdmi",
53462306a36Sopenharmony_ci	  .data = &rk3288_hdmi_drv_data
53562306a36Sopenharmony_ci	},
53662306a36Sopenharmony_ci	{ .compatible = "rockchip,rk3328-dw-hdmi",
53762306a36Sopenharmony_ci	  .data = &rk3328_hdmi_drv_data
53862306a36Sopenharmony_ci	},
53962306a36Sopenharmony_ci	{ .compatible = "rockchip,rk3399-dw-hdmi",
54062306a36Sopenharmony_ci	  .data = &rk3399_hdmi_drv_data
54162306a36Sopenharmony_ci	},
54262306a36Sopenharmony_ci	{ .compatible = "rockchip,rk3568-dw-hdmi",
54362306a36Sopenharmony_ci	  .data = &rk3568_hdmi_drv_data
54462306a36Sopenharmony_ci	},
54562306a36Sopenharmony_ci	{},
54662306a36Sopenharmony_ci};
54762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, dw_hdmi_rockchip_dt_ids);
54862306a36Sopenharmony_ci
54962306a36Sopenharmony_cistatic int dw_hdmi_rockchip_bind(struct device *dev, struct device *master,
55062306a36Sopenharmony_ci				 void *data)
55162306a36Sopenharmony_ci{
55262306a36Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dev);
55362306a36Sopenharmony_ci	struct dw_hdmi_plat_data *plat_data;
55462306a36Sopenharmony_ci	const struct of_device_id *match;
55562306a36Sopenharmony_ci	struct drm_device *drm = data;
55662306a36Sopenharmony_ci	struct drm_encoder *encoder;
55762306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi;
55862306a36Sopenharmony_ci	int ret;
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_ci	if (!pdev->dev.of_node)
56162306a36Sopenharmony_ci		return -ENODEV;
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci	hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
56462306a36Sopenharmony_ci	if (!hdmi)
56562306a36Sopenharmony_ci		return -ENOMEM;
56662306a36Sopenharmony_ci
56762306a36Sopenharmony_ci	match = of_match_node(dw_hdmi_rockchip_dt_ids, pdev->dev.of_node);
56862306a36Sopenharmony_ci	plat_data = devm_kmemdup(&pdev->dev, match->data,
56962306a36Sopenharmony_ci					     sizeof(*plat_data), GFP_KERNEL);
57062306a36Sopenharmony_ci	if (!plat_data)
57162306a36Sopenharmony_ci		return -ENOMEM;
57262306a36Sopenharmony_ci
57362306a36Sopenharmony_ci	hdmi->dev = &pdev->dev;
57462306a36Sopenharmony_ci	hdmi->plat_data = plat_data;
57562306a36Sopenharmony_ci	hdmi->chip_data = plat_data->phy_data;
57662306a36Sopenharmony_ci	plat_data->phy_data = hdmi;
57762306a36Sopenharmony_ci	plat_data->priv_data = hdmi;
57862306a36Sopenharmony_ci	encoder = &hdmi->encoder.encoder;
57962306a36Sopenharmony_ci
58062306a36Sopenharmony_ci	encoder->possible_crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
58162306a36Sopenharmony_ci	rockchip_drm_encoder_set_crtc_endpoint_id(&hdmi->encoder,
58262306a36Sopenharmony_ci						  dev->of_node, 0, 0);
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	/*
58562306a36Sopenharmony_ci	 * If we failed to find the CRTC(s) which this encoder is
58662306a36Sopenharmony_ci	 * supposed to be connected to, it's because the CRTC has
58762306a36Sopenharmony_ci	 * not been registered yet.  Defer probing, and hope that
58862306a36Sopenharmony_ci	 * the required CRTC is added later.
58962306a36Sopenharmony_ci	 */
59062306a36Sopenharmony_ci	if (encoder->possible_crtcs == 0)
59162306a36Sopenharmony_ci		return -EPROBE_DEFER;
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_ci	ret = rockchip_hdmi_parse_dt(hdmi);
59462306a36Sopenharmony_ci	if (ret) {
59562306a36Sopenharmony_ci		if (ret != -EPROBE_DEFER)
59662306a36Sopenharmony_ci			DRM_DEV_ERROR(hdmi->dev, "Unable to parse OF data\n");
59762306a36Sopenharmony_ci		return ret;
59862306a36Sopenharmony_ci	}
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci	hdmi->phy = devm_phy_optional_get(dev, "hdmi");
60162306a36Sopenharmony_ci	if (IS_ERR(hdmi->phy)) {
60262306a36Sopenharmony_ci		ret = PTR_ERR(hdmi->phy);
60362306a36Sopenharmony_ci		if (ret != -EPROBE_DEFER)
60462306a36Sopenharmony_ci			DRM_DEV_ERROR(hdmi->dev, "failed to get phy\n");
60562306a36Sopenharmony_ci		return ret;
60662306a36Sopenharmony_ci	}
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	ret = regulator_enable(hdmi->avdd_0v9);
60962306a36Sopenharmony_ci	if (ret) {
61062306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to enable avdd0v9: %d\n", ret);
61162306a36Sopenharmony_ci		goto err_avdd_0v9;
61262306a36Sopenharmony_ci	}
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	ret = regulator_enable(hdmi->avdd_1v8);
61562306a36Sopenharmony_ci	if (ret) {
61662306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "failed to enable avdd1v8: %d\n", ret);
61762306a36Sopenharmony_ci		goto err_avdd_1v8;
61862306a36Sopenharmony_ci	}
61962306a36Sopenharmony_ci
62062306a36Sopenharmony_ci	ret = clk_prepare_enable(hdmi->ref_clk);
62162306a36Sopenharmony_ci	if (ret) {
62262306a36Sopenharmony_ci		DRM_DEV_ERROR(hdmi->dev, "Failed to enable HDMI reference clock: %d\n",
62362306a36Sopenharmony_ci			      ret);
62462306a36Sopenharmony_ci		goto err_clk;
62562306a36Sopenharmony_ci	}
62662306a36Sopenharmony_ci
62762306a36Sopenharmony_ci	if (hdmi->chip_data == &rk3568_chip_data) {
62862306a36Sopenharmony_ci		regmap_write(hdmi->regmap, RK3568_GRF_VO_CON1,
62962306a36Sopenharmony_ci			     HIWORD_UPDATE(RK3568_HDMI_SDAIN_MSK |
63062306a36Sopenharmony_ci					   RK3568_HDMI_SCLIN_MSK,
63162306a36Sopenharmony_ci					   RK3568_HDMI_SDAIN_MSK |
63262306a36Sopenharmony_ci					   RK3568_HDMI_SCLIN_MSK));
63362306a36Sopenharmony_ci	}
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci	drm_encoder_helper_add(encoder, &dw_hdmi_rockchip_encoder_helper_funcs);
63662306a36Sopenharmony_ci	drm_simple_encoder_init(drm, encoder, DRM_MODE_ENCODER_TMDS);
63762306a36Sopenharmony_ci
63862306a36Sopenharmony_ci	platform_set_drvdata(pdev, hdmi);
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci	hdmi->hdmi = dw_hdmi_bind(pdev, encoder, plat_data);
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_ci	/*
64362306a36Sopenharmony_ci	 * If dw_hdmi_bind() fails we'll never call dw_hdmi_unbind(),
64462306a36Sopenharmony_ci	 * which would have called the encoder cleanup.  Do it manually.
64562306a36Sopenharmony_ci	 */
64662306a36Sopenharmony_ci	if (IS_ERR(hdmi->hdmi)) {
64762306a36Sopenharmony_ci		ret = PTR_ERR(hdmi->hdmi);
64862306a36Sopenharmony_ci		goto err_bind;
64962306a36Sopenharmony_ci	}
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ci	return 0;
65262306a36Sopenharmony_ci
65362306a36Sopenharmony_cierr_bind:
65462306a36Sopenharmony_ci	drm_encoder_cleanup(encoder);
65562306a36Sopenharmony_ci	clk_disable_unprepare(hdmi->ref_clk);
65662306a36Sopenharmony_cierr_clk:
65762306a36Sopenharmony_ci	regulator_disable(hdmi->avdd_1v8);
65862306a36Sopenharmony_cierr_avdd_1v8:
65962306a36Sopenharmony_ci	regulator_disable(hdmi->avdd_0v9);
66062306a36Sopenharmony_cierr_avdd_0v9:
66162306a36Sopenharmony_ci	return ret;
66262306a36Sopenharmony_ci}
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_cistatic void dw_hdmi_rockchip_unbind(struct device *dev, struct device *master,
66562306a36Sopenharmony_ci				    void *data)
66662306a36Sopenharmony_ci{
66762306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = dev_get_drvdata(dev);
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	dw_hdmi_unbind(hdmi->hdmi);
67062306a36Sopenharmony_ci	drm_encoder_cleanup(&hdmi->encoder.encoder);
67162306a36Sopenharmony_ci	clk_disable_unprepare(hdmi->ref_clk);
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci	regulator_disable(hdmi->avdd_1v8);
67462306a36Sopenharmony_ci	regulator_disable(hdmi->avdd_0v9);
67562306a36Sopenharmony_ci}
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_cistatic const struct component_ops dw_hdmi_rockchip_ops = {
67862306a36Sopenharmony_ci	.bind	= dw_hdmi_rockchip_bind,
67962306a36Sopenharmony_ci	.unbind	= dw_hdmi_rockchip_unbind,
68062306a36Sopenharmony_ci};
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_cistatic int dw_hdmi_rockchip_probe(struct platform_device *pdev)
68362306a36Sopenharmony_ci{
68462306a36Sopenharmony_ci	return component_add(&pdev->dev, &dw_hdmi_rockchip_ops);
68562306a36Sopenharmony_ci}
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_cistatic void dw_hdmi_rockchip_remove(struct platform_device *pdev)
68862306a36Sopenharmony_ci{
68962306a36Sopenharmony_ci	component_del(&pdev->dev, &dw_hdmi_rockchip_ops);
69062306a36Sopenharmony_ci}
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_cistatic int __maybe_unused dw_hdmi_rockchip_resume(struct device *dev)
69362306a36Sopenharmony_ci{
69462306a36Sopenharmony_ci	struct rockchip_hdmi *hdmi = dev_get_drvdata(dev);
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_ci	dw_hdmi_resume(hdmi->hdmi);
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	return 0;
69962306a36Sopenharmony_ci}
70062306a36Sopenharmony_ci
70162306a36Sopenharmony_cistatic const struct dev_pm_ops dw_hdmi_rockchip_pm = {
70262306a36Sopenharmony_ci	SET_SYSTEM_SLEEP_PM_OPS(NULL, dw_hdmi_rockchip_resume)
70362306a36Sopenharmony_ci};
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_cistruct platform_driver dw_hdmi_rockchip_pltfm_driver = {
70662306a36Sopenharmony_ci	.probe  = dw_hdmi_rockchip_probe,
70762306a36Sopenharmony_ci	.remove_new = dw_hdmi_rockchip_remove,
70862306a36Sopenharmony_ci	.driver = {
70962306a36Sopenharmony_ci		.name = "dwhdmi-rockchip",
71062306a36Sopenharmony_ci		.pm = &dw_hdmi_rockchip_pm,
71162306a36Sopenharmony_ci		.of_match_table = dw_hdmi_rockchip_dt_ids,
71262306a36Sopenharmony_ci	},
71362306a36Sopenharmony_ci};
714