162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2012 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci#ifndef __SUMO_DPM_H__
2462306a36Sopenharmony_ci#define __SUMO_DPM_H__
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "atom.h"
2762306a36Sopenharmony_ci#include "radeon.h"
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#define SUMO_MAX_HARDWARE_POWERLEVELS 5
3062306a36Sopenharmony_ci#define SUMO_PM_NUMBER_OF_TC 15
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistruct sumo_pl {
3362306a36Sopenharmony_ci	u32 sclk;
3462306a36Sopenharmony_ci	u32 vddc_index;
3562306a36Sopenharmony_ci	u32 ds_divider_index;
3662306a36Sopenharmony_ci	u32 ss_divider_index;
3762306a36Sopenharmony_ci	u32 allow_gnb_slow;
3862306a36Sopenharmony_ci	u32 sclk_dpm_tdp_limit;
3962306a36Sopenharmony_ci};
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci/* used for the flags field */
4262306a36Sopenharmony_ci#define SUMO_POWERSTATE_FLAGS_FORCE_NBPS1_STATE (1 << 0)
4362306a36Sopenharmony_ci#define SUMO_POWERSTATE_FLAGS_BOOST_STATE       (1 << 1)
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_cistruct sumo_ps {
4662306a36Sopenharmony_ci	struct sumo_pl levels[SUMO_MAX_HARDWARE_POWERLEVELS];
4762306a36Sopenharmony_ci	u32 num_levels;
4862306a36Sopenharmony_ci	/* flags */
4962306a36Sopenharmony_ci	u32 flags;
5062306a36Sopenharmony_ci};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define NUMBER_OF_M3ARB_PARAM_SETS 10
5362306a36Sopenharmony_ci#define SUMO_MAX_NUMBER_VOLTAGES    4
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_cistruct sumo_disp_clock_voltage_mapping_table {
5662306a36Sopenharmony_ci	u32 num_max_voltage_levels;
5762306a36Sopenharmony_ci	u32 display_clock_frequency[SUMO_MAX_NUMBER_VOLTAGES];
5862306a36Sopenharmony_ci};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_cistruct sumo_vid_mapping_entry {
6162306a36Sopenharmony_ci	u16 vid_2bit;
6262306a36Sopenharmony_ci	u16 vid_7bit;
6362306a36Sopenharmony_ci};
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cistruct sumo_vid_mapping_table {
6662306a36Sopenharmony_ci	u32 num_entries;
6762306a36Sopenharmony_ci	struct sumo_vid_mapping_entry entries[SUMO_MAX_NUMBER_VOLTAGES];
6862306a36Sopenharmony_ci};
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistruct sumo_sclk_voltage_mapping_entry {
7162306a36Sopenharmony_ci	u32 sclk_frequency;
7262306a36Sopenharmony_ci	u16 vid_2bit;
7362306a36Sopenharmony_ci	u16 rsv;
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistruct sumo_sclk_voltage_mapping_table {
7762306a36Sopenharmony_ci	u32 num_max_dpm_entries;
7862306a36Sopenharmony_ci	struct sumo_sclk_voltage_mapping_entry entries[SUMO_MAX_HARDWARE_POWERLEVELS];
7962306a36Sopenharmony_ci};
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistruct sumo_sys_info {
8262306a36Sopenharmony_ci	u32 bootup_sclk;
8362306a36Sopenharmony_ci	u32 min_sclk;
8462306a36Sopenharmony_ci	u32 bootup_uma_clk;
8562306a36Sopenharmony_ci	u16 bootup_nb_voltage_index;
8662306a36Sopenharmony_ci	u8 htc_tmp_lmt;
8762306a36Sopenharmony_ci	u8 htc_hyst_lmt;
8862306a36Sopenharmony_ci	struct sumo_sclk_voltage_mapping_table sclk_voltage_mapping_table;
8962306a36Sopenharmony_ci	struct sumo_disp_clock_voltage_mapping_table disp_clk_voltage_mapping_table;
9062306a36Sopenharmony_ci	struct sumo_vid_mapping_table vid_mapping_table;
9162306a36Sopenharmony_ci	u32 csr_m3_arb_cntl_default[NUMBER_OF_M3ARB_PARAM_SETS];
9262306a36Sopenharmony_ci	u32 csr_m3_arb_cntl_uvd[NUMBER_OF_M3ARB_PARAM_SETS];
9362306a36Sopenharmony_ci	u32 csr_m3_arb_cntl_fs3d[NUMBER_OF_M3ARB_PARAM_SETS];
9462306a36Sopenharmony_ci	u32 sclk_dpm_boost_margin;
9562306a36Sopenharmony_ci	u32 sclk_dpm_throttle_margin;
9662306a36Sopenharmony_ci	u32 sclk_dpm_tdp_limit_pg;
9762306a36Sopenharmony_ci	u32 gnb_tdp_limit;
9862306a36Sopenharmony_ci	u32 sclk_dpm_tdp_limit_boost;
9962306a36Sopenharmony_ci	u32 boost_sclk;
10062306a36Sopenharmony_ci	u32 boost_vid_2bit;
10162306a36Sopenharmony_ci	bool enable_boost;
10262306a36Sopenharmony_ci};
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cistruct sumo_power_info {
10562306a36Sopenharmony_ci	u32 asi;
10662306a36Sopenharmony_ci	u32 pasi;
10762306a36Sopenharmony_ci	u32 bsp;
10862306a36Sopenharmony_ci	u32 bsu;
10962306a36Sopenharmony_ci	u32 pbsp;
11062306a36Sopenharmony_ci	u32 pbsu;
11162306a36Sopenharmony_ci	u32 dsp;
11262306a36Sopenharmony_ci	u32 psp;
11362306a36Sopenharmony_ci	u32 thermal_auto_throttling;
11462306a36Sopenharmony_ci	u32 uvd_m3_arbiter;
11562306a36Sopenharmony_ci	u32 fw_version;
11662306a36Sopenharmony_ci	struct sumo_sys_info sys_info;
11762306a36Sopenharmony_ci	struct sumo_pl acpi_pl;
11862306a36Sopenharmony_ci	struct sumo_pl boot_pl;
11962306a36Sopenharmony_ci	struct sumo_pl boost_pl;
12062306a36Sopenharmony_ci	bool disable_gfx_power_gating_in_uvd;
12162306a36Sopenharmony_ci	bool driver_nbps_policy_disable;
12262306a36Sopenharmony_ci	bool enable_alt_vddnb;
12362306a36Sopenharmony_ci	bool enable_dynamic_m3_arbiter;
12462306a36Sopenharmony_ci	bool enable_gfx_clock_gating;
12562306a36Sopenharmony_ci	bool enable_gfx_power_gating;
12662306a36Sopenharmony_ci	bool enable_mg_clock_gating;
12762306a36Sopenharmony_ci	bool enable_sclk_ds;
12862306a36Sopenharmony_ci	bool enable_auto_thermal_throttling;
12962306a36Sopenharmony_ci	bool enable_dynamic_patch_ps;
13062306a36Sopenharmony_ci	bool enable_dpm;
13162306a36Sopenharmony_ci	bool enable_boost;
13262306a36Sopenharmony_ci	struct radeon_ps current_rps;
13362306a36Sopenharmony_ci	struct sumo_ps current_ps;
13462306a36Sopenharmony_ci	struct radeon_ps requested_rps;
13562306a36Sopenharmony_ci	struct sumo_ps requested_ps;
13662306a36Sopenharmony_ci};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci#define SUMO_UTC_DFLT_00                     0x48
13962306a36Sopenharmony_ci#define SUMO_UTC_DFLT_01                     0x44
14062306a36Sopenharmony_ci#define SUMO_UTC_DFLT_02                     0x44
14162306a36Sopenharmony_ci#define SUMO_UTC_DFLT_03                     0x44
14262306a36Sopenharmony_ci#define SUMO_UTC_DFLT_04                     0x44
14362306a36Sopenharmony_ci#define SUMO_UTC_DFLT_05                     0x44
14462306a36Sopenharmony_ci#define SUMO_UTC_DFLT_06                     0x44
14562306a36Sopenharmony_ci#define SUMO_UTC_DFLT_07                     0x44
14662306a36Sopenharmony_ci#define SUMO_UTC_DFLT_08                     0x44
14762306a36Sopenharmony_ci#define SUMO_UTC_DFLT_09                     0x44
14862306a36Sopenharmony_ci#define SUMO_UTC_DFLT_10                     0x44
14962306a36Sopenharmony_ci#define SUMO_UTC_DFLT_11                     0x44
15062306a36Sopenharmony_ci#define SUMO_UTC_DFLT_12                     0x44
15162306a36Sopenharmony_ci#define SUMO_UTC_DFLT_13                     0x44
15262306a36Sopenharmony_ci#define SUMO_UTC_DFLT_14                     0x44
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci#define SUMO_DTC_DFLT_00                     0x48
15562306a36Sopenharmony_ci#define SUMO_DTC_DFLT_01                     0x44
15662306a36Sopenharmony_ci#define SUMO_DTC_DFLT_02                     0x44
15762306a36Sopenharmony_ci#define SUMO_DTC_DFLT_03                     0x44
15862306a36Sopenharmony_ci#define SUMO_DTC_DFLT_04                     0x44
15962306a36Sopenharmony_ci#define SUMO_DTC_DFLT_05                     0x44
16062306a36Sopenharmony_ci#define SUMO_DTC_DFLT_06                     0x44
16162306a36Sopenharmony_ci#define SUMO_DTC_DFLT_07                     0x44
16262306a36Sopenharmony_ci#define SUMO_DTC_DFLT_08                     0x44
16362306a36Sopenharmony_ci#define SUMO_DTC_DFLT_09                     0x44
16462306a36Sopenharmony_ci#define SUMO_DTC_DFLT_10                     0x44
16562306a36Sopenharmony_ci#define SUMO_DTC_DFLT_11                     0x44
16662306a36Sopenharmony_ci#define SUMO_DTC_DFLT_12                     0x44
16762306a36Sopenharmony_ci#define SUMO_DTC_DFLT_13                     0x44
16862306a36Sopenharmony_ci#define SUMO_DTC_DFLT_14                     0x44
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci#define SUMO_AH_DFLT               5
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci#define SUMO_R_DFLT0               70
17362306a36Sopenharmony_ci#define SUMO_R_DFLT1               70
17462306a36Sopenharmony_ci#define SUMO_R_DFLT2               70
17562306a36Sopenharmony_ci#define SUMO_R_DFLT3               70
17662306a36Sopenharmony_ci#define SUMO_R_DFLT4               100
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci#define SUMO_L_DFLT0               0
17962306a36Sopenharmony_ci#define SUMO_L_DFLT1               20
18062306a36Sopenharmony_ci#define SUMO_L_DFLT2               20
18162306a36Sopenharmony_ci#define SUMO_L_DFLT3               20
18262306a36Sopenharmony_ci#define SUMO_L_DFLT4               20
18362306a36Sopenharmony_ci#define SUMO_VRC_DFLT              0x30033
18462306a36Sopenharmony_ci#define SUMO_MGCGTTLOCAL0_DFLT     0
18562306a36Sopenharmony_ci#define SUMO_MGCGTTLOCAL1_DFLT     0
18662306a36Sopenharmony_ci#define SUMO_GICST_DFLT            19
18762306a36Sopenharmony_ci#define SUMO_SST_DFLT              8
18862306a36Sopenharmony_ci#define SUMO_VOLTAGEDROPT_DFLT     1
18962306a36Sopenharmony_ci#define SUMO_GFXPOWERGATINGT_DFLT  100
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci/* sumo_dpm.c */
19262306a36Sopenharmony_civoid sumo_gfx_clockgating_initialize(struct radeon_device *rdev);
19362306a36Sopenharmony_civoid sumo_program_vc(struct radeon_device *rdev, u32 vrc);
19462306a36Sopenharmony_civoid sumo_clear_vc(struct radeon_device *rdev);
19562306a36Sopenharmony_civoid sumo_program_sstp(struct radeon_device *rdev);
19662306a36Sopenharmony_civoid sumo_take_smu_control(struct radeon_device *rdev, bool enable);
19762306a36Sopenharmony_civoid sumo_construct_sclk_voltage_mapping_table(struct radeon_device *rdev,
19862306a36Sopenharmony_ci					       struct sumo_sclk_voltage_mapping_table *sclk_voltage_mapping_table,
19962306a36Sopenharmony_ci					       ATOM_AVAILABLE_SCLK_LIST *table);
20062306a36Sopenharmony_civoid sumo_construct_vid_mapping_table(struct radeon_device *rdev,
20162306a36Sopenharmony_ci				      struct sumo_vid_mapping_table *vid_mapping_table,
20262306a36Sopenharmony_ci				      ATOM_AVAILABLE_SCLK_LIST *table);
20362306a36Sopenharmony_ciu32 sumo_convert_vid2_to_vid7(struct radeon_device *rdev,
20462306a36Sopenharmony_ci			      struct sumo_vid_mapping_table *vid_mapping_table,
20562306a36Sopenharmony_ci			      u32 vid_2bit);
20662306a36Sopenharmony_ciu32 sumo_get_sleep_divider_from_id(u32 id);
20762306a36Sopenharmony_ciu32 sumo_get_sleep_divider_id_from_clock(struct radeon_device *rdev,
20862306a36Sopenharmony_ci					 u32 sclk,
20962306a36Sopenharmony_ci					 u32 min_sclk_in_sr);
21062306a36Sopenharmony_cistruct sumo_power_info *sumo_get_pi(struct radeon_device *rdev);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci/* sumo_smc.c */
21362306a36Sopenharmony_civoid sumo_initialize_m3_arb(struct radeon_device *rdev);
21462306a36Sopenharmony_civoid sumo_smu_pg_init(struct radeon_device *rdev);
21562306a36Sopenharmony_civoid sumo_set_tdp_limit(struct radeon_device *rdev, u32 index, u32 tdp_limit);
21662306a36Sopenharmony_civoid sumo_smu_notify_alt_vddnb_change(struct radeon_device *rdev,
21762306a36Sopenharmony_ci				      bool powersaving, bool force_nbps1);
21862306a36Sopenharmony_civoid sumo_boost_state_enable(struct radeon_device *rdev, bool enable);
21962306a36Sopenharmony_civoid sumo_enable_boost_timer(struct radeon_device *rdev);
22062306a36Sopenharmony_ciu32 sumo_get_running_fw_version(struct radeon_device *rdev);
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci#endif
223