162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2013 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci#ifndef PP_SISLANDS_SMC_H
2462306a36Sopenharmony_ci#define PP_SISLANDS_SMC_H
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "ppsmc.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#pragma pack(push, 1)
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#define SISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE 16
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_cistruct PP_SIslands_Dpm2PerfLevel
3362306a36Sopenharmony_ci{
3462306a36Sopenharmony_ci    uint8_t MaxPS;
3562306a36Sopenharmony_ci    uint8_t TgtAct;
3662306a36Sopenharmony_ci    uint8_t MaxPS_StepInc;
3762306a36Sopenharmony_ci    uint8_t MaxPS_StepDec;
3862306a36Sopenharmony_ci    uint8_t PSSamplingTime;
3962306a36Sopenharmony_ci    uint8_t NearTDPDec;
4062306a36Sopenharmony_ci    uint8_t AboveSafeInc;
4162306a36Sopenharmony_ci    uint8_t BelowSafeInc;
4262306a36Sopenharmony_ci    uint8_t PSDeltaLimit;
4362306a36Sopenharmony_ci    uint8_t PSDeltaWin;
4462306a36Sopenharmony_ci    uint16_t PwrEfficiencyRatio;
4562306a36Sopenharmony_ci    uint8_t Reserved[4];
4662306a36Sopenharmony_ci};
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_citypedef struct PP_SIslands_Dpm2PerfLevel PP_SIslands_Dpm2PerfLevel;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_cistruct PP_SIslands_DPM2Status
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci    uint32_t    dpm2Flags;
5362306a36Sopenharmony_ci    uint8_t     CurrPSkip;
5462306a36Sopenharmony_ci    uint8_t     CurrPSkipPowerShift;
5562306a36Sopenharmony_ci    uint8_t     CurrPSkipTDP;
5662306a36Sopenharmony_ci    uint8_t     CurrPSkipOCP;
5762306a36Sopenharmony_ci    uint8_t     MaxSPLLIndex;
5862306a36Sopenharmony_ci    uint8_t     MinSPLLIndex;
5962306a36Sopenharmony_ci    uint8_t     CurrSPLLIndex;
6062306a36Sopenharmony_ci    uint8_t     InfSweepMode;
6162306a36Sopenharmony_ci    uint8_t     InfSweepDir;
6262306a36Sopenharmony_ci    uint8_t     TDPexceeded;
6362306a36Sopenharmony_ci    uint8_t     reserved;
6462306a36Sopenharmony_ci    uint8_t     SwitchDownThreshold;
6562306a36Sopenharmony_ci    uint32_t    SwitchDownCounter;
6662306a36Sopenharmony_ci    uint32_t    SysScalingFactor;
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_citypedef struct PP_SIslands_DPM2Status PP_SIslands_DPM2Status;
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistruct PP_SIslands_DPM2Parameters
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci    uint32_t    TDPLimit;
7462306a36Sopenharmony_ci    uint32_t    NearTDPLimit;
7562306a36Sopenharmony_ci    uint32_t    SafePowerLimit;
7662306a36Sopenharmony_ci    uint32_t    PowerBoostLimit;
7762306a36Sopenharmony_ci    uint32_t    MinLimitDelta;
7862306a36Sopenharmony_ci};
7962306a36Sopenharmony_citypedef struct PP_SIslands_DPM2Parameters PP_SIslands_DPM2Parameters;
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistruct PP_SIslands_PAPMStatus
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci    uint32_t    EstimatedDGPU_T;
8462306a36Sopenharmony_ci    uint32_t    EstimatedDGPU_P;
8562306a36Sopenharmony_ci    uint32_t    EstimatedAPU_T;
8662306a36Sopenharmony_ci    uint32_t    EstimatedAPU_P;
8762306a36Sopenharmony_ci    uint8_t     dGPU_T_Limit_Exceeded;
8862306a36Sopenharmony_ci    uint8_t     reserved[3];
8962306a36Sopenharmony_ci};
9062306a36Sopenharmony_citypedef struct PP_SIslands_PAPMStatus PP_SIslands_PAPMStatus;
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_cistruct PP_SIslands_PAPMParameters {
9362306a36Sopenharmony_ci    uint32_t    NearTDPLimitTherm;
9462306a36Sopenharmony_ci    uint32_t    NearTDPLimitPAPM;
9562306a36Sopenharmony_ci    uint32_t    PlatformPowerLimit;
9662306a36Sopenharmony_ci    uint32_t    dGPU_T_Limit;
9762306a36Sopenharmony_ci    uint32_t    dGPU_T_Warning;
9862306a36Sopenharmony_ci    uint32_t    dGPU_T_Hysteresis;
9962306a36Sopenharmony_ci};
10062306a36Sopenharmony_citypedef struct PP_SIslands_PAPMParameters PP_SIslands_PAPMParameters;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_cistruct SISLANDS_SMC_SCLK_VALUE {
10362306a36Sopenharmony_ci    uint32_t    vCG_SPLL_FUNC_CNTL;
10462306a36Sopenharmony_ci    uint32_t    vCG_SPLL_FUNC_CNTL_2;
10562306a36Sopenharmony_ci    uint32_t    vCG_SPLL_FUNC_CNTL_3;
10662306a36Sopenharmony_ci    uint32_t    vCG_SPLL_FUNC_CNTL_4;
10762306a36Sopenharmony_ci    uint32_t    vCG_SPLL_SPREAD_SPECTRUM;
10862306a36Sopenharmony_ci    uint32_t    vCG_SPLL_SPREAD_SPECTRUM_2;
10962306a36Sopenharmony_ci    uint32_t    sclk_value;
11062306a36Sopenharmony_ci};
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_citypedef struct SISLANDS_SMC_SCLK_VALUE SISLANDS_SMC_SCLK_VALUE;
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_cistruct SISLANDS_SMC_MCLK_VALUE {
11562306a36Sopenharmony_ci    uint32_t    vMPLL_FUNC_CNTL;
11662306a36Sopenharmony_ci    uint32_t    vMPLL_FUNC_CNTL_1;
11762306a36Sopenharmony_ci    uint32_t    vMPLL_FUNC_CNTL_2;
11862306a36Sopenharmony_ci    uint32_t    vMPLL_AD_FUNC_CNTL;
11962306a36Sopenharmony_ci    uint32_t    vMPLL_DQ_FUNC_CNTL;
12062306a36Sopenharmony_ci    uint32_t    vMCLK_PWRMGT_CNTL;
12162306a36Sopenharmony_ci    uint32_t    vDLL_CNTL;
12262306a36Sopenharmony_ci    uint32_t    vMPLL_SS;
12362306a36Sopenharmony_ci    uint32_t    vMPLL_SS2;
12462306a36Sopenharmony_ci    uint32_t    mclk_value;
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_citypedef struct SISLANDS_SMC_MCLK_VALUE SISLANDS_SMC_MCLK_VALUE;
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_cistruct SISLANDS_SMC_VOLTAGE_VALUE {
13062306a36Sopenharmony_ci    uint16_t    value;
13162306a36Sopenharmony_ci    uint8_t     index;
13262306a36Sopenharmony_ci    uint8_t     phase_settings;
13362306a36Sopenharmony_ci};
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_citypedef struct SISLANDS_SMC_VOLTAGE_VALUE SISLANDS_SMC_VOLTAGE_VALUE;
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistruct SISLANDS_SMC_HW_PERFORMANCE_LEVEL {
13862306a36Sopenharmony_ci    uint8_t                     ACIndex;
13962306a36Sopenharmony_ci    uint8_t                     displayWatermark;
14062306a36Sopenharmony_ci    uint8_t                     gen2PCIE;
14162306a36Sopenharmony_ci    uint8_t                     UVDWatermark;
14262306a36Sopenharmony_ci    uint8_t                     VCEWatermark;
14362306a36Sopenharmony_ci    uint8_t                     strobeMode;
14462306a36Sopenharmony_ci    uint8_t                     mcFlags;
14562306a36Sopenharmony_ci    uint8_t                     padding;
14662306a36Sopenharmony_ci    uint32_t                    aT;
14762306a36Sopenharmony_ci    uint32_t                    bSP;
14862306a36Sopenharmony_ci    SISLANDS_SMC_SCLK_VALUE     sclk;
14962306a36Sopenharmony_ci    SISLANDS_SMC_MCLK_VALUE     mclk;
15062306a36Sopenharmony_ci    SISLANDS_SMC_VOLTAGE_VALUE  vddc;
15162306a36Sopenharmony_ci    SISLANDS_SMC_VOLTAGE_VALUE  mvdd;
15262306a36Sopenharmony_ci    SISLANDS_SMC_VOLTAGE_VALUE  vddci;
15362306a36Sopenharmony_ci    SISLANDS_SMC_VOLTAGE_VALUE  std_vddc;
15462306a36Sopenharmony_ci    uint8_t                     hysteresisUp;
15562306a36Sopenharmony_ci    uint8_t                     hysteresisDown;
15662306a36Sopenharmony_ci    uint8_t                     stateFlags;
15762306a36Sopenharmony_ci    uint8_t                     arbRefreshState;
15862306a36Sopenharmony_ci    uint32_t                    SQPowerThrottle;
15962306a36Sopenharmony_ci    uint32_t                    SQPowerThrottle_2;
16062306a36Sopenharmony_ci    uint32_t                    MaxPoweredUpCU;
16162306a36Sopenharmony_ci    SISLANDS_SMC_VOLTAGE_VALUE  high_temp_vddc;
16262306a36Sopenharmony_ci    SISLANDS_SMC_VOLTAGE_VALUE  low_temp_vddc;
16362306a36Sopenharmony_ci    uint32_t                    reserved[2];
16462306a36Sopenharmony_ci    PP_SIslands_Dpm2PerfLevel   dpm2;
16562306a36Sopenharmony_ci};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci#define SISLANDS_SMC_STROBE_RATIO    0x0F
16862306a36Sopenharmony_ci#define SISLANDS_SMC_STROBE_ENABLE   0x10
16962306a36Sopenharmony_ci
17062306a36Sopenharmony_ci#define SISLANDS_SMC_MC_EDC_RD_FLAG  0x01
17162306a36Sopenharmony_ci#define SISLANDS_SMC_MC_EDC_WR_FLAG  0x02
17262306a36Sopenharmony_ci#define SISLANDS_SMC_MC_RTT_ENABLE   0x04
17362306a36Sopenharmony_ci#define SISLANDS_SMC_MC_STUTTER_EN   0x08
17462306a36Sopenharmony_ci#define SISLANDS_SMC_MC_PG_EN        0x10
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_citypedef struct SISLANDS_SMC_HW_PERFORMANCE_LEVEL SISLANDS_SMC_HW_PERFORMANCE_LEVEL;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_cistruct SISLANDS_SMC_SWSTATE {
17962306a36Sopenharmony_ci	uint8_t                             flags;
18062306a36Sopenharmony_ci	uint8_t                             levelCount;
18162306a36Sopenharmony_ci	uint8_t                             padding2;
18262306a36Sopenharmony_ci	uint8_t                             padding3;
18362306a36Sopenharmony_ci	SISLANDS_SMC_HW_PERFORMANCE_LEVEL   levels[];
18462306a36Sopenharmony_ci};
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_citypedef struct SISLANDS_SMC_SWSTATE SISLANDS_SMC_SWSTATE;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_cistruct SISLANDS_SMC_SWSTATE_SINGLE {
18962306a36Sopenharmony_ci	uint8_t                             flags;
19062306a36Sopenharmony_ci	uint8_t                             levelCount;
19162306a36Sopenharmony_ci	uint8_t                             padding2;
19262306a36Sopenharmony_ci	uint8_t                             padding3;
19362306a36Sopenharmony_ci	SISLANDS_SMC_HW_PERFORMANCE_LEVEL   level;
19462306a36Sopenharmony_ci};
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci#define SISLANDS_SMC_VOLTAGEMASK_VDDC  0
19762306a36Sopenharmony_ci#define SISLANDS_SMC_VOLTAGEMASK_MVDD  1
19862306a36Sopenharmony_ci#define SISLANDS_SMC_VOLTAGEMASK_VDDCI 2
19962306a36Sopenharmony_ci#define SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING 3
20062306a36Sopenharmony_ci#define SISLANDS_SMC_VOLTAGEMASK_MAX   4
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistruct SISLANDS_SMC_VOLTAGEMASKTABLE {
20362306a36Sopenharmony_ci    uint32_t lowMask[SISLANDS_SMC_VOLTAGEMASK_MAX];
20462306a36Sopenharmony_ci};
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_citypedef struct SISLANDS_SMC_VOLTAGEMASKTABLE SISLANDS_SMC_VOLTAGEMASKTABLE;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci#define SISLANDS_MAX_NO_VREG_STEPS 32
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistruct SISLANDS_SMC_STATETABLE {
21162306a36Sopenharmony_ci	uint8_t					thermalProtectType;
21262306a36Sopenharmony_ci	uint8_t					systemFlags;
21362306a36Sopenharmony_ci	uint8_t					maxVDDCIndexInPPTable;
21462306a36Sopenharmony_ci	uint8_t					extraFlags;
21562306a36Sopenharmony_ci	uint32_t				lowSMIO[SISLANDS_MAX_NO_VREG_STEPS];
21662306a36Sopenharmony_ci	SISLANDS_SMC_VOLTAGEMASKTABLE		voltageMaskTable;
21762306a36Sopenharmony_ci	SISLANDS_SMC_VOLTAGEMASKTABLE		phaseMaskTable;
21862306a36Sopenharmony_ci	PP_SIslands_DPM2Parameters		dpm2Params;
21962306a36Sopenharmony_ci	struct SISLANDS_SMC_SWSTATE_SINGLE	initialState;
22062306a36Sopenharmony_ci	struct SISLANDS_SMC_SWSTATE_SINGLE      ACPIState;
22162306a36Sopenharmony_ci	struct SISLANDS_SMC_SWSTATE_SINGLE      ULVState;
22262306a36Sopenharmony_ci	SISLANDS_SMC_SWSTATE			driverState;
22362306a36Sopenharmony_ci	SISLANDS_SMC_HW_PERFORMANCE_LEVEL	dpmLevels[SISLANDS_MAX_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
22462306a36Sopenharmony_ci};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_citypedef struct SISLANDS_SMC_STATETABLE SISLANDS_SMC_STATETABLE;
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_mclk_chg_timeout         0x0
22962306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_delay_vreg               0xC
23062306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_delay_acpi               0x28
23162306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_seq_index                0x5C
23262306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_mvdd_chg_time            0x60
23362306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_mclk_switch_lim          0x70
23462306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_watermark_threshold      0x78
23562306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_phase_shedding_delay     0x88
23662306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_ulv_volt_change_delay    0x8C
23762306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_mc_block_delay           0x98
23862306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_ticks_per_us             0xA8
23962306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_crtc_index               0xC4
24062306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min 0xC8
24162306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max 0xCC
24262306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width  0xF4
24362306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen   0xFC
24462306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_vr_hot_gpio              0x100
24562306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_svi_rework_plat_type     0x118
24662306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd   0x11c
24762306a36Sopenharmony_ci#define SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc   0x120
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistruct PP_SIslands_FanTable {
25062306a36Sopenharmony_ci	uint8_t  fdo_mode;
25162306a36Sopenharmony_ci	uint8_t  padding;
25262306a36Sopenharmony_ci	int16_t  temp_min;
25362306a36Sopenharmony_ci	int16_t  temp_med;
25462306a36Sopenharmony_ci	int16_t  temp_max;
25562306a36Sopenharmony_ci	int16_t  slope1;
25662306a36Sopenharmony_ci	int16_t  slope2;
25762306a36Sopenharmony_ci	int16_t  fdo_min;
25862306a36Sopenharmony_ci	int16_t  hys_up;
25962306a36Sopenharmony_ci	int16_t  hys_down;
26062306a36Sopenharmony_ci	int16_t  hys_slope;
26162306a36Sopenharmony_ci	int16_t  temp_resp_lim;
26262306a36Sopenharmony_ci	int16_t  temp_curr;
26362306a36Sopenharmony_ci	int16_t  slope_curr;
26462306a36Sopenharmony_ci	int16_t  pwm_curr;
26562306a36Sopenharmony_ci	uint32_t refresh_period;
26662306a36Sopenharmony_ci	int16_t  fdo_max;
26762306a36Sopenharmony_ci	uint8_t  temp_src;
26862306a36Sopenharmony_ci	int8_t  padding2;
26962306a36Sopenharmony_ci};
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_citypedef struct PP_SIslands_FanTable PP_SIslands_FanTable;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci#define SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES 16
27462306a36Sopenharmony_ci#define SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES 32
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci#define SMC_SISLANDS_SCALE_I  7
27762306a36Sopenharmony_ci#define SMC_SISLANDS_SCALE_R 12
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_cistruct PP_SIslands_CacConfig {
28062306a36Sopenharmony_ci    uint16_t   cac_lkge_lut[SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES];
28162306a36Sopenharmony_ci    uint32_t   lkge_lut_V0;
28262306a36Sopenharmony_ci    uint32_t   lkge_lut_Vstep;
28362306a36Sopenharmony_ci    uint32_t   WinTime;
28462306a36Sopenharmony_ci    uint32_t   R_LL;
28562306a36Sopenharmony_ci    uint32_t   calculation_repeats;
28662306a36Sopenharmony_ci    uint32_t   l2numWin_TDP;
28762306a36Sopenharmony_ci    uint32_t   dc_cac;
28862306a36Sopenharmony_ci    uint8_t    lts_truncate_n;
28962306a36Sopenharmony_ci    uint8_t    SHIFT_N;
29062306a36Sopenharmony_ci    uint8_t    log2_PG_LKG_SCALE;
29162306a36Sopenharmony_ci    uint8_t    cac_temp;
29262306a36Sopenharmony_ci    uint32_t   lkge_lut_T0;
29362306a36Sopenharmony_ci    uint32_t   lkge_lut_Tstep;
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_citypedef struct PP_SIslands_CacConfig PP_SIslands_CacConfig;
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_ci#define SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE 16
29962306a36Sopenharmony_ci#define SMC_SISLANDS_MC_REGISTER_ARRAY_SET_COUNT 20
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_cistruct SMC_SIslands_MCRegisterAddress {
30262306a36Sopenharmony_ci    uint16_t s0;
30362306a36Sopenharmony_ci    uint16_t s1;
30462306a36Sopenharmony_ci};
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_citypedef struct SMC_SIslands_MCRegisterAddress SMC_SIslands_MCRegisterAddress;
30762306a36Sopenharmony_ci
30862306a36Sopenharmony_cistruct SMC_SIslands_MCRegisterSet {
30962306a36Sopenharmony_ci    uint32_t value[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE];
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_citypedef struct SMC_SIslands_MCRegisterSet SMC_SIslands_MCRegisterSet;
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistruct SMC_SIslands_MCRegisters {
31562306a36Sopenharmony_ci    uint8_t                             last;
31662306a36Sopenharmony_ci    uint8_t                             reserved[3];
31762306a36Sopenharmony_ci    SMC_SIslands_MCRegisterAddress      address[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE];
31862306a36Sopenharmony_ci    SMC_SIslands_MCRegisterSet          data[SMC_SISLANDS_MC_REGISTER_ARRAY_SET_COUNT];
31962306a36Sopenharmony_ci};
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_citypedef struct SMC_SIslands_MCRegisters SMC_SIslands_MCRegisters;
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_cistruct SMC_SIslands_MCArbDramTimingRegisterSet {
32462306a36Sopenharmony_ci    uint32_t mc_arb_dram_timing;
32562306a36Sopenharmony_ci    uint32_t mc_arb_dram_timing2;
32662306a36Sopenharmony_ci    uint8_t  mc_arb_rfsh_rate;
32762306a36Sopenharmony_ci    uint8_t  mc_arb_burst_time;
32862306a36Sopenharmony_ci    uint8_t  padding[2];
32962306a36Sopenharmony_ci};
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_citypedef struct SMC_SIslands_MCArbDramTimingRegisterSet SMC_SIslands_MCArbDramTimingRegisterSet;
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_cistruct SMC_SIslands_MCArbDramTimingRegisters {
33462306a36Sopenharmony_ci    uint8_t                                     arb_current;
33562306a36Sopenharmony_ci    uint8_t                                     reserved[3];
33662306a36Sopenharmony_ci    SMC_SIslands_MCArbDramTimingRegisterSet     data[16];
33762306a36Sopenharmony_ci};
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_citypedef struct SMC_SIslands_MCArbDramTimingRegisters SMC_SIslands_MCArbDramTimingRegisters;
34062306a36Sopenharmony_ci
34162306a36Sopenharmony_cistruct SMC_SISLANDS_SPLL_DIV_TABLE {
34262306a36Sopenharmony_ci    uint32_t    freq[256];
34362306a36Sopenharmony_ci    uint32_t    ss[256];
34462306a36Sopenharmony_ci};
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK  0x01ffffff
34762306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT 0
34862306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK   0xfe000000
34962306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT  25
35062306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK   0x000fffff
35162306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT  0
35262306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK   0xfff00000
35362306a36Sopenharmony_ci#define SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT  20
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_citypedef struct SMC_SISLANDS_SPLL_DIV_TABLE SMC_SISLANDS_SPLL_DIV_TABLE;
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_ci#define SMC_SISLANDS_DTE_MAX_FILTER_STAGES 5
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci#define SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE 16
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cistruct Smc_SIslands_DTE_Configuration {
36262306a36Sopenharmony_ci    uint32_t tau[SMC_SISLANDS_DTE_MAX_FILTER_STAGES];
36362306a36Sopenharmony_ci    uint32_t R[SMC_SISLANDS_DTE_MAX_FILTER_STAGES];
36462306a36Sopenharmony_ci    uint32_t K;
36562306a36Sopenharmony_ci    uint32_t T0;
36662306a36Sopenharmony_ci    uint32_t MaxT;
36762306a36Sopenharmony_ci    uint8_t  WindowSize;
36862306a36Sopenharmony_ci    uint8_t  Tdep_count;
36962306a36Sopenharmony_ci    uint8_t  temp_select;
37062306a36Sopenharmony_ci    uint8_t  DTE_mode;
37162306a36Sopenharmony_ci    uint8_t  T_limits[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE];
37262306a36Sopenharmony_ci    uint32_t Tdep_tau[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE];
37362306a36Sopenharmony_ci    uint32_t Tdep_R[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE];
37462306a36Sopenharmony_ci    uint32_t Tthreshold;
37562306a36Sopenharmony_ci};
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_citypedef struct Smc_SIslands_DTE_Configuration Smc_SIslands_DTE_Configuration;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci#define SMC_SISLANDS_DTE_STATUS_FLAG_DTE_ON 1
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_LOCATION 0x10000
38262306a36Sopenharmony_ci
38362306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_version                   0x0
38462306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_flags                     0x4
38562306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_softRegisters             0xC
38662306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_stateTable                0x10
38762306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_fanTable                  0x14
38862306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable            0x18
38962306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable           0x24
39062306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable 0x30
39162306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_spllTable                 0x38
39262306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration          0x40
39362306a36Sopenharmony_ci#define SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters            0x48
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci#pragma pack(pop)
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_ciint si_copy_bytes_to_smc(struct radeon_device *rdev,
39862306a36Sopenharmony_ci			 u32 smc_start_address,
39962306a36Sopenharmony_ci			 const u8 *src, u32 byte_count, u32 limit);
40062306a36Sopenharmony_civoid si_start_smc(struct radeon_device *rdev);
40162306a36Sopenharmony_civoid si_reset_smc(struct radeon_device *rdev);
40262306a36Sopenharmony_ciint si_program_jump_on_start(struct radeon_device *rdev);
40362306a36Sopenharmony_civoid si_stop_smc_clock(struct radeon_device *rdev);
40462306a36Sopenharmony_civoid si_start_smc_clock(struct radeon_device *rdev);
40562306a36Sopenharmony_cibool si_is_smc_running(struct radeon_device *rdev);
40662306a36Sopenharmony_ciPPSMC_Result si_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg);
40762306a36Sopenharmony_ciPPSMC_Result si_wait_for_smc_inactive(struct radeon_device *rdev);
40862306a36Sopenharmony_ciint si_load_smc_ucode(struct radeon_device *rdev, u32 limit);
40962306a36Sopenharmony_ciint si_read_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
41062306a36Sopenharmony_ci			   u32 *value, u32 limit);
41162306a36Sopenharmony_ciint si_write_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
41262306a36Sopenharmony_ci			    u32 value, u32 limit);
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci#endif
41562306a36Sopenharmony_ci
416