162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci * Authors: Alex Deucher 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#include "radeon.h" 2662306a36Sopenharmony_ci#include "rv730d.h" 2762306a36Sopenharmony_ci#include "r600_dpm.h" 2862306a36Sopenharmony_ci#include "rv770.h" 2962306a36Sopenharmony_ci#include "rv770_dpm.h" 3062306a36Sopenharmony_ci#include "atom.h" 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define MC_CG_ARB_FREQ_F0 0x0a 3362306a36Sopenharmony_ci#define MC_CG_ARB_FREQ_F1 0x0b 3462306a36Sopenharmony_ci#define MC_CG_ARB_FREQ_F2 0x0c 3562306a36Sopenharmony_ci#define MC_CG_ARB_FREQ_F3 0x0d 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ciint rv730_populate_sclk_value(struct radeon_device *rdev, 3862306a36Sopenharmony_ci u32 engine_clock, 3962306a36Sopenharmony_ci RV770_SMC_SCLK_VALUE *sclk) 4062306a36Sopenharmony_ci{ 4162306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 4262306a36Sopenharmony_ci struct atom_clock_dividers dividers; 4362306a36Sopenharmony_ci u32 spll_func_cntl = pi->clk_regs.rv730.cg_spll_func_cntl; 4462306a36Sopenharmony_ci u32 spll_func_cntl_2 = pi->clk_regs.rv730.cg_spll_func_cntl_2; 4562306a36Sopenharmony_ci u32 spll_func_cntl_3 = pi->clk_regs.rv730.cg_spll_func_cntl_3; 4662306a36Sopenharmony_ci u32 cg_spll_spread_spectrum = pi->clk_regs.rv730.cg_spll_spread_spectrum; 4762306a36Sopenharmony_ci u32 cg_spll_spread_spectrum_2 = pi->clk_regs.rv730.cg_spll_spread_spectrum_2; 4862306a36Sopenharmony_ci u64 tmp; 4962306a36Sopenharmony_ci u32 reference_clock = rdev->clock.spll.reference_freq; 5062306a36Sopenharmony_ci u32 reference_divider, post_divider; 5162306a36Sopenharmony_ci u32 fbdiv; 5262306a36Sopenharmony_ci int ret; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, 5562306a36Sopenharmony_ci engine_clock, false, ÷rs); 5662306a36Sopenharmony_ci if (ret) 5762306a36Sopenharmony_ci return ret; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci reference_divider = 1 + dividers.ref_div; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci if (dividers.enable_post_div) 6262306a36Sopenharmony_ci post_divider = ((dividers.post_div >> 4) & 0xf) + 6362306a36Sopenharmony_ci (dividers.post_div & 0xf) + 2; 6462306a36Sopenharmony_ci else 6562306a36Sopenharmony_ci post_divider = 1; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci tmp = (u64) engine_clock * reference_divider * post_divider * 16384; 6862306a36Sopenharmony_ci do_div(tmp, reference_clock); 6962306a36Sopenharmony_ci fbdiv = (u32) tmp; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci /* set up registers */ 7262306a36Sopenharmony_ci if (dividers.enable_post_div) 7362306a36Sopenharmony_ci spll_func_cntl |= SPLL_DIVEN; 7462306a36Sopenharmony_ci else 7562306a36Sopenharmony_ci spll_func_cntl &= ~SPLL_DIVEN; 7662306a36Sopenharmony_ci spll_func_cntl &= ~(SPLL_HILEN_MASK | SPLL_LOLEN_MASK | SPLL_REF_DIV_MASK); 7762306a36Sopenharmony_ci spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div); 7862306a36Sopenharmony_ci spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf); 7962306a36Sopenharmony_ci spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf); 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK; 8262306a36Sopenharmony_ci spll_func_cntl_2 |= SCLK_MUX_SEL(2); 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK; 8562306a36Sopenharmony_ci spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv); 8662306a36Sopenharmony_ci spll_func_cntl_3 |= SPLL_DITHEN; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci if (pi->sclk_ss) { 8962306a36Sopenharmony_ci struct radeon_atom_ss ss; 9062306a36Sopenharmony_ci u32 vco_freq = engine_clock * post_divider; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci if (radeon_atombios_get_asic_ss_info(rdev, &ss, 9362306a36Sopenharmony_ci ASIC_INTERNAL_ENGINE_SS, vco_freq)) { 9462306a36Sopenharmony_ci u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate); 9562306a36Sopenharmony_ci u32 clk_v = ss.percentage * fbdiv / (clk_s * 10000); 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci cg_spll_spread_spectrum &= ~CLK_S_MASK; 9862306a36Sopenharmony_ci cg_spll_spread_spectrum |= CLK_S(clk_s); 9962306a36Sopenharmony_ci cg_spll_spread_spectrum |= SSEN; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci cg_spll_spread_spectrum_2 &= ~CLK_V_MASK; 10262306a36Sopenharmony_ci cg_spll_spread_spectrum_2 |= CLK_V(clk_v); 10362306a36Sopenharmony_ci } 10462306a36Sopenharmony_ci } 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci sclk->sclk_value = cpu_to_be32(engine_clock); 10762306a36Sopenharmony_ci sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl); 10862306a36Sopenharmony_ci sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2); 10962306a36Sopenharmony_ci sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3); 11062306a36Sopenharmony_ci sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum); 11162306a36Sopenharmony_ci sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2); 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci return 0; 11462306a36Sopenharmony_ci} 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ciint rv730_populate_mclk_value(struct radeon_device *rdev, 11762306a36Sopenharmony_ci u32 engine_clock, u32 memory_clock, 11862306a36Sopenharmony_ci LPRV7XX_SMC_MCLK_VALUE mclk) 11962306a36Sopenharmony_ci{ 12062306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 12162306a36Sopenharmony_ci u32 mclk_pwrmgt_cntl = pi->clk_regs.rv730.mclk_pwrmgt_cntl; 12262306a36Sopenharmony_ci u32 dll_cntl = pi->clk_regs.rv730.dll_cntl; 12362306a36Sopenharmony_ci u32 mpll_func_cntl = pi->clk_regs.rv730.mpll_func_cntl; 12462306a36Sopenharmony_ci u32 mpll_func_cntl_2 = pi->clk_regs.rv730.mpll_func_cntl2; 12562306a36Sopenharmony_ci u32 mpll_func_cntl_3 = pi->clk_regs.rv730.mpll_func_cntl3; 12662306a36Sopenharmony_ci u32 mpll_ss = pi->clk_regs.rv730.mpll_ss; 12762306a36Sopenharmony_ci u32 mpll_ss2 = pi->clk_regs.rv730.mpll_ss2; 12862306a36Sopenharmony_ci struct atom_clock_dividers dividers; 12962306a36Sopenharmony_ci u32 post_divider, reference_divider; 13062306a36Sopenharmony_ci int ret; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, 13362306a36Sopenharmony_ci memory_clock, false, ÷rs); 13462306a36Sopenharmony_ci if (ret) 13562306a36Sopenharmony_ci return ret; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci reference_divider = dividers.ref_div + 1; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci if (dividers.enable_post_div) 14062306a36Sopenharmony_ci post_divider = ((dividers.post_div >> 4) & 0xf) + 14162306a36Sopenharmony_ci (dividers.post_div & 0xf) + 2; 14262306a36Sopenharmony_ci else 14362306a36Sopenharmony_ci post_divider = 1; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci /* setup the registers */ 14662306a36Sopenharmony_ci if (dividers.enable_post_div) 14762306a36Sopenharmony_ci mpll_func_cntl |= MPLL_DIVEN; 14862306a36Sopenharmony_ci else 14962306a36Sopenharmony_ci mpll_func_cntl &= ~MPLL_DIVEN; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci mpll_func_cntl &= ~(MPLL_REF_DIV_MASK | MPLL_HILEN_MASK | MPLL_LOLEN_MASK); 15262306a36Sopenharmony_ci mpll_func_cntl |= MPLL_REF_DIV(dividers.ref_div); 15362306a36Sopenharmony_ci mpll_func_cntl |= MPLL_HILEN((dividers.post_div >> 4) & 0xf); 15462306a36Sopenharmony_ci mpll_func_cntl |= MPLL_LOLEN(dividers.post_div & 0xf); 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci mpll_func_cntl_3 &= ~MPLL_FB_DIV_MASK; 15762306a36Sopenharmony_ci mpll_func_cntl_3 |= MPLL_FB_DIV(dividers.fb_div); 15862306a36Sopenharmony_ci if (dividers.enable_dithen) 15962306a36Sopenharmony_ci mpll_func_cntl_3 |= MPLL_DITHEN; 16062306a36Sopenharmony_ci else 16162306a36Sopenharmony_ci mpll_func_cntl_3 &= ~MPLL_DITHEN; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci if (pi->mclk_ss) { 16462306a36Sopenharmony_ci struct radeon_atom_ss ss; 16562306a36Sopenharmony_ci u32 vco_freq = memory_clock * post_divider; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci if (radeon_atombios_get_asic_ss_info(rdev, &ss, 16862306a36Sopenharmony_ci ASIC_INTERNAL_MEMORY_SS, vco_freq)) { 16962306a36Sopenharmony_ci u32 reference_clock = rdev->clock.mpll.reference_freq; 17062306a36Sopenharmony_ci u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate); 17162306a36Sopenharmony_ci u32 clk_v = ss.percentage * dividers.fb_div / (clk_s * 10000); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci mpll_ss &= ~CLK_S_MASK; 17462306a36Sopenharmony_ci mpll_ss |= CLK_S(clk_s); 17562306a36Sopenharmony_ci mpll_ss |= SSEN; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci mpll_ss2 &= ~CLK_V_MASK; 17862306a36Sopenharmony_ci mpll_ss |= CLK_V(clk_v); 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci } 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci mclk->mclk730.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl); 18462306a36Sopenharmony_ci mclk->mclk730.vDLL_CNTL = cpu_to_be32(dll_cntl); 18562306a36Sopenharmony_ci mclk->mclk730.mclk_value = cpu_to_be32(memory_clock); 18662306a36Sopenharmony_ci mclk->mclk730.vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl); 18762306a36Sopenharmony_ci mclk->mclk730.vMPLL_FUNC_CNTL2 = cpu_to_be32(mpll_func_cntl_2); 18862306a36Sopenharmony_ci mclk->mclk730.vMPLL_FUNC_CNTL3 = cpu_to_be32(mpll_func_cntl_3); 18962306a36Sopenharmony_ci mclk->mclk730.vMPLL_SS = cpu_to_be32(mpll_ss); 19062306a36Sopenharmony_ci mclk->mclk730.vMPLL_SS2 = cpu_to_be32(mpll_ss2); 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci return 0; 19362306a36Sopenharmony_ci} 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_civoid rv730_read_clock_registers(struct radeon_device *rdev) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci pi->clk_regs.rv730.cg_spll_func_cntl = 20062306a36Sopenharmony_ci RREG32(CG_SPLL_FUNC_CNTL); 20162306a36Sopenharmony_ci pi->clk_regs.rv730.cg_spll_func_cntl_2 = 20262306a36Sopenharmony_ci RREG32(CG_SPLL_FUNC_CNTL_2); 20362306a36Sopenharmony_ci pi->clk_regs.rv730.cg_spll_func_cntl_3 = 20462306a36Sopenharmony_ci RREG32(CG_SPLL_FUNC_CNTL_3); 20562306a36Sopenharmony_ci pi->clk_regs.rv730.cg_spll_spread_spectrum = 20662306a36Sopenharmony_ci RREG32(CG_SPLL_SPREAD_SPECTRUM); 20762306a36Sopenharmony_ci pi->clk_regs.rv730.cg_spll_spread_spectrum_2 = 20862306a36Sopenharmony_ci RREG32(CG_SPLL_SPREAD_SPECTRUM_2); 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci pi->clk_regs.rv730.mclk_pwrmgt_cntl = 21162306a36Sopenharmony_ci RREG32(TCI_MCLK_PWRMGT_CNTL); 21262306a36Sopenharmony_ci pi->clk_regs.rv730.dll_cntl = 21362306a36Sopenharmony_ci RREG32(TCI_DLL_CNTL); 21462306a36Sopenharmony_ci pi->clk_regs.rv730.mpll_func_cntl = 21562306a36Sopenharmony_ci RREG32(CG_MPLL_FUNC_CNTL); 21662306a36Sopenharmony_ci pi->clk_regs.rv730.mpll_func_cntl2 = 21762306a36Sopenharmony_ci RREG32(CG_MPLL_FUNC_CNTL_2); 21862306a36Sopenharmony_ci pi->clk_regs.rv730.mpll_func_cntl3 = 21962306a36Sopenharmony_ci RREG32(CG_MPLL_FUNC_CNTL_3); 22062306a36Sopenharmony_ci pi->clk_regs.rv730.mpll_ss = 22162306a36Sopenharmony_ci RREG32(CG_TCI_MPLL_SPREAD_SPECTRUM); 22262306a36Sopenharmony_ci pi->clk_regs.rv730.mpll_ss2 = 22362306a36Sopenharmony_ci RREG32(CG_TCI_MPLL_SPREAD_SPECTRUM_2); 22462306a36Sopenharmony_ci} 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_ciint rv730_populate_smc_acpi_state(struct radeon_device *rdev, 22762306a36Sopenharmony_ci RV770_SMC_STATETABLE *table) 22862306a36Sopenharmony_ci{ 22962306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 23062306a36Sopenharmony_ci u32 mpll_func_cntl = 0; 23162306a36Sopenharmony_ci u32 mpll_func_cntl_2 = 0 ; 23262306a36Sopenharmony_ci u32 mpll_func_cntl_3 = 0; 23362306a36Sopenharmony_ci u32 mclk_pwrmgt_cntl; 23462306a36Sopenharmony_ci u32 dll_cntl; 23562306a36Sopenharmony_ci u32 spll_func_cntl; 23662306a36Sopenharmony_ci u32 spll_func_cntl_2; 23762306a36Sopenharmony_ci u32 spll_func_cntl_3; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci table->ACPIState = table->initialState; 24062306a36Sopenharmony_ci table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci if (pi->acpi_vddc) { 24362306a36Sopenharmony_ci rv770_populate_vddc_value(rdev, pi->acpi_vddc, 24462306a36Sopenharmony_ci &table->ACPIState.levels[0].vddc); 24562306a36Sopenharmony_ci table->ACPIState.levels[0].gen2PCIE = pi->pcie_gen2 ? 24662306a36Sopenharmony_ci pi->acpi_pcie_gen2 : 0; 24762306a36Sopenharmony_ci table->ACPIState.levels[0].gen2XSP = 24862306a36Sopenharmony_ci pi->acpi_pcie_gen2; 24962306a36Sopenharmony_ci } else { 25062306a36Sopenharmony_ci rv770_populate_vddc_value(rdev, pi->min_vddc_in_table, 25162306a36Sopenharmony_ci &table->ACPIState.levels[0].vddc); 25262306a36Sopenharmony_ci table->ACPIState.levels[0].gen2PCIE = 0; 25362306a36Sopenharmony_ci } 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci mpll_func_cntl = pi->clk_regs.rv730.mpll_func_cntl; 25662306a36Sopenharmony_ci mpll_func_cntl_2 = pi->clk_regs.rv730.mpll_func_cntl2; 25762306a36Sopenharmony_ci mpll_func_cntl_3 = pi->clk_regs.rv730.mpll_func_cntl3; 25862306a36Sopenharmony_ci 25962306a36Sopenharmony_ci mpll_func_cntl |= MPLL_RESET | MPLL_BYPASS_EN; 26062306a36Sopenharmony_ci mpll_func_cntl &= ~MPLL_SLEEP; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci mpll_func_cntl_2 &= ~MCLK_MUX_SEL_MASK; 26362306a36Sopenharmony_ci mpll_func_cntl_2 |= MCLK_MUX_SEL(1); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci mclk_pwrmgt_cntl = (MRDCKA_RESET | 26662306a36Sopenharmony_ci MRDCKB_RESET | 26762306a36Sopenharmony_ci MRDCKC_RESET | 26862306a36Sopenharmony_ci MRDCKD_RESET | 26962306a36Sopenharmony_ci MRDCKE_RESET | 27062306a36Sopenharmony_ci MRDCKF_RESET | 27162306a36Sopenharmony_ci MRDCKG_RESET | 27262306a36Sopenharmony_ci MRDCKH_RESET | 27362306a36Sopenharmony_ci MRDCKA_SLEEP | 27462306a36Sopenharmony_ci MRDCKB_SLEEP | 27562306a36Sopenharmony_ci MRDCKC_SLEEP | 27662306a36Sopenharmony_ci MRDCKD_SLEEP | 27762306a36Sopenharmony_ci MRDCKE_SLEEP | 27862306a36Sopenharmony_ci MRDCKF_SLEEP | 27962306a36Sopenharmony_ci MRDCKG_SLEEP | 28062306a36Sopenharmony_ci MRDCKH_SLEEP); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci dll_cntl = 0xff000000; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci spll_func_cntl = pi->clk_regs.rv730.cg_spll_func_cntl; 28562306a36Sopenharmony_ci spll_func_cntl_2 = pi->clk_regs.rv730.cg_spll_func_cntl_2; 28662306a36Sopenharmony_ci spll_func_cntl_3 = pi->clk_regs.rv730.cg_spll_func_cntl_3; 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci spll_func_cntl |= SPLL_RESET | SPLL_BYPASS_EN; 28962306a36Sopenharmony_ci spll_func_cntl &= ~SPLL_SLEEP; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK; 29262306a36Sopenharmony_ci spll_func_cntl_2 |= SCLK_MUX_SEL(4); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl); 29562306a36Sopenharmony_ci table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL2 = cpu_to_be32(mpll_func_cntl_2); 29662306a36Sopenharmony_ci table->ACPIState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL3 = cpu_to_be32(mpll_func_cntl_3); 29762306a36Sopenharmony_ci table->ACPIState.levels[0].mclk.mclk730.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl); 29862306a36Sopenharmony_ci table->ACPIState.levels[0].mclk.mclk730.vDLL_CNTL = cpu_to_be32(dll_cntl); 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci table->ACPIState.levels[0].mclk.mclk730.mclk_value = 0; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl); 30362306a36Sopenharmony_ci table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2); 30462306a36Sopenharmony_ci table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci table->ACPIState.levels[0].sclk.sclk_value = 0; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd); 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci table->ACPIState.levels[1] = table->ACPIState.levels[0]; 31162306a36Sopenharmony_ci table->ACPIState.levels[2] = table->ACPIState.levels[0]; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci return 0; 31462306a36Sopenharmony_ci} 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ciint rv730_populate_smc_initial_state(struct radeon_device *rdev, 31762306a36Sopenharmony_ci struct radeon_ps *radeon_state, 31862306a36Sopenharmony_ci RV770_SMC_STATETABLE *table) 31962306a36Sopenharmony_ci{ 32062306a36Sopenharmony_ci struct rv7xx_ps *initial_state = rv770_get_ps(radeon_state); 32162306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 32262306a36Sopenharmony_ci u32 a_t; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL = 32562306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl); 32662306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL2 = 32762306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl2); 32862306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vMPLL_FUNC_CNTL3 = 32962306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.mpll_func_cntl3); 33062306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vMCLK_PWRMGT_CNTL = 33162306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.mclk_pwrmgt_cntl); 33262306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vDLL_CNTL = 33362306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.dll_cntl); 33462306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vMPLL_SS = 33562306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.mpll_ss); 33662306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.vMPLL_SS2 = 33762306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.mpll_ss2); 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci table->initialState.levels[0].mclk.mclk730.mclk_value = 34062306a36Sopenharmony_ci cpu_to_be32(initial_state->low.mclk); 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = 34362306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl); 34462306a36Sopenharmony_ci table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = 34562306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl_2); 34662306a36Sopenharmony_ci table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = 34762306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.cg_spll_func_cntl_3); 34862306a36Sopenharmony_ci table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM = 34962306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.cg_spll_spread_spectrum); 35062306a36Sopenharmony_ci table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 = 35162306a36Sopenharmony_ci cpu_to_be32(pi->clk_regs.rv730.cg_spll_spread_spectrum_2); 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci table->initialState.levels[0].sclk.sclk_value = 35462306a36Sopenharmony_ci cpu_to_be32(initial_state->low.sclk); 35562306a36Sopenharmony_ci 35662306a36Sopenharmony_ci table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci table->initialState.levels[0].seqValue = 35962306a36Sopenharmony_ci rv770_get_seq_value(rdev, &initial_state->low); 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ci rv770_populate_vddc_value(rdev, 36262306a36Sopenharmony_ci initial_state->low.vddc, 36362306a36Sopenharmony_ci &table->initialState.levels[0].vddc); 36462306a36Sopenharmony_ci rv770_populate_initial_mvdd_value(rdev, 36562306a36Sopenharmony_ci &table->initialState.levels[0].mvdd); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci a_t = CG_R(0xffff) | CG_L(0); 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci table->initialState.levels[0].aT = cpu_to_be32(a_t); 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci if (pi->boot_in_gen2) 37462306a36Sopenharmony_ci table->initialState.levels[0].gen2PCIE = 1; 37562306a36Sopenharmony_ci else 37662306a36Sopenharmony_ci table->initialState.levels[0].gen2PCIE = 0; 37762306a36Sopenharmony_ci if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) 37862306a36Sopenharmony_ci table->initialState.levels[0].gen2XSP = 1; 37962306a36Sopenharmony_ci else 38062306a36Sopenharmony_ci table->initialState.levels[0].gen2XSP = 0; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci table->initialState.levels[1] = table->initialState.levels[0]; 38362306a36Sopenharmony_ci table->initialState.levels[2] = table->initialState.levels[0]; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC; 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_ci return 0; 38862306a36Sopenharmony_ci} 38962306a36Sopenharmony_ci 39062306a36Sopenharmony_civoid rv730_program_memory_timing_parameters(struct radeon_device *rdev, 39162306a36Sopenharmony_ci struct radeon_ps *radeon_state) 39262306a36Sopenharmony_ci{ 39362306a36Sopenharmony_ci struct rv7xx_ps *state = rv770_get_ps(radeon_state); 39462306a36Sopenharmony_ci u32 arb_refresh_rate = 0; 39562306a36Sopenharmony_ci u32 dram_timing = 0; 39662306a36Sopenharmony_ci u32 dram_timing2 = 0; 39762306a36Sopenharmony_ci u32 old_dram_timing = 0; 39862306a36Sopenharmony_ci u32 old_dram_timing2 = 0; 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_ci arb_refresh_rate = RREG32(MC_ARB_RFSH_RATE) & 40162306a36Sopenharmony_ci ~(POWERMODE1_MASK | POWERMODE2_MASK | POWERMODE3_MASK); 40262306a36Sopenharmony_ci arb_refresh_rate |= 40362306a36Sopenharmony_ci (POWERMODE1(rv770_calculate_memory_refresh_rate(rdev, state->low.sclk)) | 40462306a36Sopenharmony_ci POWERMODE2(rv770_calculate_memory_refresh_rate(rdev, state->medium.sclk)) | 40562306a36Sopenharmony_ci POWERMODE3(rv770_calculate_memory_refresh_rate(rdev, state->high.sclk))); 40662306a36Sopenharmony_ci WREG32(MC_ARB_RFSH_RATE, arb_refresh_rate); 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci /* save the boot dram timings */ 40962306a36Sopenharmony_ci old_dram_timing = RREG32(MC_ARB_DRAM_TIMING); 41062306a36Sopenharmony_ci old_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2); 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci radeon_atom_set_engine_dram_timings(rdev, 41362306a36Sopenharmony_ci state->high.sclk, 41462306a36Sopenharmony_ci state->high.mclk); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci dram_timing = RREG32(MC_ARB_DRAM_TIMING); 41762306a36Sopenharmony_ci dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2); 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING_3, dram_timing); 42062306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING2_3, dram_timing2); 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci radeon_atom_set_engine_dram_timings(rdev, 42362306a36Sopenharmony_ci state->medium.sclk, 42462306a36Sopenharmony_ci state->medium.mclk); 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci dram_timing = RREG32(MC_ARB_DRAM_TIMING); 42762306a36Sopenharmony_ci dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2); 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING_2, dram_timing); 43062306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING2_2, dram_timing2); 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci radeon_atom_set_engine_dram_timings(rdev, 43362306a36Sopenharmony_ci state->low.sclk, 43462306a36Sopenharmony_ci state->low.mclk); 43562306a36Sopenharmony_ci 43662306a36Sopenharmony_ci dram_timing = RREG32(MC_ARB_DRAM_TIMING); 43762306a36Sopenharmony_ci dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING_1, dram_timing); 44062306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING2_1, dram_timing2); 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_ci /* restore the boot dram timings */ 44362306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING, old_dram_timing); 44462306a36Sopenharmony_ci WREG32(MC_ARB_DRAM_TIMING2, old_dram_timing2); 44562306a36Sopenharmony_ci 44662306a36Sopenharmony_ci} 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_civoid rv730_start_dpm(struct radeon_device *rdev) 44962306a36Sopenharmony_ci{ 45062306a36Sopenharmony_ci WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF); 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci WREG32_P(TCI_MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF); 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN); 45562306a36Sopenharmony_ci} 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_civoid rv730_stop_dpm(struct radeon_device *rdev) 45862306a36Sopenharmony_ci{ 45962306a36Sopenharmony_ci PPSMC_Result result; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_TwoLevelsDisabled); 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci if (result != PPSMC_Result_OK) 46462306a36Sopenharmony_ci DRM_DEBUG("Could not force DPM to low\n"); 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN); 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF); 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci WREG32_P(TCI_MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF); 47162306a36Sopenharmony_ci} 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_civoid rv730_program_dcodt(struct radeon_device *rdev, bool use_dcodt) 47462306a36Sopenharmony_ci{ 47562306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 47662306a36Sopenharmony_ci u32 i = use_dcodt ? 0 : 1; 47762306a36Sopenharmony_ci u32 mc4_io_pad_cntl; 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci mc4_io_pad_cntl = RREG32(MC4_IO_DQ_PAD_CNTL_D0_I0); 48062306a36Sopenharmony_ci mc4_io_pad_cntl &= 0xFFFFFF00; 48162306a36Sopenharmony_ci mc4_io_pad_cntl |= pi->odt_value_0[i]; 48262306a36Sopenharmony_ci WREG32(MC4_IO_DQ_PAD_CNTL_D0_I0, mc4_io_pad_cntl); 48362306a36Sopenharmony_ci WREG32(MC4_IO_DQ_PAD_CNTL_D0_I1, mc4_io_pad_cntl); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci mc4_io_pad_cntl = RREG32(MC4_IO_QS_PAD_CNTL_D0_I0); 48662306a36Sopenharmony_ci mc4_io_pad_cntl &= 0xFFFFFF00; 48762306a36Sopenharmony_ci mc4_io_pad_cntl |= pi->odt_value_1[i]; 48862306a36Sopenharmony_ci WREG32(MC4_IO_QS_PAD_CNTL_D0_I0, mc4_io_pad_cntl); 48962306a36Sopenharmony_ci WREG32(MC4_IO_QS_PAD_CNTL_D0_I1, mc4_io_pad_cntl); 49062306a36Sopenharmony_ci} 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_civoid rv730_get_odt_values(struct radeon_device *rdev) 49362306a36Sopenharmony_ci{ 49462306a36Sopenharmony_ci struct rv7xx_power_info *pi = rv770_get_pi(rdev); 49562306a36Sopenharmony_ci u32 mc4_io_pad_cntl; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci pi->odt_value_0[0] = (u8)0; 49862306a36Sopenharmony_ci pi->odt_value_1[0] = (u8)0x80; 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci mc4_io_pad_cntl = RREG32(MC4_IO_DQ_PAD_CNTL_D0_I0); 50162306a36Sopenharmony_ci pi->odt_value_0[1] = (u8)(mc4_io_pad_cntl & 0xff); 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_ci mc4_io_pad_cntl = RREG32(MC4_IO_QS_PAD_CNTL_D0_I0); 50462306a36Sopenharmony_ci pi->odt_value_1[1] = (u8)(mc4_io_pad_cntl & 0xff); 50562306a36Sopenharmony_ci} 506