162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci * Authors: Alex Deucher 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#include "radeon.h" 2662306a36Sopenharmony_ci#include "radeon_asic.h" 2762306a36Sopenharmony_ci#include "rv6xxd.h" 2862306a36Sopenharmony_ci#include "r600_dpm.h" 2962306a36Sopenharmony_ci#include "rv6xx_dpm.h" 3062306a36Sopenharmony_ci#include "atom.h" 3162306a36Sopenharmony_ci#include <linux/seq_file.h> 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_cistatic u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev, 3462306a36Sopenharmony_ci u32 unscaled_count, u32 unit); 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic struct rv6xx_ps *rv6xx_get_ps(struct radeon_ps *rps) 3762306a36Sopenharmony_ci{ 3862306a36Sopenharmony_ci struct rv6xx_ps *ps = rps->ps_priv; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci return ps; 4162306a36Sopenharmony_ci} 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cistatic struct rv6xx_power_info *rv6xx_get_pi(struct radeon_device *rdev) 4462306a36Sopenharmony_ci{ 4562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rdev->pm.dpm.priv; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci return pi; 4862306a36Sopenharmony_ci} 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_cistatic void rv6xx_force_pcie_gen1(struct radeon_device *rdev) 5162306a36Sopenharmony_ci{ 5262306a36Sopenharmony_ci u32 tmp; 5362306a36Sopenharmony_ci int i; 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); 5662306a36Sopenharmony_ci tmp &= LC_GEN2_EN; 5762306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp); 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); 6062306a36Sopenharmony_ci tmp |= LC_INITIATE_LINK_SPEED_CHANGE; 6162306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp); 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci for (i = 0; i < rdev->usec_timeout; i++) { 6462306a36Sopenharmony_ci if (!(RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE)) 6562306a36Sopenharmony_ci break; 6662306a36Sopenharmony_ci udelay(1); 6762306a36Sopenharmony_ci } 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); 7062306a36Sopenharmony_ci tmp &= ~LC_INITIATE_LINK_SPEED_CHANGE; 7162306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp); 7262306a36Sopenharmony_ci} 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cistatic void rv6xx_enable_pcie_gen2_support(struct radeon_device *rdev) 7562306a36Sopenharmony_ci{ 7662306a36Sopenharmony_ci u32 tmp; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL); 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) && 8162306a36Sopenharmony_ci (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) { 8262306a36Sopenharmony_ci tmp |= LC_GEN2_EN; 8362306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp); 8462306a36Sopenharmony_ci } 8562306a36Sopenharmony_ci} 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic void rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev, 8862306a36Sopenharmony_ci bool enable) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci u32 tmp; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & ~LC_HW_VOLTAGE_IF_CONTROL_MASK; 9362306a36Sopenharmony_ci if (enable) 9462306a36Sopenharmony_ci tmp |= LC_HW_VOLTAGE_IF_CONTROL(1); 9562306a36Sopenharmony_ci else 9662306a36Sopenharmony_ci tmp |= LC_HW_VOLTAGE_IF_CONTROL(0); 9762306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp); 9862306a36Sopenharmony_ci} 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_cistatic void rv6xx_enable_l0s(struct radeon_device *rdev) 10162306a36Sopenharmony_ci{ 10262306a36Sopenharmony_ci u32 tmp; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK; 10562306a36Sopenharmony_ci tmp |= LC_L0S_INACTIVITY(3); 10662306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp); 10762306a36Sopenharmony_ci} 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic void rv6xx_enable_l1(struct radeon_device *rdev) 11062306a36Sopenharmony_ci{ 11162306a36Sopenharmony_ci u32 tmp; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL); 11462306a36Sopenharmony_ci tmp &= ~LC_L1_INACTIVITY_MASK; 11562306a36Sopenharmony_ci tmp |= LC_L1_INACTIVITY(4); 11662306a36Sopenharmony_ci tmp &= ~LC_PMI_TO_L1_DIS; 11762306a36Sopenharmony_ci tmp &= ~LC_ASPM_TO_L1_DIS; 11862306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp); 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic void rv6xx_enable_pll_sleep_in_l1(struct radeon_device *rdev) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci u32 tmp; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK; 12662306a36Sopenharmony_ci tmp |= LC_L1_INACTIVITY(8); 12762306a36Sopenharmony_ci WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp); 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* NOTE, this is a PCIE indirect reg, not PCIE PORT */ 13062306a36Sopenharmony_ci tmp = RREG32_PCIE(PCIE_P_CNTL); 13162306a36Sopenharmony_ci tmp |= P_PLL_PWRDN_IN_L1L23; 13262306a36Sopenharmony_ci tmp &= ~P_PLL_BUF_PDNB; 13362306a36Sopenharmony_ci tmp &= ~P_PLL_PDNB; 13462306a36Sopenharmony_ci tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF; 13562306a36Sopenharmony_ci WREG32_PCIE(PCIE_P_CNTL, tmp); 13662306a36Sopenharmony_ci} 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_cistatic int rv6xx_convert_clock_to_stepping(struct radeon_device *rdev, 13962306a36Sopenharmony_ci u32 clock, struct rv6xx_sclk_stepping *step) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci int ret; 14262306a36Sopenharmony_ci struct atom_clock_dividers dividers; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, 14562306a36Sopenharmony_ci clock, false, ÷rs); 14662306a36Sopenharmony_ci if (ret) 14762306a36Sopenharmony_ci return ret; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci if (dividers.enable_post_div) 15062306a36Sopenharmony_ci step->post_divider = 2 + (dividers.post_div & 0xF) + (dividers.post_div >> 4); 15162306a36Sopenharmony_ci else 15262306a36Sopenharmony_ci step->post_divider = 1; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci step->vco_frequency = clock * step->post_divider; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci return 0; 15762306a36Sopenharmony_ci} 15862306a36Sopenharmony_ci 15962306a36Sopenharmony_cistatic void rv6xx_output_stepping(struct radeon_device *rdev, 16062306a36Sopenharmony_ci u32 step_index, struct rv6xx_sclk_stepping *step) 16162306a36Sopenharmony_ci{ 16262306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 16362306a36Sopenharmony_ci u32 ref_clk = rdev->clock.spll.reference_freq; 16462306a36Sopenharmony_ci u32 fb_divider; 16562306a36Sopenharmony_ci u32 spll_step_count = rv6xx_scale_count_given_unit(rdev, 16662306a36Sopenharmony_ci R600_SPLLSTEPTIME_DFLT * 16762306a36Sopenharmony_ci pi->spll_ref_div, 16862306a36Sopenharmony_ci R600_SPLLSTEPUNIT_DFLT); 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci r600_engine_clock_entry_enable(rdev, step_index, true); 17162306a36Sopenharmony_ci r600_engine_clock_entry_enable_pulse_skipping(rdev, step_index, false); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci if (step->post_divider == 1) 17462306a36Sopenharmony_ci r600_engine_clock_entry_enable_post_divider(rdev, step_index, false); 17562306a36Sopenharmony_ci else { 17662306a36Sopenharmony_ci u32 lo_len = (step->post_divider - 2) / 2; 17762306a36Sopenharmony_ci u32 hi_len = step->post_divider - 2 - lo_len; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci r600_engine_clock_entry_enable_post_divider(rdev, step_index, true); 18062306a36Sopenharmony_ci r600_engine_clock_entry_set_post_divider(rdev, step_index, (hi_len << 4) | lo_len); 18162306a36Sopenharmony_ci } 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci fb_divider = ((step->vco_frequency * pi->spll_ref_div) / ref_clk) >> 18462306a36Sopenharmony_ci pi->fb_div_scale; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci r600_engine_clock_entry_set_reference_divider(rdev, step_index, 18762306a36Sopenharmony_ci pi->spll_ref_div - 1); 18862306a36Sopenharmony_ci r600_engine_clock_entry_set_feedback_divider(rdev, step_index, fb_divider); 18962306a36Sopenharmony_ci r600_engine_clock_entry_set_step_time(rdev, step_index, spll_step_count); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci} 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic struct rv6xx_sclk_stepping rv6xx_next_vco_step(struct radeon_device *rdev, 19462306a36Sopenharmony_ci struct rv6xx_sclk_stepping *cur, 19562306a36Sopenharmony_ci bool increasing_vco, u32 step_size) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci struct rv6xx_sclk_stepping next; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci next.post_divider = cur->post_divider; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci if (increasing_vco) 20262306a36Sopenharmony_ci next.vco_frequency = (cur->vco_frequency * (100 + step_size)) / 100; 20362306a36Sopenharmony_ci else 20462306a36Sopenharmony_ci next.vco_frequency = (cur->vco_frequency * 100 + 99 + step_size) / (100 + step_size); 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci return next; 20762306a36Sopenharmony_ci} 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistatic bool rv6xx_can_step_post_div(struct radeon_device *rdev, 21062306a36Sopenharmony_ci struct rv6xx_sclk_stepping *cur, 21162306a36Sopenharmony_ci struct rv6xx_sclk_stepping *target) 21262306a36Sopenharmony_ci{ 21362306a36Sopenharmony_ci return (cur->post_divider > target->post_divider) && 21462306a36Sopenharmony_ci ((cur->vco_frequency * target->post_divider) <= 21562306a36Sopenharmony_ci (target->vco_frequency * (cur->post_divider - 1))); 21662306a36Sopenharmony_ci} 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_cistatic struct rv6xx_sclk_stepping rv6xx_next_post_div_step(struct radeon_device *rdev, 21962306a36Sopenharmony_ci struct rv6xx_sclk_stepping *cur, 22062306a36Sopenharmony_ci struct rv6xx_sclk_stepping *target) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci struct rv6xx_sclk_stepping next = *cur; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci while (rv6xx_can_step_post_div(rdev, &next, target)) 22562306a36Sopenharmony_ci next.post_divider--; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci return next; 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_cistatic bool rv6xx_reached_stepping_target(struct radeon_device *rdev, 23162306a36Sopenharmony_ci struct rv6xx_sclk_stepping *cur, 23262306a36Sopenharmony_ci struct rv6xx_sclk_stepping *target, 23362306a36Sopenharmony_ci bool increasing_vco) 23462306a36Sopenharmony_ci{ 23562306a36Sopenharmony_ci return (increasing_vco && (cur->vco_frequency >= target->vco_frequency)) || 23662306a36Sopenharmony_ci (!increasing_vco && (cur->vco_frequency <= target->vco_frequency)); 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_cistatic void rv6xx_generate_steps(struct radeon_device *rdev, 24062306a36Sopenharmony_ci u32 low, u32 high, 24162306a36Sopenharmony_ci u32 start_index, u8 *end_index) 24262306a36Sopenharmony_ci{ 24362306a36Sopenharmony_ci struct rv6xx_sclk_stepping cur; 24462306a36Sopenharmony_ci struct rv6xx_sclk_stepping target; 24562306a36Sopenharmony_ci bool increasing_vco; 24662306a36Sopenharmony_ci u32 step_index = start_index; 24762306a36Sopenharmony_ci 24862306a36Sopenharmony_ci rv6xx_convert_clock_to_stepping(rdev, low, &cur); 24962306a36Sopenharmony_ci rv6xx_convert_clock_to_stepping(rdev, high, &target); 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci rv6xx_output_stepping(rdev, step_index++, &cur); 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci increasing_vco = (target.vco_frequency >= cur.vco_frequency); 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci if (target.post_divider > cur.post_divider) 25662306a36Sopenharmony_ci cur.post_divider = target.post_divider; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci while (1) { 25962306a36Sopenharmony_ci struct rv6xx_sclk_stepping next; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci if (rv6xx_can_step_post_div(rdev, &cur, &target)) 26262306a36Sopenharmony_ci next = rv6xx_next_post_div_step(rdev, &cur, &target); 26362306a36Sopenharmony_ci else 26462306a36Sopenharmony_ci next = rv6xx_next_vco_step(rdev, &cur, increasing_vco, R600_VCOSTEPPCT_DFLT); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci if (rv6xx_reached_stepping_target(rdev, &next, &target, increasing_vco)) { 26762306a36Sopenharmony_ci struct rv6xx_sclk_stepping tiny = 26862306a36Sopenharmony_ci rv6xx_next_vco_step(rdev, &target, !increasing_vco, R600_ENDINGVCOSTEPPCT_DFLT); 26962306a36Sopenharmony_ci tiny.post_divider = next.post_divider; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci if (!rv6xx_reached_stepping_target(rdev, &tiny, &cur, !increasing_vco)) 27262306a36Sopenharmony_ci rv6xx_output_stepping(rdev, step_index++, &tiny); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci if ((next.post_divider != target.post_divider) && 27562306a36Sopenharmony_ci (next.vco_frequency != target.vco_frequency)) { 27662306a36Sopenharmony_ci struct rv6xx_sclk_stepping final_vco; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci final_vco.vco_frequency = target.vco_frequency; 27962306a36Sopenharmony_ci final_vco.post_divider = next.post_divider; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci rv6xx_output_stepping(rdev, step_index++, &final_vco); 28262306a36Sopenharmony_ci } 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci rv6xx_output_stepping(rdev, step_index++, &target); 28562306a36Sopenharmony_ci break; 28662306a36Sopenharmony_ci } else 28762306a36Sopenharmony_ci rv6xx_output_stepping(rdev, step_index++, &next); 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci cur = next; 29062306a36Sopenharmony_ci } 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_ci *end_index = (u8)step_index - 1; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci} 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic void rv6xx_generate_single_step(struct radeon_device *rdev, 29762306a36Sopenharmony_ci u32 clock, u32 index) 29862306a36Sopenharmony_ci{ 29962306a36Sopenharmony_ci struct rv6xx_sclk_stepping step; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci rv6xx_convert_clock_to_stepping(rdev, clock, &step); 30262306a36Sopenharmony_ci rv6xx_output_stepping(rdev, index, &step); 30362306a36Sopenharmony_ci} 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_cistatic void rv6xx_invalidate_intermediate_steps_range(struct radeon_device *rdev, 30662306a36Sopenharmony_ci u32 start_index, u32 end_index) 30762306a36Sopenharmony_ci{ 30862306a36Sopenharmony_ci u32 step_index; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci for (step_index = start_index + 1; step_index < end_index; step_index++) 31162306a36Sopenharmony_ci r600_engine_clock_entry_enable(rdev, step_index, false); 31262306a36Sopenharmony_ci} 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_cistatic void rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device *rdev, 31562306a36Sopenharmony_ci u32 index, u32 clk_s) 31662306a36Sopenharmony_ci{ 31762306a36Sopenharmony_ci WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4), 31862306a36Sopenharmony_ci CLKS(clk_s), ~CLKS_MASK); 31962306a36Sopenharmony_ci} 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_cistatic void rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device *rdev, 32262306a36Sopenharmony_ci u32 index, u32 clk_v) 32362306a36Sopenharmony_ci{ 32462306a36Sopenharmony_ci WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4), 32562306a36Sopenharmony_ci CLKV(clk_v), ~CLKV_MASK); 32662306a36Sopenharmony_ci} 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_cistatic void rv6xx_enable_engine_spread_spectrum(struct radeon_device *rdev, 32962306a36Sopenharmony_ci u32 index, bool enable) 33062306a36Sopenharmony_ci{ 33162306a36Sopenharmony_ci if (enable) 33262306a36Sopenharmony_ci WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4), 33362306a36Sopenharmony_ci SSEN, ~SSEN); 33462306a36Sopenharmony_ci else 33562306a36Sopenharmony_ci WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4), 33662306a36Sopenharmony_ci 0, ~SSEN); 33762306a36Sopenharmony_ci} 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_cistatic void rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device *rdev, 34062306a36Sopenharmony_ci u32 clk_s) 34162306a36Sopenharmony_ci{ 34262306a36Sopenharmony_ci WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKS(clk_s), ~CLKS_MASK); 34362306a36Sopenharmony_ci} 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_cistatic void rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device *rdev, 34662306a36Sopenharmony_ci u32 clk_v) 34762306a36Sopenharmony_ci{ 34862306a36Sopenharmony_ci WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKV(clk_v), ~CLKV_MASK); 34962306a36Sopenharmony_ci} 35062306a36Sopenharmony_ci 35162306a36Sopenharmony_cistatic void rv6xx_enable_memory_spread_spectrum(struct radeon_device *rdev, 35262306a36Sopenharmony_ci bool enable) 35362306a36Sopenharmony_ci{ 35462306a36Sopenharmony_ci if (enable) 35562306a36Sopenharmony_ci WREG32_P(CG_MPLL_SPREAD_SPECTRUM, SSEN, ~SSEN); 35662306a36Sopenharmony_ci else 35762306a36Sopenharmony_ci WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN); 35862306a36Sopenharmony_ci} 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_cistatic void rv6xx_enable_dynamic_spread_spectrum(struct radeon_device *rdev, 36162306a36Sopenharmony_ci bool enable) 36262306a36Sopenharmony_ci{ 36362306a36Sopenharmony_ci if (enable) 36462306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN); 36562306a36Sopenharmony_ci else 36662306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN); 36762306a36Sopenharmony_ci} 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_cistatic void rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device *rdev, 37062306a36Sopenharmony_ci u32 index, bool enable) 37162306a36Sopenharmony_ci{ 37262306a36Sopenharmony_ci if (enable) 37362306a36Sopenharmony_ci WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 37462306a36Sopenharmony_ci LEVEL0_MPLL_DIV_EN, ~LEVEL0_MPLL_DIV_EN); 37562306a36Sopenharmony_ci else 37662306a36Sopenharmony_ci WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 0, ~LEVEL0_MPLL_DIV_EN); 37762306a36Sopenharmony_ci} 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_cistatic void rv6xx_memory_clock_entry_set_post_divider(struct radeon_device *rdev, 38062306a36Sopenharmony_ci u32 index, u32 divider) 38162306a36Sopenharmony_ci{ 38262306a36Sopenharmony_ci WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 38362306a36Sopenharmony_ci LEVEL0_MPLL_POST_DIV(divider), ~LEVEL0_MPLL_POST_DIV_MASK); 38462306a36Sopenharmony_ci} 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_cistatic void rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device *rdev, 38762306a36Sopenharmony_ci u32 index, u32 divider) 38862306a36Sopenharmony_ci{ 38962306a36Sopenharmony_ci WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), LEVEL0_MPLL_FB_DIV(divider), 39062306a36Sopenharmony_ci ~LEVEL0_MPLL_FB_DIV_MASK); 39162306a36Sopenharmony_ci} 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_cistatic void rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device *rdev, 39462306a36Sopenharmony_ci u32 index, u32 divider) 39562306a36Sopenharmony_ci{ 39662306a36Sopenharmony_ci WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 39762306a36Sopenharmony_ci LEVEL0_MPLL_REF_DIV(divider), ~LEVEL0_MPLL_REF_DIV_MASK); 39862306a36Sopenharmony_ci} 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic void rv6xx_vid_response_set_brt(struct radeon_device *rdev, u32 rt) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci WREG32_P(VID_RT, BRT(rt), ~BRT_MASK); 40362306a36Sopenharmony_ci} 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_cistatic void rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device *rdev) 40662306a36Sopenharmony_ci{ 40762306a36Sopenharmony_ci WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC); 40862306a36Sopenharmony_ci} 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_cistatic u32 rv6xx_clocks_per_unit(u32 unit) 41162306a36Sopenharmony_ci{ 41262306a36Sopenharmony_ci u32 tmp = 1 << (2 * unit); 41362306a36Sopenharmony_ci 41462306a36Sopenharmony_ci return tmp; 41562306a36Sopenharmony_ci} 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_cistatic u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev, 41862306a36Sopenharmony_ci u32 unscaled_count, u32 unit) 41962306a36Sopenharmony_ci{ 42062306a36Sopenharmony_ci u32 count_per_unit = rv6xx_clocks_per_unit(unit); 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_ci return (unscaled_count + count_per_unit - 1) / count_per_unit; 42362306a36Sopenharmony_ci} 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_cistatic u32 rv6xx_compute_count_for_delay(struct radeon_device *rdev, 42662306a36Sopenharmony_ci u32 delay_us, u32 unit) 42762306a36Sopenharmony_ci{ 42862306a36Sopenharmony_ci u32 ref_clk = rdev->clock.spll.reference_freq; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci return rv6xx_scale_count_given_unit(rdev, delay_us * (ref_clk / 100), unit); 43162306a36Sopenharmony_ci} 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_cistatic void rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device *rdev, 43462306a36Sopenharmony_ci struct rv6xx_ps *state) 43562306a36Sopenharmony_ci{ 43662306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_LOW] = 43962306a36Sopenharmony_ci state->low.sclk; 44062306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_MEDIUM] = 44162306a36Sopenharmony_ci state->medium.sclk; 44262306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_HIGH] = 44362306a36Sopenharmony_ci state->high.sclk; 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ci pi->hw.low_sclk_index = R600_POWER_LEVEL_LOW; 44662306a36Sopenharmony_ci pi->hw.medium_sclk_index = R600_POWER_LEVEL_MEDIUM; 44762306a36Sopenharmony_ci pi->hw.high_sclk_index = R600_POWER_LEVEL_HIGH; 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_cistatic void rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device *rdev, 45162306a36Sopenharmony_ci struct rv6xx_ps *state) 45262306a36Sopenharmony_ci{ 45362306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 45462306a36Sopenharmony_ci 45562306a36Sopenharmony_ci pi->hw.mclks[R600_POWER_LEVEL_CTXSW] = 45662306a36Sopenharmony_ci state->high.mclk; 45762306a36Sopenharmony_ci pi->hw.mclks[R600_POWER_LEVEL_HIGH] = 45862306a36Sopenharmony_ci state->high.mclk; 45962306a36Sopenharmony_ci pi->hw.mclks[R600_POWER_LEVEL_MEDIUM] = 46062306a36Sopenharmony_ci state->medium.mclk; 46162306a36Sopenharmony_ci pi->hw.mclks[R600_POWER_LEVEL_LOW] = 46262306a36Sopenharmony_ci state->low.mclk; 46362306a36Sopenharmony_ci 46462306a36Sopenharmony_ci pi->hw.high_mclk_index = R600_POWER_LEVEL_HIGH; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_ci if (state->high.mclk == state->medium.mclk) 46762306a36Sopenharmony_ci pi->hw.medium_mclk_index = 46862306a36Sopenharmony_ci pi->hw.high_mclk_index; 46962306a36Sopenharmony_ci else 47062306a36Sopenharmony_ci pi->hw.medium_mclk_index = R600_POWER_LEVEL_MEDIUM; 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci 47362306a36Sopenharmony_ci if (state->medium.mclk == state->low.mclk) 47462306a36Sopenharmony_ci pi->hw.low_mclk_index = 47562306a36Sopenharmony_ci pi->hw.medium_mclk_index; 47662306a36Sopenharmony_ci else 47762306a36Sopenharmony_ci pi->hw.low_mclk_index = R600_POWER_LEVEL_LOW; 47862306a36Sopenharmony_ci} 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_cistatic void rv6xx_calculate_voltage_stepping_parameters(struct radeon_device *rdev, 48162306a36Sopenharmony_ci struct rv6xx_ps *state) 48262306a36Sopenharmony_ci{ 48362306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci pi->hw.vddc[R600_POWER_LEVEL_CTXSW] = state->high.vddc; 48662306a36Sopenharmony_ci pi->hw.vddc[R600_POWER_LEVEL_HIGH] = state->high.vddc; 48762306a36Sopenharmony_ci pi->hw.vddc[R600_POWER_LEVEL_MEDIUM] = state->medium.vddc; 48862306a36Sopenharmony_ci pi->hw.vddc[R600_POWER_LEVEL_LOW] = state->low.vddc; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci pi->hw.backbias[R600_POWER_LEVEL_CTXSW] = 49162306a36Sopenharmony_ci (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false; 49262306a36Sopenharmony_ci pi->hw.backbias[R600_POWER_LEVEL_HIGH] = 49362306a36Sopenharmony_ci (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false; 49462306a36Sopenharmony_ci pi->hw.backbias[R600_POWER_LEVEL_MEDIUM] = 49562306a36Sopenharmony_ci (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false; 49662306a36Sopenharmony_ci pi->hw.backbias[R600_POWER_LEVEL_LOW] = 49762306a36Sopenharmony_ci (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false; 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH] = 50062306a36Sopenharmony_ci (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false; 50162306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM] = 50262306a36Sopenharmony_ci (state->medium.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false; 50362306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW] = 50462306a36Sopenharmony_ci (state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false; 50562306a36Sopenharmony_ci 50662306a36Sopenharmony_ci pi->hw.high_vddc_index = R600_POWER_LEVEL_HIGH; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci if ((state->high.vddc == state->medium.vddc) && 50962306a36Sopenharmony_ci ((state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) == 51062306a36Sopenharmony_ci (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE))) 51162306a36Sopenharmony_ci pi->hw.medium_vddc_index = 51262306a36Sopenharmony_ci pi->hw.high_vddc_index; 51362306a36Sopenharmony_ci else 51462306a36Sopenharmony_ci pi->hw.medium_vddc_index = R600_POWER_LEVEL_MEDIUM; 51562306a36Sopenharmony_ci 51662306a36Sopenharmony_ci if ((state->medium.vddc == state->low.vddc) && 51762306a36Sopenharmony_ci ((state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) == 51862306a36Sopenharmony_ci (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE))) 51962306a36Sopenharmony_ci pi->hw.low_vddc_index = 52062306a36Sopenharmony_ci pi->hw.medium_vddc_index; 52162306a36Sopenharmony_ci else 52262306a36Sopenharmony_ci pi->hw.medium_vddc_index = R600_POWER_LEVEL_LOW; 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_cistatic inline u32 rv6xx_calculate_vco_frequency(u32 ref_clock, 52662306a36Sopenharmony_ci struct atom_clock_dividers *dividers, 52762306a36Sopenharmony_ci u32 fb_divider_scale) 52862306a36Sopenharmony_ci{ 52962306a36Sopenharmony_ci return ref_clock * ((dividers->fb_div & ~1) << fb_divider_scale) / 53062306a36Sopenharmony_ci (dividers->ref_div + 1); 53162306a36Sopenharmony_ci} 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_cistatic inline u32 rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq, u32 ref_freq, 53462306a36Sopenharmony_ci u32 ss_rate, u32 ss_percent, 53562306a36Sopenharmony_ci u32 fb_divider_scale) 53662306a36Sopenharmony_ci{ 53762306a36Sopenharmony_ci u32 fb_divider = vco_freq / ref_freq; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci return (ss_percent * ss_rate * 4 * (fb_divider * fb_divider) / 54062306a36Sopenharmony_ci (5375 * ((vco_freq * 10) / (4096 >> fb_divider_scale)))); 54162306a36Sopenharmony_ci} 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_cistatic inline u32 rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate, u32 ref_freq) 54462306a36Sopenharmony_ci{ 54562306a36Sopenharmony_ci return (((ref_freq * 10) / (ss_rate * 2)) - 1) / 4; 54662306a36Sopenharmony_ci} 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_cistatic void rv6xx_program_engine_spread_spectrum(struct radeon_device *rdev, 54962306a36Sopenharmony_ci u32 clock, enum r600_power_level level) 55062306a36Sopenharmony_ci{ 55162306a36Sopenharmony_ci u32 ref_clk = rdev->clock.spll.reference_freq; 55262306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 55362306a36Sopenharmony_ci struct atom_clock_dividers dividers; 55462306a36Sopenharmony_ci struct radeon_atom_ss ss; 55562306a36Sopenharmony_ci u32 vco_freq, clk_v, clk_s; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci rv6xx_enable_engine_spread_spectrum(rdev, level, false); 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci if (clock && pi->sclk_ss) { 56062306a36Sopenharmony_ci if (radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, clock, false, ÷rs) == 0) { 56162306a36Sopenharmony_ci vco_freq = rv6xx_calculate_vco_frequency(ref_clk, ÷rs, 56262306a36Sopenharmony_ci pi->fb_div_scale); 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci if (radeon_atombios_get_asic_ss_info(rdev, &ss, 56562306a36Sopenharmony_ci ASIC_INTERNAL_ENGINE_SS, vco_freq)) { 56662306a36Sopenharmony_ci clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq, 56762306a36Sopenharmony_ci (ref_clk / (dividers.ref_div + 1)), 56862306a36Sopenharmony_ci ss.rate, 56962306a36Sopenharmony_ci ss.percentage, 57062306a36Sopenharmony_ci pi->fb_div_scale); 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate, 57362306a36Sopenharmony_ci (ref_clk / (dividers.ref_div + 1))); 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci rv6xx_set_engine_spread_spectrum_clk_v(rdev, level, clk_v); 57662306a36Sopenharmony_ci rv6xx_set_engine_spread_spectrum_clk_s(rdev, level, clk_s); 57762306a36Sopenharmony_ci rv6xx_enable_engine_spread_spectrum(rdev, level, true); 57862306a36Sopenharmony_ci } 57962306a36Sopenharmony_ci } 58062306a36Sopenharmony_ci } 58162306a36Sopenharmony_ci} 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_cistatic void rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device *rdev) 58462306a36Sopenharmony_ci{ 58562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci rv6xx_program_engine_spread_spectrum(rdev, 58862306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_HIGH], 58962306a36Sopenharmony_ci R600_POWER_LEVEL_HIGH); 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci rv6xx_program_engine_spread_spectrum(rdev, 59262306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_MEDIUM], 59362306a36Sopenharmony_ci R600_POWER_LEVEL_MEDIUM); 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_ci} 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_cistatic int rv6xx_program_mclk_stepping_entry(struct radeon_device *rdev, 59862306a36Sopenharmony_ci u32 entry, u32 clock) 59962306a36Sopenharmony_ci{ 60062306a36Sopenharmony_ci struct atom_clock_dividers dividers; 60162306a36Sopenharmony_ci 60262306a36Sopenharmony_ci if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, clock, false, ÷rs)) 60362306a36Sopenharmony_ci return -EINVAL; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci rv6xx_memory_clock_entry_set_reference_divider(rdev, entry, dividers.ref_div); 60762306a36Sopenharmony_ci rv6xx_memory_clock_entry_set_feedback_divider(rdev, entry, dividers.fb_div); 60862306a36Sopenharmony_ci rv6xx_memory_clock_entry_set_post_divider(rdev, entry, dividers.post_div); 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci if (dividers.enable_post_div) 61162306a36Sopenharmony_ci rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, true); 61262306a36Sopenharmony_ci else 61362306a36Sopenharmony_ci rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, false); 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci return 0; 61662306a36Sopenharmony_ci} 61762306a36Sopenharmony_ci 61862306a36Sopenharmony_cistatic void rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device *rdev) 61962306a36Sopenharmony_ci{ 62062306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 62162306a36Sopenharmony_ci int i; 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci for (i = 1; i < R600_PM_NUMBER_OF_MCLKS; i++) { 62462306a36Sopenharmony_ci if (pi->hw.mclks[i]) 62562306a36Sopenharmony_ci rv6xx_program_mclk_stepping_entry(rdev, i, 62662306a36Sopenharmony_ci pi->hw.mclks[i]); 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci} 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_cistatic void rv6xx_find_memory_clock_with_highest_vco(struct radeon_device *rdev, 63162306a36Sopenharmony_ci u32 requested_memory_clock, 63262306a36Sopenharmony_ci u32 ref_clk, 63362306a36Sopenharmony_ci struct atom_clock_dividers *dividers, 63462306a36Sopenharmony_ci u32 *vco_freq) 63562306a36Sopenharmony_ci{ 63662306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 63762306a36Sopenharmony_ci struct atom_clock_dividers req_dividers; 63862306a36Sopenharmony_ci u32 vco_freq_temp; 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_ci if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, 64162306a36Sopenharmony_ci requested_memory_clock, false, &req_dividers) == 0) { 64262306a36Sopenharmony_ci vco_freq_temp = rv6xx_calculate_vco_frequency(ref_clk, &req_dividers, 64362306a36Sopenharmony_ci pi->fb_div_scale); 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (vco_freq_temp > *vco_freq) { 64662306a36Sopenharmony_ci *dividers = req_dividers; 64762306a36Sopenharmony_ci *vco_freq = vco_freq_temp; 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci } 65062306a36Sopenharmony_ci} 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_cistatic void rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device *rdev) 65362306a36Sopenharmony_ci{ 65462306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 65562306a36Sopenharmony_ci u32 ref_clk = rdev->clock.mpll.reference_freq; 65662306a36Sopenharmony_ci struct atom_clock_dividers dividers; 65762306a36Sopenharmony_ci struct radeon_atom_ss ss; 65862306a36Sopenharmony_ci u32 vco_freq = 0, clk_v, clk_s; 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_ci rv6xx_enable_memory_spread_spectrum(rdev, false); 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci if (pi->mclk_ss) { 66362306a36Sopenharmony_ci rv6xx_find_memory_clock_with_highest_vco(rdev, 66462306a36Sopenharmony_ci pi->hw.mclks[pi->hw.high_mclk_index], 66562306a36Sopenharmony_ci ref_clk, 66662306a36Sopenharmony_ci ÷rs, 66762306a36Sopenharmony_ci &vco_freq); 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_ci rv6xx_find_memory_clock_with_highest_vco(rdev, 67062306a36Sopenharmony_ci pi->hw.mclks[pi->hw.medium_mclk_index], 67162306a36Sopenharmony_ci ref_clk, 67262306a36Sopenharmony_ci ÷rs, 67362306a36Sopenharmony_ci &vco_freq); 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci rv6xx_find_memory_clock_with_highest_vco(rdev, 67662306a36Sopenharmony_ci pi->hw.mclks[pi->hw.low_mclk_index], 67762306a36Sopenharmony_ci ref_clk, 67862306a36Sopenharmony_ci ÷rs, 67962306a36Sopenharmony_ci &vco_freq); 68062306a36Sopenharmony_ci 68162306a36Sopenharmony_ci if (vco_freq) { 68262306a36Sopenharmony_ci if (radeon_atombios_get_asic_ss_info(rdev, &ss, 68362306a36Sopenharmony_ci ASIC_INTERNAL_MEMORY_SS, vco_freq)) { 68462306a36Sopenharmony_ci clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq, 68562306a36Sopenharmony_ci (ref_clk / (dividers.ref_div + 1)), 68662306a36Sopenharmony_ci ss.rate, 68762306a36Sopenharmony_ci ss.percentage, 68862306a36Sopenharmony_ci pi->fb_div_scale); 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate, 69162306a36Sopenharmony_ci (ref_clk / (dividers.ref_div + 1))); 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_ci rv6xx_set_memory_spread_spectrum_clk_v(rdev, clk_v); 69462306a36Sopenharmony_ci rv6xx_set_memory_spread_spectrum_clk_s(rdev, clk_s); 69562306a36Sopenharmony_ci rv6xx_enable_memory_spread_spectrum(rdev, true); 69662306a36Sopenharmony_ci } 69762306a36Sopenharmony_ci } 69862306a36Sopenharmony_ci } 69962306a36Sopenharmony_ci} 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_cistatic int rv6xx_program_voltage_stepping_entry(struct radeon_device *rdev, 70262306a36Sopenharmony_ci u32 entry, u16 voltage) 70362306a36Sopenharmony_ci{ 70462306a36Sopenharmony_ci u32 mask, set_pins; 70562306a36Sopenharmony_ci int ret; 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_ci ret = radeon_atom_get_voltage_gpio_settings(rdev, voltage, 70862306a36Sopenharmony_ci SET_VOLTAGE_TYPE_ASIC_VDDC, 70962306a36Sopenharmony_ci &set_pins, &mask); 71062306a36Sopenharmony_ci if (ret) 71162306a36Sopenharmony_ci return ret; 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci r600_voltage_control_program_voltages(rdev, entry, set_pins); 71462306a36Sopenharmony_ci 71562306a36Sopenharmony_ci return 0; 71662306a36Sopenharmony_ci} 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic void rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device *rdev) 71962306a36Sopenharmony_ci{ 72062306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 72162306a36Sopenharmony_ci int i; 72262306a36Sopenharmony_ci 72362306a36Sopenharmony_ci for (i = 1; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++) 72462306a36Sopenharmony_ci rv6xx_program_voltage_stepping_entry(rdev, i, 72562306a36Sopenharmony_ci pi->hw.vddc[i]); 72662306a36Sopenharmony_ci 72762306a36Sopenharmony_ci} 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_cistatic void rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device *rdev) 73062306a36Sopenharmony_ci{ 73162306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci if (pi->hw.backbias[1]) 73462306a36Sopenharmony_ci WREG32_P(VID_UPPER_GPIO_CNTL, MEDIUM_BACKBIAS_VALUE, ~MEDIUM_BACKBIAS_VALUE); 73562306a36Sopenharmony_ci else 73662306a36Sopenharmony_ci WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~MEDIUM_BACKBIAS_VALUE); 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci if (pi->hw.backbias[2]) 73962306a36Sopenharmony_ci WREG32_P(VID_UPPER_GPIO_CNTL, HIGH_BACKBIAS_VALUE, ~HIGH_BACKBIAS_VALUE); 74062306a36Sopenharmony_ci else 74162306a36Sopenharmony_ci WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~HIGH_BACKBIAS_VALUE); 74262306a36Sopenharmony_ci} 74362306a36Sopenharmony_ci 74462306a36Sopenharmony_cistatic void rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device *rdev) 74562306a36Sopenharmony_ci{ 74662306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci rv6xx_program_engine_spread_spectrum(rdev, 74962306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_LOW], 75062306a36Sopenharmony_ci R600_POWER_LEVEL_LOW); 75162306a36Sopenharmony_ci} 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_cistatic void rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device *rdev) 75462306a36Sopenharmony_ci{ 75562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci if (pi->hw.mclks[0]) 75862306a36Sopenharmony_ci rv6xx_program_mclk_stepping_entry(rdev, 0, 75962306a36Sopenharmony_ci pi->hw.mclks[0]); 76062306a36Sopenharmony_ci} 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_cistatic void rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device *rdev) 76362306a36Sopenharmony_ci{ 76462306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci rv6xx_program_voltage_stepping_entry(rdev, 0, 76762306a36Sopenharmony_ci pi->hw.vddc[0]); 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci} 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_cistatic void rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device *rdev) 77262306a36Sopenharmony_ci{ 77362306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci if (pi->hw.backbias[0]) 77662306a36Sopenharmony_ci WREG32_P(VID_UPPER_GPIO_CNTL, LOW_BACKBIAS_VALUE, ~LOW_BACKBIAS_VALUE); 77762306a36Sopenharmony_ci else 77862306a36Sopenharmony_ci WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~LOW_BACKBIAS_VALUE); 77962306a36Sopenharmony_ci} 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic u32 calculate_memory_refresh_rate(struct radeon_device *rdev, 78262306a36Sopenharmony_ci u32 engine_clock) 78362306a36Sopenharmony_ci{ 78462306a36Sopenharmony_ci u32 dram_rows, dram_refresh_rate; 78562306a36Sopenharmony_ci u32 tmp; 78662306a36Sopenharmony_ci 78762306a36Sopenharmony_ci tmp = (RREG32(RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT; 78862306a36Sopenharmony_ci dram_rows = 1 << (tmp + 10); 78962306a36Sopenharmony_ci dram_refresh_rate = 1 << ((RREG32(MC_SEQ_RESERVE_M) & 0x3) + 3); 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci return ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64; 79262306a36Sopenharmony_ci} 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_cistatic void rv6xx_program_memory_timing_parameters(struct radeon_device *rdev) 79562306a36Sopenharmony_ci{ 79662306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 79762306a36Sopenharmony_ci u32 sqm_ratio; 79862306a36Sopenharmony_ci u32 arb_refresh_rate; 79962306a36Sopenharmony_ci u32 high_clock; 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci if (pi->hw.sclks[R600_POWER_LEVEL_HIGH] < 80262306a36Sopenharmony_ci (pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40)) 80362306a36Sopenharmony_ci high_clock = pi->hw.sclks[R600_POWER_LEVEL_HIGH]; 80462306a36Sopenharmony_ci else 80562306a36Sopenharmony_ci high_clock = 80662306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40; 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci radeon_atom_set_engine_dram_timings(rdev, high_clock, 0); 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci sqm_ratio = (STATE0(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_LOW]) | 81162306a36Sopenharmony_ci STATE1(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_MEDIUM]) | 81262306a36Sopenharmony_ci STATE2(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]) | 81362306a36Sopenharmony_ci STATE3(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH])); 81462306a36Sopenharmony_ci WREG32(SQM_RATIO, sqm_ratio); 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_ci arb_refresh_rate = 81762306a36Sopenharmony_ci (POWERMODE0(calculate_memory_refresh_rate(rdev, 81862306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_LOW])) | 81962306a36Sopenharmony_ci POWERMODE1(calculate_memory_refresh_rate(rdev, 82062306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_MEDIUM])) | 82162306a36Sopenharmony_ci POWERMODE2(calculate_memory_refresh_rate(rdev, 82262306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_HIGH])) | 82362306a36Sopenharmony_ci POWERMODE3(calculate_memory_refresh_rate(rdev, 82462306a36Sopenharmony_ci pi->hw.sclks[R600_POWER_LEVEL_HIGH]))); 82562306a36Sopenharmony_ci WREG32(ARB_RFSH_RATE, arb_refresh_rate); 82662306a36Sopenharmony_ci} 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_cistatic void rv6xx_program_mpll_timing_parameters(struct radeon_device *rdev) 82962306a36Sopenharmony_ci{ 83062306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci r600_set_mpll_lock_time(rdev, R600_MPLLLOCKTIME_DFLT * 83362306a36Sopenharmony_ci pi->mpll_ref_div); 83462306a36Sopenharmony_ci r600_set_mpll_reset_time(rdev, R600_MPLLRESETTIME_DFLT); 83562306a36Sopenharmony_ci} 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_cistatic void rv6xx_program_bsp(struct radeon_device *rdev) 83862306a36Sopenharmony_ci{ 83962306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 84062306a36Sopenharmony_ci u32 ref_clk = rdev->clock.spll.reference_freq; 84162306a36Sopenharmony_ci 84262306a36Sopenharmony_ci r600_calculate_u_and_p(R600_ASI_DFLT, 84362306a36Sopenharmony_ci ref_clk, 16, 84462306a36Sopenharmony_ci &pi->bsp, 84562306a36Sopenharmony_ci &pi->bsu); 84662306a36Sopenharmony_ci 84762306a36Sopenharmony_ci r600_set_bsp(rdev, pi->bsu, pi->bsp); 84862306a36Sopenharmony_ci} 84962306a36Sopenharmony_ci 85062306a36Sopenharmony_cistatic void rv6xx_program_at(struct radeon_device *rdev) 85162306a36Sopenharmony_ci{ 85262306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 85362306a36Sopenharmony_ci 85462306a36Sopenharmony_ci r600_set_at(rdev, 85562306a36Sopenharmony_ci (pi->hw.rp[0] * pi->bsp) / 200, 85662306a36Sopenharmony_ci (pi->hw.rp[1] * pi->bsp) / 200, 85762306a36Sopenharmony_ci (pi->hw.lp[2] * pi->bsp) / 200, 85862306a36Sopenharmony_ci (pi->hw.lp[1] * pi->bsp) / 200); 85962306a36Sopenharmony_ci} 86062306a36Sopenharmony_ci 86162306a36Sopenharmony_cistatic void rv6xx_program_git(struct radeon_device *rdev) 86262306a36Sopenharmony_ci{ 86362306a36Sopenharmony_ci r600_set_git(rdev, R600_GICST_DFLT); 86462306a36Sopenharmony_ci} 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_cistatic void rv6xx_program_tp(struct radeon_device *rdev) 86762306a36Sopenharmony_ci{ 86862306a36Sopenharmony_ci int i; 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_ci for (i = 0; i < R600_PM_NUMBER_OF_TC; i++) 87162306a36Sopenharmony_ci r600_set_tc(rdev, i, r600_utc[i], r600_dtc[i]); 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci r600_select_td(rdev, R600_TD_DFLT); 87462306a36Sopenharmony_ci} 87562306a36Sopenharmony_ci 87662306a36Sopenharmony_cistatic void rv6xx_program_vc(struct radeon_device *rdev) 87762306a36Sopenharmony_ci{ 87862306a36Sopenharmony_ci r600_set_vrc(rdev, R600_VRC_DFLT); 87962306a36Sopenharmony_ci} 88062306a36Sopenharmony_ci 88162306a36Sopenharmony_cistatic void rv6xx_clear_vc(struct radeon_device *rdev) 88262306a36Sopenharmony_ci{ 88362306a36Sopenharmony_ci r600_set_vrc(rdev, 0); 88462306a36Sopenharmony_ci} 88562306a36Sopenharmony_ci 88662306a36Sopenharmony_cistatic void rv6xx_program_tpp(struct radeon_device *rdev) 88762306a36Sopenharmony_ci{ 88862306a36Sopenharmony_ci r600_set_tpu(rdev, R600_TPU_DFLT); 88962306a36Sopenharmony_ci r600_set_tpc(rdev, R600_TPC_DFLT); 89062306a36Sopenharmony_ci} 89162306a36Sopenharmony_ci 89262306a36Sopenharmony_cistatic void rv6xx_program_sstp(struct radeon_device *rdev) 89362306a36Sopenharmony_ci{ 89462306a36Sopenharmony_ci r600_set_sstu(rdev, R600_SSTU_DFLT); 89562306a36Sopenharmony_ci r600_set_sst(rdev, R600_SST_DFLT); 89662306a36Sopenharmony_ci} 89762306a36Sopenharmony_ci 89862306a36Sopenharmony_cistatic void rv6xx_program_fcp(struct radeon_device *rdev) 89962306a36Sopenharmony_ci{ 90062306a36Sopenharmony_ci r600_set_fctu(rdev, R600_FCTU_DFLT); 90162306a36Sopenharmony_ci r600_set_fct(rdev, R600_FCT_DFLT); 90262306a36Sopenharmony_ci} 90362306a36Sopenharmony_ci 90462306a36Sopenharmony_cistatic void rv6xx_program_vddc3d_parameters(struct radeon_device *rdev) 90562306a36Sopenharmony_ci{ 90662306a36Sopenharmony_ci r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT); 90762306a36Sopenharmony_ci r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT); 90862306a36Sopenharmony_ci r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT); 90962306a36Sopenharmony_ci r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT); 91062306a36Sopenharmony_ci r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT); 91162306a36Sopenharmony_ci} 91262306a36Sopenharmony_ci 91362306a36Sopenharmony_cistatic void rv6xx_program_voltage_timing_parameters(struct radeon_device *rdev) 91462306a36Sopenharmony_ci{ 91562306a36Sopenharmony_ci u32 rt; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci r600_vid_rt_set_vru(rdev, R600_VRU_DFLT); 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci r600_vid_rt_set_vrt(rdev, 92062306a36Sopenharmony_ci rv6xx_compute_count_for_delay(rdev, 92162306a36Sopenharmony_ci rdev->pm.dpm.voltage_response_time, 92262306a36Sopenharmony_ci R600_VRU_DFLT)); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci rt = rv6xx_compute_count_for_delay(rdev, 92562306a36Sopenharmony_ci rdev->pm.dpm.backbias_response_time, 92662306a36Sopenharmony_ci R600_VRU_DFLT); 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci rv6xx_vid_response_set_brt(rdev, (rt + 0x1F) >> 5); 92962306a36Sopenharmony_ci} 93062306a36Sopenharmony_ci 93162306a36Sopenharmony_cistatic void rv6xx_program_engine_speed_parameters(struct radeon_device *rdev) 93262306a36Sopenharmony_ci{ 93362306a36Sopenharmony_ci r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT); 93462306a36Sopenharmony_ci rv6xx_enable_engine_feedback_and_reference_sync(rdev); 93562306a36Sopenharmony_ci} 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_cistatic u64 rv6xx_get_master_voltage_mask(struct radeon_device *rdev) 93862306a36Sopenharmony_ci{ 93962306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 94062306a36Sopenharmony_ci u64 master_mask = 0; 94162306a36Sopenharmony_ci int i; 94262306a36Sopenharmony_ci 94362306a36Sopenharmony_ci for (i = 0; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++) { 94462306a36Sopenharmony_ci u32 tmp_mask, tmp_set_pins; 94562306a36Sopenharmony_ci int ret; 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_ci ret = radeon_atom_get_voltage_gpio_settings(rdev, 94862306a36Sopenharmony_ci pi->hw.vddc[i], 94962306a36Sopenharmony_ci SET_VOLTAGE_TYPE_ASIC_VDDC, 95062306a36Sopenharmony_ci &tmp_set_pins, &tmp_mask); 95162306a36Sopenharmony_ci 95262306a36Sopenharmony_ci if (ret == 0) 95362306a36Sopenharmony_ci master_mask |= tmp_mask; 95462306a36Sopenharmony_ci } 95562306a36Sopenharmony_ci 95662306a36Sopenharmony_ci return master_mask; 95762306a36Sopenharmony_ci} 95862306a36Sopenharmony_ci 95962306a36Sopenharmony_cistatic void rv6xx_program_voltage_gpio_pins(struct radeon_device *rdev) 96062306a36Sopenharmony_ci{ 96162306a36Sopenharmony_ci r600_voltage_control_enable_pins(rdev, 96262306a36Sopenharmony_ci rv6xx_get_master_voltage_mask(rdev)); 96362306a36Sopenharmony_ci} 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_cistatic void rv6xx_enable_static_voltage_control(struct radeon_device *rdev, 96662306a36Sopenharmony_ci struct radeon_ps *new_ps, 96762306a36Sopenharmony_ci bool enable) 96862306a36Sopenharmony_ci{ 96962306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 97062306a36Sopenharmony_ci 97162306a36Sopenharmony_ci if (enable) 97262306a36Sopenharmony_ci radeon_atom_set_voltage(rdev, 97362306a36Sopenharmony_ci new_state->low.vddc, 97462306a36Sopenharmony_ci SET_VOLTAGE_TYPE_ASIC_VDDC); 97562306a36Sopenharmony_ci else 97662306a36Sopenharmony_ci r600_voltage_control_deactivate_static_control(rdev, 97762306a36Sopenharmony_ci rv6xx_get_master_voltage_mask(rdev)); 97862306a36Sopenharmony_ci} 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_cistatic void rv6xx_enable_display_gap(struct radeon_device *rdev, bool enable) 98162306a36Sopenharmony_ci{ 98262306a36Sopenharmony_ci if (enable) { 98362306a36Sopenharmony_ci u32 tmp = (DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) | 98462306a36Sopenharmony_ci DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) | 98562306a36Sopenharmony_ci DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) | 98662306a36Sopenharmony_ci DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) | 98762306a36Sopenharmony_ci VBI_TIMER_COUNT(0x3FFF) | 98862306a36Sopenharmony_ci VBI_TIMER_UNIT(7)); 98962306a36Sopenharmony_ci WREG32(CG_DISPLAY_GAP_CNTL, tmp); 99062306a36Sopenharmony_ci 99162306a36Sopenharmony_ci WREG32_P(MCLK_PWRMGT_CNTL, USE_DISPLAY_GAP, ~USE_DISPLAY_GAP); 99262306a36Sopenharmony_ci } else 99362306a36Sopenharmony_ci WREG32_P(MCLK_PWRMGT_CNTL, 0, ~USE_DISPLAY_GAP); 99462306a36Sopenharmony_ci} 99562306a36Sopenharmony_ci 99662306a36Sopenharmony_cistatic void rv6xx_program_power_level_enter_state(struct radeon_device *rdev) 99762306a36Sopenharmony_ci{ 99862306a36Sopenharmony_ci r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_MEDIUM); 99962306a36Sopenharmony_ci} 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_cistatic void rv6xx_calculate_t(u32 l_f, u32 h_f, int h, 100262306a36Sopenharmony_ci int d_l, int d_r, u8 *l, u8 *r) 100362306a36Sopenharmony_ci{ 100462306a36Sopenharmony_ci int a_n, a_d, h_r, l_r; 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci h_r = d_l; 100762306a36Sopenharmony_ci l_r = 100 - d_r; 100862306a36Sopenharmony_ci 100962306a36Sopenharmony_ci a_n = (int)h_f * d_l + (int)l_f * (h - d_r); 101062306a36Sopenharmony_ci a_d = (int)l_f * l_r + (int)h_f * h_r; 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci if (a_d != 0) { 101362306a36Sopenharmony_ci *l = d_l - h_r * a_n / a_d; 101462306a36Sopenharmony_ci *r = d_r + l_r * a_n / a_d; 101562306a36Sopenharmony_ci } 101662306a36Sopenharmony_ci} 101762306a36Sopenharmony_ci 101862306a36Sopenharmony_cistatic void rv6xx_calculate_ap(struct radeon_device *rdev, 101962306a36Sopenharmony_ci struct rv6xx_ps *state) 102062306a36Sopenharmony_ci{ 102162306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 102262306a36Sopenharmony_ci 102362306a36Sopenharmony_ci pi->hw.lp[0] = 0; 102462306a36Sopenharmony_ci pi->hw.rp[R600_PM_NUMBER_OF_ACTIVITY_LEVELS - 1] 102562306a36Sopenharmony_ci = 100; 102662306a36Sopenharmony_ci 102762306a36Sopenharmony_ci rv6xx_calculate_t(state->low.sclk, 102862306a36Sopenharmony_ci state->medium.sclk, 102962306a36Sopenharmony_ci R600_AH_DFLT, 103062306a36Sopenharmony_ci R600_LMP_DFLT, 103162306a36Sopenharmony_ci R600_RLP_DFLT, 103262306a36Sopenharmony_ci &pi->hw.lp[1], 103362306a36Sopenharmony_ci &pi->hw.rp[0]); 103462306a36Sopenharmony_ci 103562306a36Sopenharmony_ci rv6xx_calculate_t(state->medium.sclk, 103662306a36Sopenharmony_ci state->high.sclk, 103762306a36Sopenharmony_ci R600_AH_DFLT, 103862306a36Sopenharmony_ci R600_LHP_DFLT, 103962306a36Sopenharmony_ci R600_RMP_DFLT, 104062306a36Sopenharmony_ci &pi->hw.lp[2], 104162306a36Sopenharmony_ci &pi->hw.rp[1]); 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_ci} 104462306a36Sopenharmony_ci 104562306a36Sopenharmony_cistatic void rv6xx_calculate_stepping_parameters(struct radeon_device *rdev, 104662306a36Sopenharmony_ci struct radeon_ps *new_ps) 104762306a36Sopenharmony_ci{ 104862306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci rv6xx_calculate_engine_speed_stepping_parameters(rdev, new_state); 105162306a36Sopenharmony_ci rv6xx_calculate_memory_clock_stepping_parameters(rdev, new_state); 105262306a36Sopenharmony_ci rv6xx_calculate_voltage_stepping_parameters(rdev, new_state); 105362306a36Sopenharmony_ci rv6xx_calculate_ap(rdev, new_state); 105462306a36Sopenharmony_ci} 105562306a36Sopenharmony_ci 105662306a36Sopenharmony_cistatic void rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device *rdev) 105762306a36Sopenharmony_ci{ 105862306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 105962306a36Sopenharmony_ci 106062306a36Sopenharmony_ci rv6xx_program_mclk_stepping_parameters_except_lowest_entry(rdev); 106162306a36Sopenharmony_ci if (pi->voltage_control) 106262306a36Sopenharmony_ci rv6xx_program_voltage_stepping_parameters_except_lowest_entry(rdev); 106362306a36Sopenharmony_ci rv6xx_program_backbias_stepping_parameters_except_lowest_entry(rdev); 106462306a36Sopenharmony_ci rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(rdev); 106562306a36Sopenharmony_ci rv6xx_program_mclk_spread_spectrum_parameters(rdev); 106662306a36Sopenharmony_ci rv6xx_program_memory_timing_parameters(rdev); 106762306a36Sopenharmony_ci} 106862306a36Sopenharmony_ci 106962306a36Sopenharmony_cistatic void rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device *rdev) 107062306a36Sopenharmony_ci{ 107162306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci rv6xx_program_mclk_stepping_parameters_lowest_entry(rdev); 107462306a36Sopenharmony_ci if (pi->voltage_control) 107562306a36Sopenharmony_ci rv6xx_program_voltage_stepping_parameters_lowest_entry(rdev); 107662306a36Sopenharmony_ci rv6xx_program_backbias_stepping_parameters_lowest_entry(rdev); 107762306a36Sopenharmony_ci rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(rdev); 107862306a36Sopenharmony_ci} 107962306a36Sopenharmony_ci 108062306a36Sopenharmony_cistatic void rv6xx_program_power_level_low(struct radeon_device *rdev) 108162306a36Sopenharmony_ci{ 108262306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 108362306a36Sopenharmony_ci 108462306a36Sopenharmony_ci r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 108562306a36Sopenharmony_ci pi->hw.low_vddc_index); 108662306a36Sopenharmony_ci r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 108762306a36Sopenharmony_ci pi->hw.low_mclk_index); 108862306a36Sopenharmony_ci r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 108962306a36Sopenharmony_ci pi->hw.low_sclk_index); 109062306a36Sopenharmony_ci r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, 109162306a36Sopenharmony_ci R600_DISPLAY_WATERMARK_LOW); 109262306a36Sopenharmony_ci r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW, 109362306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]); 109462306a36Sopenharmony_ci} 109562306a36Sopenharmony_ci 109662306a36Sopenharmony_cistatic void rv6xx_program_power_level_low_to_lowest_state(struct radeon_device *rdev) 109762306a36Sopenharmony_ci{ 109862306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 109962306a36Sopenharmony_ci 110062306a36Sopenharmony_ci r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0); 110162306a36Sopenharmony_ci r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0); 110262306a36Sopenharmony_ci r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0); 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_ci r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, 110562306a36Sopenharmony_ci R600_DISPLAY_WATERMARK_LOW); 110662306a36Sopenharmony_ci 110762306a36Sopenharmony_ci r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW, 110862306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]); 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_ci} 111162306a36Sopenharmony_ci 111262306a36Sopenharmony_cistatic void rv6xx_program_power_level_medium(struct radeon_device *rdev) 111362306a36Sopenharmony_ci{ 111462306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 111562306a36Sopenharmony_ci 111662306a36Sopenharmony_ci r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 111762306a36Sopenharmony_ci pi->hw.medium_vddc_index); 111862306a36Sopenharmony_ci r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 111962306a36Sopenharmony_ci pi->hw.medium_mclk_index); 112062306a36Sopenharmony_ci r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 112162306a36Sopenharmony_ci pi->hw.medium_sclk_index); 112262306a36Sopenharmony_ci r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, 112362306a36Sopenharmony_ci R600_DISPLAY_WATERMARK_LOW); 112462306a36Sopenharmony_ci r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM, 112562306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM]); 112662306a36Sopenharmony_ci} 112762306a36Sopenharmony_ci 112862306a36Sopenharmony_cistatic void rv6xx_program_power_level_medium_for_transition(struct radeon_device *rdev) 112962306a36Sopenharmony_ci{ 113062306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 113162306a36Sopenharmony_ci 113262306a36Sopenharmony_ci rv6xx_program_mclk_stepping_entry(rdev, 113362306a36Sopenharmony_ci R600_POWER_LEVEL_CTXSW, 113462306a36Sopenharmony_ci pi->hw.mclks[pi->hw.low_mclk_index]); 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 1); 113762306a36Sopenharmony_ci 113862306a36Sopenharmony_ci r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 113962306a36Sopenharmony_ci R600_POWER_LEVEL_CTXSW); 114062306a36Sopenharmony_ci r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 114162306a36Sopenharmony_ci pi->hw.medium_sclk_index); 114262306a36Sopenharmony_ci 114362306a36Sopenharmony_ci r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, 114462306a36Sopenharmony_ci R600_DISPLAY_WATERMARK_LOW); 114562306a36Sopenharmony_ci 114662306a36Sopenharmony_ci rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false); 114762306a36Sopenharmony_ci 114862306a36Sopenharmony_ci r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM, 114962306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]); 115062306a36Sopenharmony_ci} 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_cistatic void rv6xx_program_power_level_high(struct radeon_device *rdev) 115362306a36Sopenharmony_ci{ 115462306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 115562306a36Sopenharmony_ci 115662306a36Sopenharmony_ci r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 115762306a36Sopenharmony_ci pi->hw.high_vddc_index); 115862306a36Sopenharmony_ci r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 115962306a36Sopenharmony_ci pi->hw.high_mclk_index); 116062306a36Sopenharmony_ci r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 116162306a36Sopenharmony_ci pi->hw.high_sclk_index); 116262306a36Sopenharmony_ci 116362306a36Sopenharmony_ci r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, 116462306a36Sopenharmony_ci R600_DISPLAY_WATERMARK_HIGH); 116562306a36Sopenharmony_ci 116662306a36Sopenharmony_ci r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_HIGH, 116762306a36Sopenharmony_ci pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH]); 116862306a36Sopenharmony_ci} 116962306a36Sopenharmony_ci 117062306a36Sopenharmony_cistatic void rv6xx_enable_backbias(struct radeon_device *rdev, bool enable) 117162306a36Sopenharmony_ci{ 117262306a36Sopenharmony_ci if (enable) 117362306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL, 117462306a36Sopenharmony_ci ~(BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL)); 117562306a36Sopenharmony_ci else 117662306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, 117762306a36Sopenharmony_ci ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL)); 117862306a36Sopenharmony_ci} 117962306a36Sopenharmony_ci 118062306a36Sopenharmony_cistatic void rv6xx_program_display_gap(struct radeon_device *rdev) 118162306a36Sopenharmony_ci{ 118262306a36Sopenharmony_ci u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL); 118362306a36Sopenharmony_ci 118462306a36Sopenharmony_ci tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK); 118562306a36Sopenharmony_ci if (rdev->pm.dpm.new_active_crtcs & 1) { 118662306a36Sopenharmony_ci tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK); 118762306a36Sopenharmony_ci tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE); 118862306a36Sopenharmony_ci } else if (rdev->pm.dpm.new_active_crtcs & 2) { 118962306a36Sopenharmony_ci tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE); 119062306a36Sopenharmony_ci tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK); 119162306a36Sopenharmony_ci } else { 119262306a36Sopenharmony_ci tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE); 119362306a36Sopenharmony_ci tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE); 119462306a36Sopenharmony_ci } 119562306a36Sopenharmony_ci WREG32(CG_DISPLAY_GAP_CNTL, tmp); 119662306a36Sopenharmony_ci} 119762306a36Sopenharmony_ci 119862306a36Sopenharmony_cistatic void rv6xx_set_sw_voltage_to_safe(struct radeon_device *rdev, 119962306a36Sopenharmony_ci struct radeon_ps *new_ps, 120062306a36Sopenharmony_ci struct radeon_ps *old_ps) 120162306a36Sopenharmony_ci{ 120262306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 120362306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 120462306a36Sopenharmony_ci u16 safe_voltage; 120562306a36Sopenharmony_ci 120662306a36Sopenharmony_ci safe_voltage = (new_state->low.vddc >= old_state->low.vddc) ? 120762306a36Sopenharmony_ci new_state->low.vddc : old_state->low.vddc; 120862306a36Sopenharmony_ci 120962306a36Sopenharmony_ci rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW, 121062306a36Sopenharmony_ci safe_voltage); 121162306a36Sopenharmony_ci 121262306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW), 121362306a36Sopenharmony_ci ~SW_GPIO_INDEX_MASK); 121462306a36Sopenharmony_ci} 121562306a36Sopenharmony_ci 121662306a36Sopenharmony_cistatic void rv6xx_set_sw_voltage_to_low(struct radeon_device *rdev, 121762306a36Sopenharmony_ci struct radeon_ps *old_ps) 121862306a36Sopenharmony_ci{ 121962306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 122062306a36Sopenharmony_ci 122162306a36Sopenharmony_ci rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW, 122262306a36Sopenharmony_ci old_state->low.vddc); 122362306a36Sopenharmony_ci 122462306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW), 122562306a36Sopenharmony_ci ~SW_GPIO_INDEX_MASK); 122662306a36Sopenharmony_ci} 122762306a36Sopenharmony_ci 122862306a36Sopenharmony_cistatic void rv6xx_set_safe_backbias(struct radeon_device *rdev, 122962306a36Sopenharmony_ci struct radeon_ps *new_ps, 123062306a36Sopenharmony_ci struct radeon_ps *old_ps) 123162306a36Sopenharmony_ci{ 123262306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 123362306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 123462306a36Sopenharmony_ci 123562306a36Sopenharmony_ci if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) && 123662306a36Sopenharmony_ci (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)) 123762306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, BACKBIAS_VALUE, ~BACKBIAS_VALUE); 123862306a36Sopenharmony_ci else 123962306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_VALUE); 124062306a36Sopenharmony_ci} 124162306a36Sopenharmony_ci 124262306a36Sopenharmony_cistatic void rv6xx_set_safe_pcie_gen2(struct radeon_device *rdev, 124362306a36Sopenharmony_ci struct radeon_ps *new_ps, 124462306a36Sopenharmony_ci struct radeon_ps *old_ps) 124562306a36Sopenharmony_ci{ 124662306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 124762306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 124862306a36Sopenharmony_ci 124962306a36Sopenharmony_ci if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) != 125062306a36Sopenharmony_ci (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)) 125162306a36Sopenharmony_ci rv6xx_force_pcie_gen1(rdev); 125262306a36Sopenharmony_ci} 125362306a36Sopenharmony_ci 125462306a36Sopenharmony_cistatic void rv6xx_enable_dynamic_voltage_control(struct radeon_device *rdev, 125562306a36Sopenharmony_ci bool enable) 125662306a36Sopenharmony_ci{ 125762306a36Sopenharmony_ci if (enable) 125862306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN); 125962306a36Sopenharmony_ci else 126062306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN); 126162306a36Sopenharmony_ci} 126262306a36Sopenharmony_ci 126362306a36Sopenharmony_cistatic void rv6xx_enable_dynamic_backbias_control(struct radeon_device *rdev, 126462306a36Sopenharmony_ci bool enable) 126562306a36Sopenharmony_ci{ 126662306a36Sopenharmony_ci if (enable) 126762306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, BACKBIAS_DPM_CNTL, ~BACKBIAS_DPM_CNTL); 126862306a36Sopenharmony_ci else 126962306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_DPM_CNTL); 127062306a36Sopenharmony_ci} 127162306a36Sopenharmony_ci 127262306a36Sopenharmony_cistatic int rv6xx_step_sw_voltage(struct radeon_device *rdev, 127362306a36Sopenharmony_ci u16 initial_voltage, 127462306a36Sopenharmony_ci u16 target_voltage) 127562306a36Sopenharmony_ci{ 127662306a36Sopenharmony_ci u16 current_voltage; 127762306a36Sopenharmony_ci u16 true_target_voltage; 127862306a36Sopenharmony_ci u16 voltage_step; 127962306a36Sopenharmony_ci int signed_voltage_step; 128062306a36Sopenharmony_ci 128162306a36Sopenharmony_ci if ((radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 128262306a36Sopenharmony_ci &voltage_step)) || 128362306a36Sopenharmony_ci (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 128462306a36Sopenharmony_ci initial_voltage, ¤t_voltage)) || 128562306a36Sopenharmony_ci (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 128662306a36Sopenharmony_ci target_voltage, &true_target_voltage))) 128762306a36Sopenharmony_ci return -EINVAL; 128862306a36Sopenharmony_ci 128962306a36Sopenharmony_ci if (true_target_voltage < current_voltage) 129062306a36Sopenharmony_ci signed_voltage_step = -(int)voltage_step; 129162306a36Sopenharmony_ci else 129262306a36Sopenharmony_ci signed_voltage_step = voltage_step; 129362306a36Sopenharmony_ci 129462306a36Sopenharmony_ci while (current_voltage != true_target_voltage) { 129562306a36Sopenharmony_ci current_voltage += signed_voltage_step; 129662306a36Sopenharmony_ci rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW, 129762306a36Sopenharmony_ci current_voltage); 129862306a36Sopenharmony_ci msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000); 129962306a36Sopenharmony_ci } 130062306a36Sopenharmony_ci 130162306a36Sopenharmony_ci return 0; 130262306a36Sopenharmony_ci} 130362306a36Sopenharmony_ci 130462306a36Sopenharmony_cistatic int rv6xx_step_voltage_if_increasing(struct radeon_device *rdev, 130562306a36Sopenharmony_ci struct radeon_ps *new_ps, 130662306a36Sopenharmony_ci struct radeon_ps *old_ps) 130762306a36Sopenharmony_ci{ 130862306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 130962306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 131062306a36Sopenharmony_ci 131162306a36Sopenharmony_ci if (new_state->low.vddc > old_state->low.vddc) 131262306a36Sopenharmony_ci return rv6xx_step_sw_voltage(rdev, 131362306a36Sopenharmony_ci old_state->low.vddc, 131462306a36Sopenharmony_ci new_state->low.vddc); 131562306a36Sopenharmony_ci 131662306a36Sopenharmony_ci return 0; 131762306a36Sopenharmony_ci} 131862306a36Sopenharmony_ci 131962306a36Sopenharmony_cistatic int rv6xx_step_voltage_if_decreasing(struct radeon_device *rdev, 132062306a36Sopenharmony_ci struct radeon_ps *new_ps, 132162306a36Sopenharmony_ci struct radeon_ps *old_ps) 132262306a36Sopenharmony_ci{ 132362306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 132462306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 132562306a36Sopenharmony_ci 132662306a36Sopenharmony_ci if (new_state->low.vddc < old_state->low.vddc) 132762306a36Sopenharmony_ci return rv6xx_step_sw_voltage(rdev, 132862306a36Sopenharmony_ci old_state->low.vddc, 132962306a36Sopenharmony_ci new_state->low.vddc); 133062306a36Sopenharmony_ci else 133162306a36Sopenharmony_ci return 0; 133262306a36Sopenharmony_ci} 133362306a36Sopenharmony_ci 133462306a36Sopenharmony_cistatic void rv6xx_enable_high(struct radeon_device *rdev) 133562306a36Sopenharmony_ci{ 133662306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 133762306a36Sopenharmony_ci 133862306a36Sopenharmony_ci if ((pi->restricted_levels < 1) || 133962306a36Sopenharmony_ci (pi->restricted_levels == 3)) 134062306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true); 134162306a36Sopenharmony_ci} 134262306a36Sopenharmony_ci 134362306a36Sopenharmony_cistatic void rv6xx_enable_medium(struct radeon_device *rdev) 134462306a36Sopenharmony_ci{ 134562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 134662306a36Sopenharmony_ci 134762306a36Sopenharmony_ci if (pi->restricted_levels < 2) 134862306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true); 134962306a36Sopenharmony_ci} 135062306a36Sopenharmony_ci 135162306a36Sopenharmony_cistatic void rv6xx_set_dpm_event_sources(struct radeon_device *rdev, u32 sources) 135262306a36Sopenharmony_ci{ 135362306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 135462306a36Sopenharmony_ci bool want_thermal_protection; 135562306a36Sopenharmony_ci enum radeon_dpm_event_src dpm_event_src; 135662306a36Sopenharmony_ci 135762306a36Sopenharmony_ci switch (sources) { 135862306a36Sopenharmony_ci case 0: 135962306a36Sopenharmony_ci default: 136062306a36Sopenharmony_ci want_thermal_protection = false; 136162306a36Sopenharmony_ci break; 136262306a36Sopenharmony_ci case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL): 136362306a36Sopenharmony_ci want_thermal_protection = true; 136462306a36Sopenharmony_ci dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL; 136562306a36Sopenharmony_ci break; 136662306a36Sopenharmony_ci 136762306a36Sopenharmony_ci case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL): 136862306a36Sopenharmony_ci want_thermal_protection = true; 136962306a36Sopenharmony_ci dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL; 137062306a36Sopenharmony_ci break; 137162306a36Sopenharmony_ci 137262306a36Sopenharmony_ci case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) | 137362306a36Sopenharmony_ci (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)): 137462306a36Sopenharmony_ci want_thermal_protection = true; 137562306a36Sopenharmony_ci dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL; 137662306a36Sopenharmony_ci break; 137762306a36Sopenharmony_ci } 137862306a36Sopenharmony_ci 137962306a36Sopenharmony_ci if (want_thermal_protection) { 138062306a36Sopenharmony_ci WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK); 138162306a36Sopenharmony_ci if (pi->thermal_protection) 138262306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS); 138362306a36Sopenharmony_ci } else { 138462306a36Sopenharmony_ci WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS); 138562306a36Sopenharmony_ci } 138662306a36Sopenharmony_ci} 138762306a36Sopenharmony_ci 138862306a36Sopenharmony_cistatic void rv6xx_enable_auto_throttle_source(struct radeon_device *rdev, 138962306a36Sopenharmony_ci enum radeon_dpm_auto_throttle_src source, 139062306a36Sopenharmony_ci bool enable) 139162306a36Sopenharmony_ci{ 139262306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 139362306a36Sopenharmony_ci 139462306a36Sopenharmony_ci if (enable) { 139562306a36Sopenharmony_ci if (!(pi->active_auto_throttle_sources & (1 << source))) { 139662306a36Sopenharmony_ci pi->active_auto_throttle_sources |= 1 << source; 139762306a36Sopenharmony_ci rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources); 139862306a36Sopenharmony_ci } 139962306a36Sopenharmony_ci } else { 140062306a36Sopenharmony_ci if (pi->active_auto_throttle_sources & (1 << source)) { 140162306a36Sopenharmony_ci pi->active_auto_throttle_sources &= ~(1 << source); 140262306a36Sopenharmony_ci rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources); 140362306a36Sopenharmony_ci } 140462306a36Sopenharmony_ci } 140562306a36Sopenharmony_ci} 140662306a36Sopenharmony_ci 140762306a36Sopenharmony_ci 140862306a36Sopenharmony_cistatic void rv6xx_enable_thermal_protection(struct radeon_device *rdev, 140962306a36Sopenharmony_ci bool enable) 141062306a36Sopenharmony_ci{ 141162306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 141262306a36Sopenharmony_ci 141362306a36Sopenharmony_ci if (pi->active_auto_throttle_sources) 141462306a36Sopenharmony_ci r600_enable_thermal_protection(rdev, enable); 141562306a36Sopenharmony_ci} 141662306a36Sopenharmony_ci 141762306a36Sopenharmony_cistatic void rv6xx_generate_transition_stepping(struct radeon_device *rdev, 141862306a36Sopenharmony_ci struct radeon_ps *new_ps, 141962306a36Sopenharmony_ci struct radeon_ps *old_ps) 142062306a36Sopenharmony_ci{ 142162306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 142262306a36Sopenharmony_ci struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps); 142362306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 142462306a36Sopenharmony_ci 142562306a36Sopenharmony_ci rv6xx_generate_steps(rdev, 142662306a36Sopenharmony_ci old_state->low.sclk, 142762306a36Sopenharmony_ci new_state->low.sclk, 142862306a36Sopenharmony_ci 0, &pi->hw.medium_sclk_index); 142962306a36Sopenharmony_ci} 143062306a36Sopenharmony_ci 143162306a36Sopenharmony_cistatic void rv6xx_generate_low_step(struct radeon_device *rdev, 143262306a36Sopenharmony_ci struct radeon_ps *new_ps) 143362306a36Sopenharmony_ci{ 143462306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 143562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 143662306a36Sopenharmony_ci 143762306a36Sopenharmony_ci pi->hw.low_sclk_index = 0; 143862306a36Sopenharmony_ci rv6xx_generate_single_step(rdev, 143962306a36Sopenharmony_ci new_state->low.sclk, 144062306a36Sopenharmony_ci 0); 144162306a36Sopenharmony_ci} 144262306a36Sopenharmony_ci 144362306a36Sopenharmony_cistatic void rv6xx_invalidate_intermediate_steps(struct radeon_device *rdev) 144462306a36Sopenharmony_ci{ 144562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 144662306a36Sopenharmony_ci 144762306a36Sopenharmony_ci rv6xx_invalidate_intermediate_steps_range(rdev, 0, 144862306a36Sopenharmony_ci pi->hw.medium_sclk_index); 144962306a36Sopenharmony_ci} 145062306a36Sopenharmony_ci 145162306a36Sopenharmony_cistatic void rv6xx_generate_stepping_table(struct radeon_device *rdev, 145262306a36Sopenharmony_ci struct radeon_ps *new_ps) 145362306a36Sopenharmony_ci{ 145462306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 145562306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 145662306a36Sopenharmony_ci 145762306a36Sopenharmony_ci pi->hw.low_sclk_index = 0; 145862306a36Sopenharmony_ci 145962306a36Sopenharmony_ci rv6xx_generate_steps(rdev, 146062306a36Sopenharmony_ci new_state->low.sclk, 146162306a36Sopenharmony_ci new_state->medium.sclk, 146262306a36Sopenharmony_ci 0, 146362306a36Sopenharmony_ci &pi->hw.medium_sclk_index); 146462306a36Sopenharmony_ci rv6xx_generate_steps(rdev, 146562306a36Sopenharmony_ci new_state->medium.sclk, 146662306a36Sopenharmony_ci new_state->high.sclk, 146762306a36Sopenharmony_ci pi->hw.medium_sclk_index, 146862306a36Sopenharmony_ci &pi->hw.high_sclk_index); 146962306a36Sopenharmony_ci} 147062306a36Sopenharmony_ci 147162306a36Sopenharmony_cistatic void rv6xx_enable_spread_spectrum(struct radeon_device *rdev, 147262306a36Sopenharmony_ci bool enable) 147362306a36Sopenharmony_ci{ 147462306a36Sopenharmony_ci if (enable) 147562306a36Sopenharmony_ci rv6xx_enable_dynamic_spread_spectrum(rdev, true); 147662306a36Sopenharmony_ci else { 147762306a36Sopenharmony_ci rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_LOW, false); 147862306a36Sopenharmony_ci rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false); 147962306a36Sopenharmony_ci rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_HIGH, false); 148062306a36Sopenharmony_ci rv6xx_enable_dynamic_spread_spectrum(rdev, false); 148162306a36Sopenharmony_ci rv6xx_enable_memory_spread_spectrum(rdev, false); 148262306a36Sopenharmony_ci } 148362306a36Sopenharmony_ci} 148462306a36Sopenharmony_ci 148562306a36Sopenharmony_cistatic void rv6xx_reset_lvtm_data_sync(struct radeon_device *rdev) 148662306a36Sopenharmony_ci{ 148762306a36Sopenharmony_ci if (ASIC_IS_DCE3(rdev)) 148862306a36Sopenharmony_ci WREG32_P(DCE3_LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG); 148962306a36Sopenharmony_ci else 149062306a36Sopenharmony_ci WREG32_P(LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG); 149162306a36Sopenharmony_ci} 149262306a36Sopenharmony_ci 149362306a36Sopenharmony_cistatic void rv6xx_enable_dynamic_pcie_gen2(struct radeon_device *rdev, 149462306a36Sopenharmony_ci struct radeon_ps *new_ps, 149562306a36Sopenharmony_ci bool enable) 149662306a36Sopenharmony_ci{ 149762306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 149862306a36Sopenharmony_ci 149962306a36Sopenharmony_ci if (enable) { 150062306a36Sopenharmony_ci rv6xx_enable_bif_dynamic_pcie_gen2(rdev, true); 150162306a36Sopenharmony_ci rv6xx_enable_pcie_gen2_support(rdev); 150262306a36Sopenharmony_ci r600_enable_dynamic_pcie_gen2(rdev, true); 150362306a36Sopenharmony_ci } else { 150462306a36Sopenharmony_ci if (!(new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)) 150562306a36Sopenharmony_ci rv6xx_force_pcie_gen1(rdev); 150662306a36Sopenharmony_ci rv6xx_enable_bif_dynamic_pcie_gen2(rdev, false); 150762306a36Sopenharmony_ci r600_enable_dynamic_pcie_gen2(rdev, false); 150862306a36Sopenharmony_ci } 150962306a36Sopenharmony_ci} 151062306a36Sopenharmony_ci 151162306a36Sopenharmony_cistatic void rv6xx_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev, 151262306a36Sopenharmony_ci struct radeon_ps *new_ps, 151362306a36Sopenharmony_ci struct radeon_ps *old_ps) 151462306a36Sopenharmony_ci{ 151562306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 151662306a36Sopenharmony_ci struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps); 151762306a36Sopenharmony_ci 151862306a36Sopenharmony_ci if ((new_ps->vclk == old_ps->vclk) && 151962306a36Sopenharmony_ci (new_ps->dclk == old_ps->dclk)) 152062306a36Sopenharmony_ci return; 152162306a36Sopenharmony_ci 152262306a36Sopenharmony_ci if (new_state->high.sclk >= current_state->high.sclk) 152362306a36Sopenharmony_ci return; 152462306a36Sopenharmony_ci 152562306a36Sopenharmony_ci radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk); 152662306a36Sopenharmony_ci} 152762306a36Sopenharmony_ci 152862306a36Sopenharmony_cistatic void rv6xx_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev, 152962306a36Sopenharmony_ci struct radeon_ps *new_ps, 153062306a36Sopenharmony_ci struct radeon_ps *old_ps) 153162306a36Sopenharmony_ci{ 153262306a36Sopenharmony_ci struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps); 153362306a36Sopenharmony_ci struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps); 153462306a36Sopenharmony_ci 153562306a36Sopenharmony_ci if ((new_ps->vclk == old_ps->vclk) && 153662306a36Sopenharmony_ci (new_ps->dclk == old_ps->dclk)) 153762306a36Sopenharmony_ci return; 153862306a36Sopenharmony_ci 153962306a36Sopenharmony_ci if (new_state->high.sclk < current_state->high.sclk) 154062306a36Sopenharmony_ci return; 154162306a36Sopenharmony_ci 154262306a36Sopenharmony_ci radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk); 154362306a36Sopenharmony_ci} 154462306a36Sopenharmony_ci 154562306a36Sopenharmony_ciint rv6xx_dpm_enable(struct radeon_device *rdev) 154662306a36Sopenharmony_ci{ 154762306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 154862306a36Sopenharmony_ci struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps; 154962306a36Sopenharmony_ci 155062306a36Sopenharmony_ci if (r600_dynamicpm_enabled(rdev)) 155162306a36Sopenharmony_ci return -EINVAL; 155262306a36Sopenharmony_ci 155362306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS) 155462306a36Sopenharmony_ci rv6xx_enable_backbias(rdev, true); 155562306a36Sopenharmony_ci 155662306a36Sopenharmony_ci if (pi->dynamic_ss) 155762306a36Sopenharmony_ci rv6xx_enable_spread_spectrum(rdev, true); 155862306a36Sopenharmony_ci 155962306a36Sopenharmony_ci rv6xx_program_mpll_timing_parameters(rdev); 156062306a36Sopenharmony_ci rv6xx_program_bsp(rdev); 156162306a36Sopenharmony_ci rv6xx_program_git(rdev); 156262306a36Sopenharmony_ci rv6xx_program_tp(rdev); 156362306a36Sopenharmony_ci rv6xx_program_tpp(rdev); 156462306a36Sopenharmony_ci rv6xx_program_sstp(rdev); 156562306a36Sopenharmony_ci rv6xx_program_fcp(rdev); 156662306a36Sopenharmony_ci rv6xx_program_vddc3d_parameters(rdev); 156762306a36Sopenharmony_ci rv6xx_program_voltage_timing_parameters(rdev); 156862306a36Sopenharmony_ci rv6xx_program_engine_speed_parameters(rdev); 156962306a36Sopenharmony_ci 157062306a36Sopenharmony_ci rv6xx_enable_display_gap(rdev, true); 157162306a36Sopenharmony_ci if (pi->display_gap == false) 157262306a36Sopenharmony_ci rv6xx_enable_display_gap(rdev, false); 157362306a36Sopenharmony_ci 157462306a36Sopenharmony_ci rv6xx_program_power_level_enter_state(rdev); 157562306a36Sopenharmony_ci 157662306a36Sopenharmony_ci rv6xx_calculate_stepping_parameters(rdev, boot_ps); 157762306a36Sopenharmony_ci 157862306a36Sopenharmony_ci if (pi->voltage_control) 157962306a36Sopenharmony_ci rv6xx_program_voltage_gpio_pins(rdev); 158062306a36Sopenharmony_ci 158162306a36Sopenharmony_ci rv6xx_generate_stepping_table(rdev, boot_ps); 158262306a36Sopenharmony_ci 158362306a36Sopenharmony_ci rv6xx_program_stepping_parameters_except_lowest_entry(rdev); 158462306a36Sopenharmony_ci rv6xx_program_stepping_parameters_lowest_entry(rdev); 158562306a36Sopenharmony_ci 158662306a36Sopenharmony_ci rv6xx_program_power_level_low(rdev); 158762306a36Sopenharmony_ci rv6xx_program_power_level_medium(rdev); 158862306a36Sopenharmony_ci rv6xx_program_power_level_high(rdev); 158962306a36Sopenharmony_ci rv6xx_program_vc(rdev); 159062306a36Sopenharmony_ci rv6xx_program_at(rdev); 159162306a36Sopenharmony_ci 159262306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true); 159362306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true); 159462306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true); 159562306a36Sopenharmony_ci 159662306a36Sopenharmony_ci rv6xx_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true); 159762306a36Sopenharmony_ci 159862306a36Sopenharmony_ci r600_start_dpm(rdev); 159962306a36Sopenharmony_ci 160062306a36Sopenharmony_ci if (pi->voltage_control) 160162306a36Sopenharmony_ci rv6xx_enable_static_voltage_control(rdev, boot_ps, false); 160262306a36Sopenharmony_ci 160362306a36Sopenharmony_ci if (pi->dynamic_pcie_gen2) 160462306a36Sopenharmony_ci rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, true); 160562306a36Sopenharmony_ci 160662306a36Sopenharmony_ci if (pi->gfx_clock_gating) 160762306a36Sopenharmony_ci r600_gfx_clockgating_enable(rdev, true); 160862306a36Sopenharmony_ci 160962306a36Sopenharmony_ci return 0; 161062306a36Sopenharmony_ci} 161162306a36Sopenharmony_ci 161262306a36Sopenharmony_civoid rv6xx_dpm_disable(struct radeon_device *rdev) 161362306a36Sopenharmony_ci{ 161462306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 161562306a36Sopenharmony_ci struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps; 161662306a36Sopenharmony_ci 161762306a36Sopenharmony_ci if (!r600_dynamicpm_enabled(rdev)) 161862306a36Sopenharmony_ci return; 161962306a36Sopenharmony_ci 162062306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true); 162162306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true); 162262306a36Sopenharmony_ci rv6xx_enable_display_gap(rdev, false); 162362306a36Sopenharmony_ci rv6xx_clear_vc(rdev); 162462306a36Sopenharmony_ci r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF); 162562306a36Sopenharmony_ci 162662306a36Sopenharmony_ci if (pi->thermal_protection) 162762306a36Sopenharmony_ci r600_enable_thermal_protection(rdev, false); 162862306a36Sopenharmony_ci 162962306a36Sopenharmony_ci r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW); 163062306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false); 163162306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false); 163262306a36Sopenharmony_ci 163362306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS) 163462306a36Sopenharmony_ci rv6xx_enable_backbias(rdev, false); 163562306a36Sopenharmony_ci 163662306a36Sopenharmony_ci rv6xx_enable_spread_spectrum(rdev, false); 163762306a36Sopenharmony_ci 163862306a36Sopenharmony_ci if (pi->voltage_control) 163962306a36Sopenharmony_ci rv6xx_enable_static_voltage_control(rdev, boot_ps, true); 164062306a36Sopenharmony_ci 164162306a36Sopenharmony_ci if (pi->dynamic_pcie_gen2) 164262306a36Sopenharmony_ci rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, false); 164362306a36Sopenharmony_ci 164462306a36Sopenharmony_ci if (rdev->irq.installed && 164562306a36Sopenharmony_ci r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) { 164662306a36Sopenharmony_ci rdev->irq.dpm_thermal = false; 164762306a36Sopenharmony_ci radeon_irq_set(rdev); 164862306a36Sopenharmony_ci } 164962306a36Sopenharmony_ci 165062306a36Sopenharmony_ci if (pi->gfx_clock_gating) 165162306a36Sopenharmony_ci r600_gfx_clockgating_enable(rdev, false); 165262306a36Sopenharmony_ci 165362306a36Sopenharmony_ci r600_stop_dpm(rdev); 165462306a36Sopenharmony_ci} 165562306a36Sopenharmony_ci 165662306a36Sopenharmony_ciint rv6xx_dpm_set_power_state(struct radeon_device *rdev) 165762306a36Sopenharmony_ci{ 165862306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 165962306a36Sopenharmony_ci struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps; 166062306a36Sopenharmony_ci struct radeon_ps *old_ps = rdev->pm.dpm.current_ps; 166162306a36Sopenharmony_ci int ret; 166262306a36Sopenharmony_ci 166362306a36Sopenharmony_ci pi->restricted_levels = 0; 166462306a36Sopenharmony_ci 166562306a36Sopenharmony_ci rv6xx_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps); 166662306a36Sopenharmony_ci 166762306a36Sopenharmony_ci rv6xx_clear_vc(rdev); 166862306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true); 166962306a36Sopenharmony_ci r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF); 167062306a36Sopenharmony_ci 167162306a36Sopenharmony_ci if (pi->thermal_protection) 167262306a36Sopenharmony_ci r600_enable_thermal_protection(rdev, false); 167362306a36Sopenharmony_ci 167462306a36Sopenharmony_ci r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW); 167562306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false); 167662306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false); 167762306a36Sopenharmony_ci 167862306a36Sopenharmony_ci rv6xx_generate_transition_stepping(rdev, new_ps, old_ps); 167962306a36Sopenharmony_ci rv6xx_program_power_level_medium_for_transition(rdev); 168062306a36Sopenharmony_ci 168162306a36Sopenharmony_ci if (pi->voltage_control) { 168262306a36Sopenharmony_ci rv6xx_set_sw_voltage_to_safe(rdev, new_ps, old_ps); 168362306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) 168462306a36Sopenharmony_ci rv6xx_set_sw_voltage_to_low(rdev, old_ps); 168562306a36Sopenharmony_ci } 168662306a36Sopenharmony_ci 168762306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS) 168862306a36Sopenharmony_ci rv6xx_set_safe_backbias(rdev, new_ps, old_ps); 168962306a36Sopenharmony_ci 169062306a36Sopenharmony_ci if (pi->dynamic_pcie_gen2) 169162306a36Sopenharmony_ci rv6xx_set_safe_pcie_gen2(rdev, new_ps, old_ps); 169262306a36Sopenharmony_ci 169362306a36Sopenharmony_ci if (pi->voltage_control) 169462306a36Sopenharmony_ci rv6xx_enable_dynamic_voltage_control(rdev, false); 169562306a36Sopenharmony_ci 169662306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS) 169762306a36Sopenharmony_ci rv6xx_enable_dynamic_backbias_control(rdev, false); 169862306a36Sopenharmony_ci 169962306a36Sopenharmony_ci if (pi->voltage_control) { 170062306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) 170162306a36Sopenharmony_ci rv6xx_step_voltage_if_increasing(rdev, new_ps, old_ps); 170262306a36Sopenharmony_ci msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000); 170362306a36Sopenharmony_ci } 170462306a36Sopenharmony_ci 170562306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true); 170662306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false); 170762306a36Sopenharmony_ci r600_wait_for_power_level_unequal(rdev, R600_POWER_LEVEL_LOW); 170862306a36Sopenharmony_ci 170962306a36Sopenharmony_ci rv6xx_generate_low_step(rdev, new_ps); 171062306a36Sopenharmony_ci rv6xx_invalidate_intermediate_steps(rdev); 171162306a36Sopenharmony_ci rv6xx_calculate_stepping_parameters(rdev, new_ps); 171262306a36Sopenharmony_ci rv6xx_program_stepping_parameters_lowest_entry(rdev); 171362306a36Sopenharmony_ci rv6xx_program_power_level_low_to_lowest_state(rdev); 171462306a36Sopenharmony_ci 171562306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true); 171662306a36Sopenharmony_ci r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW); 171762306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false); 171862306a36Sopenharmony_ci 171962306a36Sopenharmony_ci if (pi->voltage_control) { 172062306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) { 172162306a36Sopenharmony_ci ret = rv6xx_step_voltage_if_decreasing(rdev, new_ps, old_ps); 172262306a36Sopenharmony_ci if (ret) 172362306a36Sopenharmony_ci return ret; 172462306a36Sopenharmony_ci } 172562306a36Sopenharmony_ci rv6xx_enable_dynamic_voltage_control(rdev, true); 172662306a36Sopenharmony_ci } 172762306a36Sopenharmony_ci 172862306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS) 172962306a36Sopenharmony_ci rv6xx_enable_dynamic_backbias_control(rdev, true); 173062306a36Sopenharmony_ci 173162306a36Sopenharmony_ci if (pi->dynamic_pcie_gen2) 173262306a36Sopenharmony_ci rv6xx_enable_dynamic_pcie_gen2(rdev, new_ps, true); 173362306a36Sopenharmony_ci 173462306a36Sopenharmony_ci rv6xx_reset_lvtm_data_sync(rdev); 173562306a36Sopenharmony_ci 173662306a36Sopenharmony_ci rv6xx_generate_stepping_table(rdev, new_ps); 173762306a36Sopenharmony_ci rv6xx_program_stepping_parameters_except_lowest_entry(rdev); 173862306a36Sopenharmony_ci rv6xx_program_power_level_low(rdev); 173962306a36Sopenharmony_ci rv6xx_program_power_level_medium(rdev); 174062306a36Sopenharmony_ci rv6xx_program_power_level_high(rdev); 174162306a36Sopenharmony_ci rv6xx_enable_medium(rdev); 174262306a36Sopenharmony_ci rv6xx_enable_high(rdev); 174362306a36Sopenharmony_ci 174462306a36Sopenharmony_ci if (pi->thermal_protection) 174562306a36Sopenharmony_ci rv6xx_enable_thermal_protection(rdev, true); 174662306a36Sopenharmony_ci rv6xx_program_vc(rdev); 174762306a36Sopenharmony_ci rv6xx_program_at(rdev); 174862306a36Sopenharmony_ci 174962306a36Sopenharmony_ci rv6xx_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps); 175062306a36Sopenharmony_ci 175162306a36Sopenharmony_ci return 0; 175262306a36Sopenharmony_ci} 175362306a36Sopenharmony_ci 175462306a36Sopenharmony_civoid rv6xx_setup_asic(struct radeon_device *rdev) 175562306a36Sopenharmony_ci{ 175662306a36Sopenharmony_ci r600_enable_acpi_pm(rdev); 175762306a36Sopenharmony_ci 175862306a36Sopenharmony_ci if (radeon_aspm != 0) { 175962306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s) 176062306a36Sopenharmony_ci rv6xx_enable_l0s(rdev); 176162306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1) 176262306a36Sopenharmony_ci rv6xx_enable_l1(rdev); 176362306a36Sopenharmony_ci if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1) 176462306a36Sopenharmony_ci rv6xx_enable_pll_sleep_in_l1(rdev); 176562306a36Sopenharmony_ci } 176662306a36Sopenharmony_ci} 176762306a36Sopenharmony_ci 176862306a36Sopenharmony_civoid rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev) 176962306a36Sopenharmony_ci{ 177062306a36Sopenharmony_ci rv6xx_program_display_gap(rdev); 177162306a36Sopenharmony_ci} 177262306a36Sopenharmony_ci 177362306a36Sopenharmony_ciunion power_info { 177462306a36Sopenharmony_ci struct _ATOM_POWERPLAY_INFO info; 177562306a36Sopenharmony_ci struct _ATOM_POWERPLAY_INFO_V2 info_2; 177662306a36Sopenharmony_ci struct _ATOM_POWERPLAY_INFO_V3 info_3; 177762306a36Sopenharmony_ci struct _ATOM_PPLIB_POWERPLAYTABLE pplib; 177862306a36Sopenharmony_ci struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2; 177962306a36Sopenharmony_ci struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3; 178062306a36Sopenharmony_ci}; 178162306a36Sopenharmony_ci 178262306a36Sopenharmony_ciunion pplib_clock_info { 178362306a36Sopenharmony_ci struct _ATOM_PPLIB_R600_CLOCK_INFO r600; 178462306a36Sopenharmony_ci struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780; 178562306a36Sopenharmony_ci struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen; 178662306a36Sopenharmony_ci struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo; 178762306a36Sopenharmony_ci}; 178862306a36Sopenharmony_ci 178962306a36Sopenharmony_ciunion pplib_power_state { 179062306a36Sopenharmony_ci struct _ATOM_PPLIB_STATE v1; 179162306a36Sopenharmony_ci struct _ATOM_PPLIB_STATE_V2 v2; 179262306a36Sopenharmony_ci}; 179362306a36Sopenharmony_ci 179462306a36Sopenharmony_cistatic void rv6xx_parse_pplib_non_clock_info(struct radeon_device *rdev, 179562306a36Sopenharmony_ci struct radeon_ps *rps, 179662306a36Sopenharmony_ci struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info) 179762306a36Sopenharmony_ci{ 179862306a36Sopenharmony_ci rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings); 179962306a36Sopenharmony_ci rps->class = le16_to_cpu(non_clock_info->usClassification); 180062306a36Sopenharmony_ci rps->class2 = le16_to_cpu(non_clock_info->usClassification2); 180162306a36Sopenharmony_ci 180262306a36Sopenharmony_ci if (r600_is_uvd_state(rps->class, rps->class2)) { 180362306a36Sopenharmony_ci rps->vclk = RV6XX_DEFAULT_VCLK_FREQ; 180462306a36Sopenharmony_ci rps->dclk = RV6XX_DEFAULT_DCLK_FREQ; 180562306a36Sopenharmony_ci } else { 180662306a36Sopenharmony_ci rps->vclk = 0; 180762306a36Sopenharmony_ci rps->dclk = 0; 180862306a36Sopenharmony_ci } 180962306a36Sopenharmony_ci 181062306a36Sopenharmony_ci if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) 181162306a36Sopenharmony_ci rdev->pm.dpm.boot_ps = rps; 181262306a36Sopenharmony_ci if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE) 181362306a36Sopenharmony_ci rdev->pm.dpm.uvd_ps = rps; 181462306a36Sopenharmony_ci} 181562306a36Sopenharmony_ci 181662306a36Sopenharmony_cistatic void rv6xx_parse_pplib_clock_info(struct radeon_device *rdev, 181762306a36Sopenharmony_ci struct radeon_ps *rps, int index, 181862306a36Sopenharmony_ci union pplib_clock_info *clock_info) 181962306a36Sopenharmony_ci{ 182062306a36Sopenharmony_ci struct rv6xx_ps *ps = rv6xx_get_ps(rps); 182162306a36Sopenharmony_ci u32 sclk, mclk; 182262306a36Sopenharmony_ci u16 vddc; 182362306a36Sopenharmony_ci struct rv6xx_pl *pl; 182462306a36Sopenharmony_ci 182562306a36Sopenharmony_ci switch (index) { 182662306a36Sopenharmony_ci case 0: 182762306a36Sopenharmony_ci pl = &ps->low; 182862306a36Sopenharmony_ci break; 182962306a36Sopenharmony_ci case 1: 183062306a36Sopenharmony_ci pl = &ps->medium; 183162306a36Sopenharmony_ci break; 183262306a36Sopenharmony_ci case 2: 183362306a36Sopenharmony_ci default: 183462306a36Sopenharmony_ci pl = &ps->high; 183562306a36Sopenharmony_ci break; 183662306a36Sopenharmony_ci } 183762306a36Sopenharmony_ci 183862306a36Sopenharmony_ci sclk = le16_to_cpu(clock_info->r600.usEngineClockLow); 183962306a36Sopenharmony_ci sclk |= clock_info->r600.ucEngineClockHigh << 16; 184062306a36Sopenharmony_ci mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow); 184162306a36Sopenharmony_ci mclk |= clock_info->r600.ucMemoryClockHigh << 16; 184262306a36Sopenharmony_ci 184362306a36Sopenharmony_ci pl->mclk = mclk; 184462306a36Sopenharmony_ci pl->sclk = sclk; 184562306a36Sopenharmony_ci pl->vddc = le16_to_cpu(clock_info->r600.usVDDC); 184662306a36Sopenharmony_ci pl->flags = le32_to_cpu(clock_info->r600.ulFlags); 184762306a36Sopenharmony_ci 184862306a36Sopenharmony_ci /* patch up vddc if necessary */ 184962306a36Sopenharmony_ci if (pl->vddc == 0xff01) { 185062306a36Sopenharmony_ci if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0) 185162306a36Sopenharmony_ci pl->vddc = vddc; 185262306a36Sopenharmony_ci } 185362306a36Sopenharmony_ci 185462306a36Sopenharmony_ci /* fix up pcie gen2 */ 185562306a36Sopenharmony_ci if (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) { 185662306a36Sopenharmony_ci if ((rdev->family == CHIP_RV610) || (rdev->family == CHIP_RV630)) { 185762306a36Sopenharmony_ci if (pl->vddc < 1100) 185862306a36Sopenharmony_ci pl->flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2; 185962306a36Sopenharmony_ci } 186062306a36Sopenharmony_ci } 186162306a36Sopenharmony_ci 186262306a36Sopenharmony_ci /* patch up boot state */ 186362306a36Sopenharmony_ci if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) { 186462306a36Sopenharmony_ci u16 vddc, vddci, mvdd; 186562306a36Sopenharmony_ci radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd); 186662306a36Sopenharmony_ci pl->mclk = rdev->clock.default_mclk; 186762306a36Sopenharmony_ci pl->sclk = rdev->clock.default_sclk; 186862306a36Sopenharmony_ci pl->vddc = vddc; 186962306a36Sopenharmony_ci } 187062306a36Sopenharmony_ci} 187162306a36Sopenharmony_ci 187262306a36Sopenharmony_cistatic int rv6xx_parse_power_table(struct radeon_device *rdev) 187362306a36Sopenharmony_ci{ 187462306a36Sopenharmony_ci struct radeon_mode_info *mode_info = &rdev->mode_info; 187562306a36Sopenharmony_ci struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info; 187662306a36Sopenharmony_ci union pplib_power_state *power_state; 187762306a36Sopenharmony_ci int i, j; 187862306a36Sopenharmony_ci union pplib_clock_info *clock_info; 187962306a36Sopenharmony_ci union power_info *power_info; 188062306a36Sopenharmony_ci int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo); 188162306a36Sopenharmony_ci u16 data_offset; 188262306a36Sopenharmony_ci u8 frev, crev; 188362306a36Sopenharmony_ci struct rv6xx_ps *ps; 188462306a36Sopenharmony_ci 188562306a36Sopenharmony_ci if (!atom_parse_data_header(mode_info->atom_context, index, NULL, 188662306a36Sopenharmony_ci &frev, &crev, &data_offset)) 188762306a36Sopenharmony_ci return -EINVAL; 188862306a36Sopenharmony_ci power_info = (union power_info *)(mode_info->atom_context->bios + data_offset); 188962306a36Sopenharmony_ci 189062306a36Sopenharmony_ci rdev->pm.dpm.ps = kcalloc(power_info->pplib.ucNumStates, 189162306a36Sopenharmony_ci sizeof(struct radeon_ps), 189262306a36Sopenharmony_ci GFP_KERNEL); 189362306a36Sopenharmony_ci if (!rdev->pm.dpm.ps) 189462306a36Sopenharmony_ci return -ENOMEM; 189562306a36Sopenharmony_ci 189662306a36Sopenharmony_ci for (i = 0; i < power_info->pplib.ucNumStates; i++) { 189762306a36Sopenharmony_ci power_state = (union pplib_power_state *) 189862306a36Sopenharmony_ci (mode_info->atom_context->bios + data_offset + 189962306a36Sopenharmony_ci le16_to_cpu(power_info->pplib.usStateArrayOffset) + 190062306a36Sopenharmony_ci i * power_info->pplib.ucStateEntrySize); 190162306a36Sopenharmony_ci non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *) 190262306a36Sopenharmony_ci (mode_info->atom_context->bios + data_offset + 190362306a36Sopenharmony_ci le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) + 190462306a36Sopenharmony_ci (power_state->v1.ucNonClockStateIndex * 190562306a36Sopenharmony_ci power_info->pplib.ucNonClockSize)); 190662306a36Sopenharmony_ci if (power_info->pplib.ucStateEntrySize - 1) { 190762306a36Sopenharmony_ci u8 *idx; 190862306a36Sopenharmony_ci ps = kzalloc(sizeof(struct rv6xx_ps), GFP_KERNEL); 190962306a36Sopenharmony_ci if (ps == NULL) { 191062306a36Sopenharmony_ci kfree(rdev->pm.dpm.ps); 191162306a36Sopenharmony_ci return -ENOMEM; 191262306a36Sopenharmony_ci } 191362306a36Sopenharmony_ci rdev->pm.dpm.ps[i].ps_priv = ps; 191462306a36Sopenharmony_ci rv6xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i], 191562306a36Sopenharmony_ci non_clock_info); 191662306a36Sopenharmony_ci idx = (u8 *)&power_state->v1.ucClockStateIndices[0]; 191762306a36Sopenharmony_ci for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) { 191862306a36Sopenharmony_ci clock_info = (union pplib_clock_info *) 191962306a36Sopenharmony_ci (mode_info->atom_context->bios + data_offset + 192062306a36Sopenharmony_ci le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) + 192162306a36Sopenharmony_ci (idx[j] * power_info->pplib.ucClockInfoSize)); 192262306a36Sopenharmony_ci rv6xx_parse_pplib_clock_info(rdev, 192362306a36Sopenharmony_ci &rdev->pm.dpm.ps[i], j, 192462306a36Sopenharmony_ci clock_info); 192562306a36Sopenharmony_ci } 192662306a36Sopenharmony_ci } 192762306a36Sopenharmony_ci } 192862306a36Sopenharmony_ci rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates; 192962306a36Sopenharmony_ci return 0; 193062306a36Sopenharmony_ci} 193162306a36Sopenharmony_ci 193262306a36Sopenharmony_ciint rv6xx_dpm_init(struct radeon_device *rdev) 193362306a36Sopenharmony_ci{ 193462306a36Sopenharmony_ci struct radeon_atom_ss ss; 193562306a36Sopenharmony_ci struct atom_clock_dividers dividers; 193662306a36Sopenharmony_ci struct rv6xx_power_info *pi; 193762306a36Sopenharmony_ci int ret; 193862306a36Sopenharmony_ci 193962306a36Sopenharmony_ci pi = kzalloc(sizeof(struct rv6xx_power_info), GFP_KERNEL); 194062306a36Sopenharmony_ci if (pi == NULL) 194162306a36Sopenharmony_ci return -ENOMEM; 194262306a36Sopenharmony_ci rdev->pm.dpm.priv = pi; 194362306a36Sopenharmony_ci 194462306a36Sopenharmony_ci ret = r600_get_platform_caps(rdev); 194562306a36Sopenharmony_ci if (ret) 194662306a36Sopenharmony_ci return ret; 194762306a36Sopenharmony_ci 194862306a36Sopenharmony_ci ret = rv6xx_parse_power_table(rdev); 194962306a36Sopenharmony_ci if (ret) 195062306a36Sopenharmony_ci return ret; 195162306a36Sopenharmony_ci 195262306a36Sopenharmony_ci if (rdev->pm.dpm.voltage_response_time == 0) 195362306a36Sopenharmony_ci rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT; 195462306a36Sopenharmony_ci if (rdev->pm.dpm.backbias_response_time == 0) 195562306a36Sopenharmony_ci rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT; 195662306a36Sopenharmony_ci 195762306a36Sopenharmony_ci ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, 195862306a36Sopenharmony_ci 0, false, ÷rs); 195962306a36Sopenharmony_ci if (ret) 196062306a36Sopenharmony_ci pi->spll_ref_div = dividers.ref_div + 1; 196162306a36Sopenharmony_ci else 196262306a36Sopenharmony_ci pi->spll_ref_div = R600_REFERENCEDIVIDER_DFLT; 196362306a36Sopenharmony_ci 196462306a36Sopenharmony_ci ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, 196562306a36Sopenharmony_ci 0, false, ÷rs); 196662306a36Sopenharmony_ci if (ret) 196762306a36Sopenharmony_ci pi->mpll_ref_div = dividers.ref_div + 1; 196862306a36Sopenharmony_ci else 196962306a36Sopenharmony_ci pi->mpll_ref_div = R600_REFERENCEDIVIDER_DFLT; 197062306a36Sopenharmony_ci 197162306a36Sopenharmony_ci if (rdev->family >= CHIP_RV670) 197262306a36Sopenharmony_ci pi->fb_div_scale = 1; 197362306a36Sopenharmony_ci else 197462306a36Sopenharmony_ci pi->fb_div_scale = 0; 197562306a36Sopenharmony_ci 197662306a36Sopenharmony_ci pi->voltage_control = 197762306a36Sopenharmony_ci radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0); 197862306a36Sopenharmony_ci 197962306a36Sopenharmony_ci pi->gfx_clock_gating = true; 198062306a36Sopenharmony_ci 198162306a36Sopenharmony_ci pi->sclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss, 198262306a36Sopenharmony_ci ASIC_INTERNAL_ENGINE_SS, 0); 198362306a36Sopenharmony_ci pi->mclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss, 198462306a36Sopenharmony_ci ASIC_INTERNAL_MEMORY_SS, 0); 198562306a36Sopenharmony_ci 198662306a36Sopenharmony_ci /* Disable sclk ss, causes hangs on a lot of systems */ 198762306a36Sopenharmony_ci pi->sclk_ss = false; 198862306a36Sopenharmony_ci 198962306a36Sopenharmony_ci if (pi->sclk_ss || pi->mclk_ss) 199062306a36Sopenharmony_ci pi->dynamic_ss = true; 199162306a36Sopenharmony_ci else 199262306a36Sopenharmony_ci pi->dynamic_ss = false; 199362306a36Sopenharmony_ci 199462306a36Sopenharmony_ci pi->dynamic_pcie_gen2 = true; 199562306a36Sopenharmony_ci 199662306a36Sopenharmony_ci if (pi->gfx_clock_gating && 199762306a36Sopenharmony_ci (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)) 199862306a36Sopenharmony_ci pi->thermal_protection = true; 199962306a36Sopenharmony_ci else 200062306a36Sopenharmony_ci pi->thermal_protection = false; 200162306a36Sopenharmony_ci 200262306a36Sopenharmony_ci pi->display_gap = true; 200362306a36Sopenharmony_ci 200462306a36Sopenharmony_ci return 0; 200562306a36Sopenharmony_ci} 200662306a36Sopenharmony_ci 200762306a36Sopenharmony_civoid rv6xx_dpm_print_power_state(struct radeon_device *rdev, 200862306a36Sopenharmony_ci struct radeon_ps *rps) 200962306a36Sopenharmony_ci{ 201062306a36Sopenharmony_ci struct rv6xx_ps *ps = rv6xx_get_ps(rps); 201162306a36Sopenharmony_ci struct rv6xx_pl *pl; 201262306a36Sopenharmony_ci 201362306a36Sopenharmony_ci r600_dpm_print_class_info(rps->class, rps->class2); 201462306a36Sopenharmony_ci r600_dpm_print_cap_info(rps->caps); 201562306a36Sopenharmony_ci printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); 201662306a36Sopenharmony_ci pl = &ps->low; 201762306a36Sopenharmony_ci printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n", 201862306a36Sopenharmony_ci pl->sclk, pl->mclk, pl->vddc); 201962306a36Sopenharmony_ci pl = &ps->medium; 202062306a36Sopenharmony_ci printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n", 202162306a36Sopenharmony_ci pl->sclk, pl->mclk, pl->vddc); 202262306a36Sopenharmony_ci pl = &ps->high; 202362306a36Sopenharmony_ci printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n", 202462306a36Sopenharmony_ci pl->sclk, pl->mclk, pl->vddc); 202562306a36Sopenharmony_ci r600_dpm_print_ps_status(rdev, rps); 202662306a36Sopenharmony_ci} 202762306a36Sopenharmony_ci 202862306a36Sopenharmony_civoid rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev, 202962306a36Sopenharmony_ci struct seq_file *m) 203062306a36Sopenharmony_ci{ 203162306a36Sopenharmony_ci struct radeon_ps *rps = rdev->pm.dpm.current_ps; 203262306a36Sopenharmony_ci struct rv6xx_ps *ps = rv6xx_get_ps(rps); 203362306a36Sopenharmony_ci struct rv6xx_pl *pl; 203462306a36Sopenharmony_ci u32 current_index = 203562306a36Sopenharmony_ci (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >> 203662306a36Sopenharmony_ci CURRENT_PROFILE_INDEX_SHIFT; 203762306a36Sopenharmony_ci 203862306a36Sopenharmony_ci if (current_index > 2) { 203962306a36Sopenharmony_ci seq_printf(m, "invalid dpm profile %d\n", current_index); 204062306a36Sopenharmony_ci } else { 204162306a36Sopenharmony_ci if (current_index == 0) 204262306a36Sopenharmony_ci pl = &ps->low; 204362306a36Sopenharmony_ci else if (current_index == 1) 204462306a36Sopenharmony_ci pl = &ps->medium; 204562306a36Sopenharmony_ci else /* current_index == 2 */ 204662306a36Sopenharmony_ci pl = &ps->high; 204762306a36Sopenharmony_ci seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk); 204862306a36Sopenharmony_ci seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u\n", 204962306a36Sopenharmony_ci current_index, pl->sclk, pl->mclk, pl->vddc); 205062306a36Sopenharmony_ci } 205162306a36Sopenharmony_ci} 205262306a36Sopenharmony_ci 205362306a36Sopenharmony_ci/* get the current sclk in 10 khz units */ 205462306a36Sopenharmony_ciu32 rv6xx_dpm_get_current_sclk(struct radeon_device *rdev) 205562306a36Sopenharmony_ci{ 205662306a36Sopenharmony_ci struct radeon_ps *rps = rdev->pm.dpm.current_ps; 205762306a36Sopenharmony_ci struct rv6xx_ps *ps = rv6xx_get_ps(rps); 205862306a36Sopenharmony_ci struct rv6xx_pl *pl; 205962306a36Sopenharmony_ci u32 current_index = 206062306a36Sopenharmony_ci (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >> 206162306a36Sopenharmony_ci CURRENT_PROFILE_INDEX_SHIFT; 206262306a36Sopenharmony_ci 206362306a36Sopenharmony_ci if (current_index > 2) { 206462306a36Sopenharmony_ci return 0; 206562306a36Sopenharmony_ci } else { 206662306a36Sopenharmony_ci if (current_index == 0) 206762306a36Sopenharmony_ci pl = &ps->low; 206862306a36Sopenharmony_ci else if (current_index == 1) 206962306a36Sopenharmony_ci pl = &ps->medium; 207062306a36Sopenharmony_ci else /* current_index == 2 */ 207162306a36Sopenharmony_ci pl = &ps->high; 207262306a36Sopenharmony_ci return pl->sclk; 207362306a36Sopenharmony_ci } 207462306a36Sopenharmony_ci} 207562306a36Sopenharmony_ci 207662306a36Sopenharmony_ci/* get the current mclk in 10 khz units */ 207762306a36Sopenharmony_ciu32 rv6xx_dpm_get_current_mclk(struct radeon_device *rdev) 207862306a36Sopenharmony_ci{ 207962306a36Sopenharmony_ci struct radeon_ps *rps = rdev->pm.dpm.current_ps; 208062306a36Sopenharmony_ci struct rv6xx_ps *ps = rv6xx_get_ps(rps); 208162306a36Sopenharmony_ci struct rv6xx_pl *pl; 208262306a36Sopenharmony_ci u32 current_index = 208362306a36Sopenharmony_ci (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >> 208462306a36Sopenharmony_ci CURRENT_PROFILE_INDEX_SHIFT; 208562306a36Sopenharmony_ci 208662306a36Sopenharmony_ci if (current_index > 2) { 208762306a36Sopenharmony_ci return 0; 208862306a36Sopenharmony_ci } else { 208962306a36Sopenharmony_ci if (current_index == 0) 209062306a36Sopenharmony_ci pl = &ps->low; 209162306a36Sopenharmony_ci else if (current_index == 1) 209262306a36Sopenharmony_ci pl = &ps->medium; 209362306a36Sopenharmony_ci else /* current_index == 2 */ 209462306a36Sopenharmony_ci pl = &ps->high; 209562306a36Sopenharmony_ci return pl->mclk; 209662306a36Sopenharmony_ci } 209762306a36Sopenharmony_ci} 209862306a36Sopenharmony_ci 209962306a36Sopenharmony_civoid rv6xx_dpm_fini(struct radeon_device *rdev) 210062306a36Sopenharmony_ci{ 210162306a36Sopenharmony_ci int i; 210262306a36Sopenharmony_ci 210362306a36Sopenharmony_ci for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 210462306a36Sopenharmony_ci kfree(rdev->pm.dpm.ps[i].ps_priv); 210562306a36Sopenharmony_ci } 210662306a36Sopenharmony_ci kfree(rdev->pm.dpm.ps); 210762306a36Sopenharmony_ci kfree(rdev->pm.dpm.priv); 210862306a36Sopenharmony_ci} 210962306a36Sopenharmony_ci 211062306a36Sopenharmony_ciu32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low) 211162306a36Sopenharmony_ci{ 211262306a36Sopenharmony_ci struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps); 211362306a36Sopenharmony_ci 211462306a36Sopenharmony_ci if (low) 211562306a36Sopenharmony_ci return requested_state->low.sclk; 211662306a36Sopenharmony_ci else 211762306a36Sopenharmony_ci return requested_state->high.sclk; 211862306a36Sopenharmony_ci} 211962306a36Sopenharmony_ci 212062306a36Sopenharmony_ciu32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low) 212162306a36Sopenharmony_ci{ 212262306a36Sopenharmony_ci struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps); 212362306a36Sopenharmony_ci 212462306a36Sopenharmony_ci if (low) 212562306a36Sopenharmony_ci return requested_state->low.mclk; 212662306a36Sopenharmony_ci else 212762306a36Sopenharmony_ci return requested_state->high.mclk; 212862306a36Sopenharmony_ci} 212962306a36Sopenharmony_ci 213062306a36Sopenharmony_ciint rv6xx_dpm_force_performance_level(struct radeon_device *rdev, 213162306a36Sopenharmony_ci enum radeon_dpm_forced_level level) 213262306a36Sopenharmony_ci{ 213362306a36Sopenharmony_ci struct rv6xx_power_info *pi = rv6xx_get_pi(rdev); 213462306a36Sopenharmony_ci 213562306a36Sopenharmony_ci if (level == RADEON_DPM_FORCED_LEVEL_HIGH) { 213662306a36Sopenharmony_ci pi->restricted_levels = 3; 213762306a36Sopenharmony_ci } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) { 213862306a36Sopenharmony_ci pi->restricted_levels = 2; 213962306a36Sopenharmony_ci } else { 214062306a36Sopenharmony_ci pi->restricted_levels = 0; 214162306a36Sopenharmony_ci } 214262306a36Sopenharmony_ci 214362306a36Sopenharmony_ci rv6xx_clear_vc(rdev); 214462306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true); 214562306a36Sopenharmony_ci r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF); 214662306a36Sopenharmony_ci r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW); 214762306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false); 214862306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false); 214962306a36Sopenharmony_ci rv6xx_enable_medium(rdev); 215062306a36Sopenharmony_ci rv6xx_enable_high(rdev); 215162306a36Sopenharmony_ci if (pi->restricted_levels == 3) 215262306a36Sopenharmony_ci r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false); 215362306a36Sopenharmony_ci rv6xx_program_vc(rdev); 215462306a36Sopenharmony_ci rv6xx_program_at(rdev); 215562306a36Sopenharmony_ci 215662306a36Sopenharmony_ci rdev->pm.dpm.forced_level = level; 215762306a36Sopenharmony_ci 215862306a36Sopenharmony_ci return 0; 215962306a36Sopenharmony_ci} 2160