162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci * Copyright 2008 Red Hat Inc.
462306a36Sopenharmony_ci * Copyright 2009 Jerome Glisse.
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
762306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
862306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
962306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1062306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
1162306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1462306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1762306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1862306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1962306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2062306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2162306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2262306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2362306a36Sopenharmony_ci *
2462306a36Sopenharmony_ci * Authors: Dave Airlie
2562306a36Sopenharmony_ci *          Alex Deucher
2662306a36Sopenharmony_ci *          Jerome Glisse
2762306a36Sopenharmony_ci */
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#include <linux/pci.h>
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#include "atom.h"
3262306a36Sopenharmony_ci#include "radeon.h"
3362306a36Sopenharmony_ci#include "radeon_asic.h"
3462306a36Sopenharmony_ci#include "radeon_audio.h"
3562306a36Sopenharmony_ci#include "rs690d.h"
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ciint rs690_mc_wait_for_idle(struct radeon_device *rdev)
3862306a36Sopenharmony_ci{
3962306a36Sopenharmony_ci	unsigned i;
4062306a36Sopenharmony_ci	uint32_t tmp;
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
4362306a36Sopenharmony_ci		/* read MC_STATUS */
4462306a36Sopenharmony_ci		tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
4562306a36Sopenharmony_ci		if (G_000090_MC_SYSTEM_IDLE(tmp))
4662306a36Sopenharmony_ci			return 0;
4762306a36Sopenharmony_ci		udelay(1);
4862306a36Sopenharmony_ci	}
4962306a36Sopenharmony_ci	return -1;
5062306a36Sopenharmony_ci}
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_cistatic void rs690_gpu_init(struct radeon_device *rdev)
5362306a36Sopenharmony_ci{
5462306a36Sopenharmony_ci	/* FIXME: is this correct ? */
5562306a36Sopenharmony_ci	r420_pipes_init(rdev);
5662306a36Sopenharmony_ci	if (rs690_mc_wait_for_idle(rdev)) {
5762306a36Sopenharmony_ci		pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n");
5862306a36Sopenharmony_ci	}
5962306a36Sopenharmony_ci}
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ciunion igp_info {
6262306a36Sopenharmony_ci	struct _ATOM_INTEGRATED_SYSTEM_INFO info;
6362306a36Sopenharmony_ci	struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
6462306a36Sopenharmony_ci};
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_civoid rs690_pm_info(struct radeon_device *rdev)
6762306a36Sopenharmony_ci{
6862306a36Sopenharmony_ci	int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
6962306a36Sopenharmony_ci	union igp_info *info;
7062306a36Sopenharmony_ci	uint16_t data_offset;
7162306a36Sopenharmony_ci	uint8_t frev, crev;
7262306a36Sopenharmony_ci	fixed20_12 tmp;
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci	if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
7562306a36Sopenharmony_ci				   &frev, &crev, &data_offset)) {
7662306a36Sopenharmony_ci		info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci		/* Get various system informations from bios */
7962306a36Sopenharmony_ci		switch (crev) {
8062306a36Sopenharmony_ci		case 1:
8162306a36Sopenharmony_ci			tmp.full = dfixed_const(100);
8262306a36Sopenharmony_ci			rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
8362306a36Sopenharmony_ci			rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
8462306a36Sopenharmony_ci			if (le16_to_cpu(info->info.usK8MemoryClock))
8562306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
8662306a36Sopenharmony_ci			else if (rdev->clock.default_mclk) {
8762306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
8862306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
8962306a36Sopenharmony_ci			} else
9062306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_const(400);
9162306a36Sopenharmony_ci			rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
9262306a36Sopenharmony_ci			rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
9362306a36Sopenharmony_ci			break;
9462306a36Sopenharmony_ci		case 2:
9562306a36Sopenharmony_ci			tmp.full = dfixed_const(100);
9662306a36Sopenharmony_ci			rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
9762306a36Sopenharmony_ci			rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
9862306a36Sopenharmony_ci			if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
9962306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
10062306a36Sopenharmony_ci			else if (rdev->clock.default_mclk)
10162306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
10262306a36Sopenharmony_ci			else
10362306a36Sopenharmony_ci				rdev->pm.igp_system_mclk.full = dfixed_const(66700);
10462306a36Sopenharmony_ci			rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
10562306a36Sopenharmony_ci			rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
10662306a36Sopenharmony_ci			rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
10762306a36Sopenharmony_ci			rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
10862306a36Sopenharmony_ci			break;
10962306a36Sopenharmony_ci		default:
11062306a36Sopenharmony_ci			/* We assume the slower possible clock ie worst case */
11162306a36Sopenharmony_ci			rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
11262306a36Sopenharmony_ci			rdev->pm.igp_system_mclk.full = dfixed_const(200);
11362306a36Sopenharmony_ci			rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
11462306a36Sopenharmony_ci			rdev->pm.igp_ht_link_width.full = dfixed_const(8);
11562306a36Sopenharmony_ci			DRM_ERROR("No integrated system info for your GPU, using safe default\n");
11662306a36Sopenharmony_ci			break;
11762306a36Sopenharmony_ci		}
11862306a36Sopenharmony_ci	} else {
11962306a36Sopenharmony_ci		/* We assume the slower possible clock ie worst case */
12062306a36Sopenharmony_ci		rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
12162306a36Sopenharmony_ci		rdev->pm.igp_system_mclk.full = dfixed_const(200);
12262306a36Sopenharmony_ci		rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
12362306a36Sopenharmony_ci		rdev->pm.igp_ht_link_width.full = dfixed_const(8);
12462306a36Sopenharmony_ci		DRM_ERROR("No integrated system info for your GPU, using safe default\n");
12562306a36Sopenharmony_ci	}
12662306a36Sopenharmony_ci	/* Compute various bandwidth */
12762306a36Sopenharmony_ci	/* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4  */
12862306a36Sopenharmony_ci	tmp.full = dfixed_const(4);
12962306a36Sopenharmony_ci	rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
13062306a36Sopenharmony_ci	/* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
13162306a36Sopenharmony_ci	 *              = ht_clk * ht_width / 5
13262306a36Sopenharmony_ci	 */
13362306a36Sopenharmony_ci	tmp.full = dfixed_const(5);
13462306a36Sopenharmony_ci	rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
13562306a36Sopenharmony_ci						rdev->pm.igp_ht_link_width);
13662306a36Sopenharmony_ci	rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
13762306a36Sopenharmony_ci	if (tmp.full < rdev->pm.max_bandwidth.full) {
13862306a36Sopenharmony_ci		/* HT link is a limiting factor */
13962306a36Sopenharmony_ci		rdev->pm.max_bandwidth.full = tmp.full;
14062306a36Sopenharmony_ci	}
14162306a36Sopenharmony_ci	/* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
14262306a36Sopenharmony_ci	 *                    = (sideport_clk * 14) / 10
14362306a36Sopenharmony_ci	 */
14462306a36Sopenharmony_ci	tmp.full = dfixed_const(14);
14562306a36Sopenharmony_ci	rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
14662306a36Sopenharmony_ci	tmp.full = dfixed_const(10);
14762306a36Sopenharmony_ci	rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
14862306a36Sopenharmony_ci}
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic void rs690_mc_init(struct radeon_device *rdev)
15162306a36Sopenharmony_ci{
15262306a36Sopenharmony_ci	u64 base;
15362306a36Sopenharmony_ci	uint32_t h_addr, l_addr;
15462306a36Sopenharmony_ci	unsigned long long k8_addr;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	rs400_gart_adjust_size(rdev);
15762306a36Sopenharmony_ci	rdev->mc.vram_is_ddr = true;
15862306a36Sopenharmony_ci	rdev->mc.vram_width = 128;
15962306a36Sopenharmony_ci	rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
16062306a36Sopenharmony_ci	rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
16162306a36Sopenharmony_ci	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
16262306a36Sopenharmony_ci	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
16362306a36Sopenharmony_ci	rdev->mc.visible_vram_size = rdev->mc.aper_size;
16462306a36Sopenharmony_ci	base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
16562306a36Sopenharmony_ci	base = G_000100_MC_FB_START(base) << 16;
16662306a36Sopenharmony_ci	rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
16762306a36Sopenharmony_ci	/* Some boards seem to be configured for 128MB of sideport memory,
16862306a36Sopenharmony_ci	 * but really only have 64MB.  Just skip the sideport and use
16962306a36Sopenharmony_ci	 * UMA memory.
17062306a36Sopenharmony_ci	 */
17162306a36Sopenharmony_ci	if (rdev->mc.igp_sideport_enabled &&
17262306a36Sopenharmony_ci	    (rdev->mc.real_vram_size == (384 * 1024 * 1024))) {
17362306a36Sopenharmony_ci		base += 128 * 1024 * 1024;
17462306a36Sopenharmony_ci		rdev->mc.real_vram_size -= 128 * 1024 * 1024;
17562306a36Sopenharmony_ci		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
17662306a36Sopenharmony_ci	}
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/* Use K8 direct mapping for fast fb access. */
17962306a36Sopenharmony_ci	rdev->fastfb_working = false;
18062306a36Sopenharmony_ci	h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL));
18162306a36Sopenharmony_ci	l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION);
18262306a36Sopenharmony_ci	k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
18362306a36Sopenharmony_ci#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
18462306a36Sopenharmony_ci	if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
18562306a36Sopenharmony_ci#endif
18662306a36Sopenharmony_ci	{
18762306a36Sopenharmony_ci		/* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
18862306a36Sopenharmony_ci		 * memory is present.
18962306a36Sopenharmony_ci		 */
19062306a36Sopenharmony_ci		if (!rdev->mc.igp_sideport_enabled && radeon_fastfb == 1) {
19162306a36Sopenharmony_ci			DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
19262306a36Sopenharmony_ci					(unsigned long long)rdev->mc.aper_base, k8_addr);
19362306a36Sopenharmony_ci			rdev->mc.aper_base = (resource_size_t)k8_addr;
19462306a36Sopenharmony_ci			rdev->fastfb_working = true;
19562306a36Sopenharmony_ci		}
19662306a36Sopenharmony_ci	}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_ci	rs690_pm_info(rdev);
19962306a36Sopenharmony_ci	radeon_vram_location(rdev, &rdev->mc, base);
20062306a36Sopenharmony_ci	rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
20162306a36Sopenharmony_ci	radeon_gtt_location(rdev, &rdev->mc);
20262306a36Sopenharmony_ci	radeon_update_bandwidth_info(rdev);
20362306a36Sopenharmony_ci}
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_civoid rs690_line_buffer_adjust(struct radeon_device *rdev,
20662306a36Sopenharmony_ci			      struct drm_display_mode *mode1,
20762306a36Sopenharmony_ci			      struct drm_display_mode *mode2)
20862306a36Sopenharmony_ci{
20962306a36Sopenharmony_ci	u32 tmp;
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	/* Guess line buffer size to be 8192 pixels */
21262306a36Sopenharmony_ci	u32 lb_size = 8192;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	/*
21562306a36Sopenharmony_ci	 * Line Buffer Setup
21662306a36Sopenharmony_ci	 * There is a single line buffer shared by both display controllers.
21762306a36Sopenharmony_ci	 * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
21862306a36Sopenharmony_ci	 * the display controllers.  The paritioning can either be done
21962306a36Sopenharmony_ci	 * manually or via one of four preset allocations specified in bits 1:0:
22062306a36Sopenharmony_ci	 *  0 - line buffer is divided in half and shared between crtc
22162306a36Sopenharmony_ci	 *  1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
22262306a36Sopenharmony_ci	 *  2 - D1 gets the whole buffer
22362306a36Sopenharmony_ci	 *  3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
22462306a36Sopenharmony_ci	 * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
22562306a36Sopenharmony_ci	 * allocation mode. In manual allocation mode, D1 always starts at 0,
22662306a36Sopenharmony_ci	 * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
22762306a36Sopenharmony_ci	 */
22862306a36Sopenharmony_ci	tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
22962306a36Sopenharmony_ci	tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
23062306a36Sopenharmony_ci	/* auto */
23162306a36Sopenharmony_ci	if (mode1 && mode2) {
23262306a36Sopenharmony_ci		if (mode1->hdisplay > mode2->hdisplay) {
23362306a36Sopenharmony_ci			if (mode1->hdisplay > 2560)
23462306a36Sopenharmony_ci				tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
23562306a36Sopenharmony_ci			else
23662306a36Sopenharmony_ci				tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
23762306a36Sopenharmony_ci		} else if (mode2->hdisplay > mode1->hdisplay) {
23862306a36Sopenharmony_ci			if (mode2->hdisplay > 2560)
23962306a36Sopenharmony_ci				tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
24062306a36Sopenharmony_ci			else
24162306a36Sopenharmony_ci				tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
24262306a36Sopenharmony_ci		} else
24362306a36Sopenharmony_ci			tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
24462306a36Sopenharmony_ci	} else if (mode1) {
24562306a36Sopenharmony_ci		tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
24662306a36Sopenharmony_ci	} else if (mode2) {
24762306a36Sopenharmony_ci		tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
24862306a36Sopenharmony_ci	}
24962306a36Sopenharmony_ci	WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	/* Save number of lines the linebuffer leads before the scanout */
25262306a36Sopenharmony_ci	if (mode1)
25362306a36Sopenharmony_ci		rdev->mode_info.crtcs[0]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode1->crtc_hdisplay);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	if (mode2)
25662306a36Sopenharmony_ci		rdev->mode_info.crtcs[1]->lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode2->crtc_hdisplay);
25762306a36Sopenharmony_ci}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_cistruct rs690_watermark {
26062306a36Sopenharmony_ci	u32        lb_request_fifo_depth;
26162306a36Sopenharmony_ci	fixed20_12 num_line_pair;
26262306a36Sopenharmony_ci	fixed20_12 estimated_width;
26362306a36Sopenharmony_ci	fixed20_12 worst_case_latency;
26462306a36Sopenharmony_ci	fixed20_12 consumption_rate;
26562306a36Sopenharmony_ci	fixed20_12 active_time;
26662306a36Sopenharmony_ci	fixed20_12 dbpp;
26762306a36Sopenharmony_ci	fixed20_12 priority_mark_max;
26862306a36Sopenharmony_ci	fixed20_12 priority_mark;
26962306a36Sopenharmony_ci	fixed20_12 sclk;
27062306a36Sopenharmony_ci};
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_cistatic void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
27362306a36Sopenharmony_ci					 struct radeon_crtc *crtc,
27462306a36Sopenharmony_ci					 struct rs690_watermark *wm,
27562306a36Sopenharmony_ci					 bool low)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	struct drm_display_mode *mode = &crtc->base.mode;
27862306a36Sopenharmony_ci	fixed20_12 a, b, c;
27962306a36Sopenharmony_ci	fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
28062306a36Sopenharmony_ci	fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
28162306a36Sopenharmony_ci	fixed20_12 sclk, core_bandwidth, max_bandwidth;
28262306a36Sopenharmony_ci	u32 selected_sclk;
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	if (!crtc->base.enabled) {
28562306a36Sopenharmony_ci		/* FIXME: wouldn't it better to set priority mark to maximum */
28662306a36Sopenharmony_ci		wm->lb_request_fifo_depth = 4;
28762306a36Sopenharmony_ci		return;
28862306a36Sopenharmony_ci	}
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880)) &&
29162306a36Sopenharmony_ci	    (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
29262306a36Sopenharmony_ci		selected_sclk = radeon_dpm_get_sclk(rdev, low);
29362306a36Sopenharmony_ci	else
29462306a36Sopenharmony_ci		selected_sclk = rdev->pm.current_sclk;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	/* sclk in Mhz */
29762306a36Sopenharmony_ci	a.full = dfixed_const(100);
29862306a36Sopenharmony_ci	sclk.full = dfixed_const(selected_sclk);
29962306a36Sopenharmony_ci	sclk.full = dfixed_div(sclk, a);
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci	/* core_bandwidth = sclk(Mhz) * 16 */
30262306a36Sopenharmony_ci	a.full = dfixed_const(16);
30362306a36Sopenharmony_ci	core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	if (crtc->vsc.full > dfixed_const(2))
30662306a36Sopenharmony_ci		wm->num_line_pair.full = dfixed_const(2);
30762306a36Sopenharmony_ci	else
30862306a36Sopenharmony_ci		wm->num_line_pair.full = dfixed_const(1);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	b.full = dfixed_const(mode->crtc_hdisplay);
31162306a36Sopenharmony_ci	c.full = dfixed_const(256);
31262306a36Sopenharmony_ci	a.full = dfixed_div(b, c);
31362306a36Sopenharmony_ci	request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
31462306a36Sopenharmony_ci	request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
31562306a36Sopenharmony_ci	if (a.full < dfixed_const(4)) {
31662306a36Sopenharmony_ci		wm->lb_request_fifo_depth = 4;
31762306a36Sopenharmony_ci	} else {
31862306a36Sopenharmony_ci		wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
31962306a36Sopenharmony_ci	}
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	/* Determine consumption rate
32262306a36Sopenharmony_ci	 *  pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
32362306a36Sopenharmony_ci	 *  vtaps = number of vertical taps,
32462306a36Sopenharmony_ci	 *  vsc = vertical scaling ratio, defined as source/destination
32562306a36Sopenharmony_ci	 *  hsc = horizontal scaling ration, defined as source/destination
32662306a36Sopenharmony_ci	 */
32762306a36Sopenharmony_ci	a.full = dfixed_const(mode->clock);
32862306a36Sopenharmony_ci	b.full = dfixed_const(1000);
32962306a36Sopenharmony_ci	a.full = dfixed_div(a, b);
33062306a36Sopenharmony_ci	pclk.full = dfixed_div(b, a);
33162306a36Sopenharmony_ci	if (crtc->rmx_type != RMX_OFF) {
33262306a36Sopenharmony_ci		b.full = dfixed_const(2);
33362306a36Sopenharmony_ci		if (crtc->vsc.full > b.full)
33462306a36Sopenharmony_ci			b.full = crtc->vsc.full;
33562306a36Sopenharmony_ci		b.full = dfixed_mul(b, crtc->hsc);
33662306a36Sopenharmony_ci		c.full = dfixed_const(2);
33762306a36Sopenharmony_ci		b.full = dfixed_div(b, c);
33862306a36Sopenharmony_ci		consumption_time.full = dfixed_div(pclk, b);
33962306a36Sopenharmony_ci	} else {
34062306a36Sopenharmony_ci		consumption_time.full = pclk.full;
34162306a36Sopenharmony_ci	}
34262306a36Sopenharmony_ci	a.full = dfixed_const(1);
34362306a36Sopenharmony_ci	wm->consumption_rate.full = dfixed_div(a, consumption_time);
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci	/* Determine line time
34762306a36Sopenharmony_ci	 *  LineTime = total time for one line of displayhtotal
34862306a36Sopenharmony_ci	 *  LineTime = total number of horizontal pixels
34962306a36Sopenharmony_ci	 *  pclk = pixel clock period(ns)
35062306a36Sopenharmony_ci	 */
35162306a36Sopenharmony_ci	a.full = dfixed_const(crtc->base.mode.crtc_htotal);
35262306a36Sopenharmony_ci	line_time.full = dfixed_mul(a, pclk);
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	/* Determine active time
35562306a36Sopenharmony_ci	 *  ActiveTime = time of active region of display within one line,
35662306a36Sopenharmony_ci	 *  hactive = total number of horizontal active pixels
35762306a36Sopenharmony_ci	 *  htotal = total number of horizontal pixels
35862306a36Sopenharmony_ci	 */
35962306a36Sopenharmony_ci	a.full = dfixed_const(crtc->base.mode.crtc_htotal);
36062306a36Sopenharmony_ci	b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
36162306a36Sopenharmony_ci	wm->active_time.full = dfixed_mul(line_time, b);
36262306a36Sopenharmony_ci	wm->active_time.full = dfixed_div(wm->active_time, a);
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci	/* Maximun bandwidth is the minimun bandwidth of all component */
36562306a36Sopenharmony_ci	max_bandwidth = core_bandwidth;
36662306a36Sopenharmony_ci	if (rdev->mc.igp_sideport_enabled) {
36762306a36Sopenharmony_ci		if (max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
36862306a36Sopenharmony_ci			rdev->pm.sideport_bandwidth.full)
36962306a36Sopenharmony_ci			max_bandwidth = rdev->pm.sideport_bandwidth;
37062306a36Sopenharmony_ci		read_delay_latency.full = dfixed_const(370 * 800);
37162306a36Sopenharmony_ci		a.full = dfixed_const(1000);
37262306a36Sopenharmony_ci		b.full = dfixed_div(rdev->pm.igp_sideport_mclk, a);
37362306a36Sopenharmony_ci		read_delay_latency.full = dfixed_div(read_delay_latency, b);
37462306a36Sopenharmony_ci		read_delay_latency.full = dfixed_mul(read_delay_latency, a);
37562306a36Sopenharmony_ci	} else {
37662306a36Sopenharmony_ci		if (max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
37762306a36Sopenharmony_ci			rdev->pm.k8_bandwidth.full)
37862306a36Sopenharmony_ci			max_bandwidth = rdev->pm.k8_bandwidth;
37962306a36Sopenharmony_ci		if (max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
38062306a36Sopenharmony_ci			rdev->pm.ht_bandwidth.full)
38162306a36Sopenharmony_ci			max_bandwidth = rdev->pm.ht_bandwidth;
38262306a36Sopenharmony_ci		read_delay_latency.full = dfixed_const(5000);
38362306a36Sopenharmony_ci	}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	/* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
38662306a36Sopenharmony_ci	a.full = dfixed_const(16);
38762306a36Sopenharmony_ci	sclk.full = dfixed_mul(max_bandwidth, a);
38862306a36Sopenharmony_ci	a.full = dfixed_const(1000);
38962306a36Sopenharmony_ci	sclk.full = dfixed_div(a, sclk);
39062306a36Sopenharmony_ci	/* Determine chunk time
39162306a36Sopenharmony_ci	 * ChunkTime = the time it takes the DCP to send one chunk of data
39262306a36Sopenharmony_ci	 * to the LB which consists of pipeline delay and inter chunk gap
39362306a36Sopenharmony_ci	 * sclk = system clock(ns)
39462306a36Sopenharmony_ci	 */
39562306a36Sopenharmony_ci	a.full = dfixed_const(256 * 13);
39662306a36Sopenharmony_ci	chunk_time.full = dfixed_mul(sclk, a);
39762306a36Sopenharmony_ci	a.full = dfixed_const(10);
39862306a36Sopenharmony_ci	chunk_time.full = dfixed_div(chunk_time, a);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	/* Determine the worst case latency
40162306a36Sopenharmony_ci	 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
40262306a36Sopenharmony_ci	 * WorstCaseLatency = worst case time from urgent to when the MC starts
40362306a36Sopenharmony_ci	 *                    to return data
40462306a36Sopenharmony_ci	 * READ_DELAY_IDLE_MAX = constant of 1us
40562306a36Sopenharmony_ci	 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
40662306a36Sopenharmony_ci	 *             which consists of pipeline delay and inter chunk gap
40762306a36Sopenharmony_ci	 */
40862306a36Sopenharmony_ci	if (dfixed_trunc(wm->num_line_pair) > 1) {
40962306a36Sopenharmony_ci		a.full = dfixed_const(3);
41062306a36Sopenharmony_ci		wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
41162306a36Sopenharmony_ci		wm->worst_case_latency.full += read_delay_latency.full;
41262306a36Sopenharmony_ci	} else {
41362306a36Sopenharmony_ci		a.full = dfixed_const(2);
41462306a36Sopenharmony_ci		wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
41562306a36Sopenharmony_ci		wm->worst_case_latency.full += read_delay_latency.full;
41662306a36Sopenharmony_ci	}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	/* Determine the tolerable latency
41962306a36Sopenharmony_ci	 * TolerableLatency = Any given request has only 1 line time
42062306a36Sopenharmony_ci	 *                    for the data to be returned
42162306a36Sopenharmony_ci	 * LBRequestFifoDepth = Number of chunk requests the LB can
42262306a36Sopenharmony_ci	 *                      put into the request FIFO for a display
42362306a36Sopenharmony_ci	 *  LineTime = total time for one line of display
42462306a36Sopenharmony_ci	 *  ChunkTime = the time it takes the DCP to send one chunk
42562306a36Sopenharmony_ci	 *              of data to the LB which consists of
42662306a36Sopenharmony_ci	 *  pipeline delay and inter chunk gap
42762306a36Sopenharmony_ci	 */
42862306a36Sopenharmony_ci	if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
42962306a36Sopenharmony_ci		tolerable_latency.full = line_time.full;
43062306a36Sopenharmony_ci	} else {
43162306a36Sopenharmony_ci		tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
43262306a36Sopenharmony_ci		tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
43362306a36Sopenharmony_ci		tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
43462306a36Sopenharmony_ci		tolerable_latency.full = line_time.full - tolerable_latency.full;
43562306a36Sopenharmony_ci	}
43662306a36Sopenharmony_ci	/* We assume worst case 32bits (4 bytes) */
43762306a36Sopenharmony_ci	wm->dbpp.full = dfixed_const(4 * 8);
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	/* Determine the maximum priority mark
44062306a36Sopenharmony_ci	 *  width = viewport width in pixels
44162306a36Sopenharmony_ci	 */
44262306a36Sopenharmony_ci	a.full = dfixed_const(16);
44362306a36Sopenharmony_ci	wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
44462306a36Sopenharmony_ci	wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
44562306a36Sopenharmony_ci	wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	/* Determine estimated width */
44862306a36Sopenharmony_ci	estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
44962306a36Sopenharmony_ci	estimated_width.full = dfixed_div(estimated_width, consumption_time);
45062306a36Sopenharmony_ci	if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
45162306a36Sopenharmony_ci		wm->priority_mark.full = dfixed_const(10);
45262306a36Sopenharmony_ci	} else {
45362306a36Sopenharmony_ci		a.full = dfixed_const(16);
45462306a36Sopenharmony_ci		wm->priority_mark.full = dfixed_div(estimated_width, a);
45562306a36Sopenharmony_ci		wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
45662306a36Sopenharmony_ci		wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
45762306a36Sopenharmony_ci	}
45862306a36Sopenharmony_ci}
45962306a36Sopenharmony_ci
46062306a36Sopenharmony_cistatic void rs690_compute_mode_priority(struct radeon_device *rdev,
46162306a36Sopenharmony_ci					struct rs690_watermark *wm0,
46262306a36Sopenharmony_ci					struct rs690_watermark *wm1,
46362306a36Sopenharmony_ci					struct drm_display_mode *mode0,
46462306a36Sopenharmony_ci					struct drm_display_mode *mode1,
46562306a36Sopenharmony_ci					u32 *d1mode_priority_a_cnt,
46662306a36Sopenharmony_ci					u32 *d2mode_priority_a_cnt)
46762306a36Sopenharmony_ci{
46862306a36Sopenharmony_ci	fixed20_12 priority_mark02, priority_mark12, fill_rate;
46962306a36Sopenharmony_ci	fixed20_12 a, b;
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_ci	*d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
47262306a36Sopenharmony_ci	*d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
47362306a36Sopenharmony_ci
47462306a36Sopenharmony_ci	if (mode0 && mode1) {
47562306a36Sopenharmony_ci		if (dfixed_trunc(wm0->dbpp) > 64)
47662306a36Sopenharmony_ci			a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
47762306a36Sopenharmony_ci		else
47862306a36Sopenharmony_ci			a.full = wm0->num_line_pair.full;
47962306a36Sopenharmony_ci		if (dfixed_trunc(wm1->dbpp) > 64)
48062306a36Sopenharmony_ci			b.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
48162306a36Sopenharmony_ci		else
48262306a36Sopenharmony_ci			b.full = wm1->num_line_pair.full;
48362306a36Sopenharmony_ci		a.full += b.full;
48462306a36Sopenharmony_ci		fill_rate.full = dfixed_div(wm0->sclk, a);
48562306a36Sopenharmony_ci		if (wm0->consumption_rate.full > fill_rate.full) {
48662306a36Sopenharmony_ci			b.full = wm0->consumption_rate.full - fill_rate.full;
48762306a36Sopenharmony_ci			b.full = dfixed_mul(b, wm0->active_time);
48862306a36Sopenharmony_ci			a.full = dfixed_mul(wm0->worst_case_latency,
48962306a36Sopenharmony_ci						wm0->consumption_rate);
49062306a36Sopenharmony_ci			a.full = a.full + b.full;
49162306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
49262306a36Sopenharmony_ci			priority_mark02.full = dfixed_div(a, b);
49362306a36Sopenharmony_ci		} else {
49462306a36Sopenharmony_ci			a.full = dfixed_mul(wm0->worst_case_latency,
49562306a36Sopenharmony_ci						wm0->consumption_rate);
49662306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
49762306a36Sopenharmony_ci			priority_mark02.full = dfixed_div(a, b);
49862306a36Sopenharmony_ci		}
49962306a36Sopenharmony_ci		if (wm1->consumption_rate.full > fill_rate.full) {
50062306a36Sopenharmony_ci			b.full = wm1->consumption_rate.full - fill_rate.full;
50162306a36Sopenharmony_ci			b.full = dfixed_mul(b, wm1->active_time);
50262306a36Sopenharmony_ci			a.full = dfixed_mul(wm1->worst_case_latency,
50362306a36Sopenharmony_ci						wm1->consumption_rate);
50462306a36Sopenharmony_ci			a.full = a.full + b.full;
50562306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
50662306a36Sopenharmony_ci			priority_mark12.full = dfixed_div(a, b);
50762306a36Sopenharmony_ci		} else {
50862306a36Sopenharmony_ci			a.full = dfixed_mul(wm1->worst_case_latency,
50962306a36Sopenharmony_ci						wm1->consumption_rate);
51062306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
51162306a36Sopenharmony_ci			priority_mark12.full = dfixed_div(a, b);
51262306a36Sopenharmony_ci		}
51362306a36Sopenharmony_ci		if (wm0->priority_mark.full > priority_mark02.full)
51462306a36Sopenharmony_ci			priority_mark02.full = wm0->priority_mark.full;
51562306a36Sopenharmony_ci		if (wm0->priority_mark_max.full > priority_mark02.full)
51662306a36Sopenharmony_ci			priority_mark02.full = wm0->priority_mark_max.full;
51762306a36Sopenharmony_ci		if (wm1->priority_mark.full > priority_mark12.full)
51862306a36Sopenharmony_ci			priority_mark12.full = wm1->priority_mark.full;
51962306a36Sopenharmony_ci		if (wm1->priority_mark_max.full > priority_mark12.full)
52062306a36Sopenharmony_ci			priority_mark12.full = wm1->priority_mark_max.full;
52162306a36Sopenharmony_ci		*d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
52262306a36Sopenharmony_ci		*d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
52362306a36Sopenharmony_ci		if (rdev->disp_priority == 2) {
52462306a36Sopenharmony_ci			*d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
52562306a36Sopenharmony_ci			*d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
52662306a36Sopenharmony_ci		}
52762306a36Sopenharmony_ci	} else if (mode0) {
52862306a36Sopenharmony_ci		if (dfixed_trunc(wm0->dbpp) > 64)
52962306a36Sopenharmony_ci			a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
53062306a36Sopenharmony_ci		else
53162306a36Sopenharmony_ci			a.full = wm0->num_line_pair.full;
53262306a36Sopenharmony_ci		fill_rate.full = dfixed_div(wm0->sclk, a);
53362306a36Sopenharmony_ci		if (wm0->consumption_rate.full > fill_rate.full) {
53462306a36Sopenharmony_ci			b.full = wm0->consumption_rate.full - fill_rate.full;
53562306a36Sopenharmony_ci			b.full = dfixed_mul(b, wm0->active_time);
53662306a36Sopenharmony_ci			a.full = dfixed_mul(wm0->worst_case_latency,
53762306a36Sopenharmony_ci						wm0->consumption_rate);
53862306a36Sopenharmony_ci			a.full = a.full + b.full;
53962306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
54062306a36Sopenharmony_ci			priority_mark02.full = dfixed_div(a, b);
54162306a36Sopenharmony_ci		} else {
54262306a36Sopenharmony_ci			a.full = dfixed_mul(wm0->worst_case_latency,
54362306a36Sopenharmony_ci						wm0->consumption_rate);
54462306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
54562306a36Sopenharmony_ci			priority_mark02.full = dfixed_div(a, b);
54662306a36Sopenharmony_ci		}
54762306a36Sopenharmony_ci		if (wm0->priority_mark.full > priority_mark02.full)
54862306a36Sopenharmony_ci			priority_mark02.full = wm0->priority_mark.full;
54962306a36Sopenharmony_ci		if (wm0->priority_mark_max.full > priority_mark02.full)
55062306a36Sopenharmony_ci			priority_mark02.full = wm0->priority_mark_max.full;
55162306a36Sopenharmony_ci		*d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
55262306a36Sopenharmony_ci		if (rdev->disp_priority == 2)
55362306a36Sopenharmony_ci			*d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
55462306a36Sopenharmony_ci	} else if (mode1) {
55562306a36Sopenharmony_ci		if (dfixed_trunc(wm1->dbpp) > 64)
55662306a36Sopenharmony_ci			a.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
55762306a36Sopenharmony_ci		else
55862306a36Sopenharmony_ci			a.full = wm1->num_line_pair.full;
55962306a36Sopenharmony_ci		fill_rate.full = dfixed_div(wm1->sclk, a);
56062306a36Sopenharmony_ci		if (wm1->consumption_rate.full > fill_rate.full) {
56162306a36Sopenharmony_ci			b.full = wm1->consumption_rate.full - fill_rate.full;
56262306a36Sopenharmony_ci			b.full = dfixed_mul(b, wm1->active_time);
56362306a36Sopenharmony_ci			a.full = dfixed_mul(wm1->worst_case_latency,
56462306a36Sopenharmony_ci						wm1->consumption_rate);
56562306a36Sopenharmony_ci			a.full = a.full + b.full;
56662306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
56762306a36Sopenharmony_ci			priority_mark12.full = dfixed_div(a, b);
56862306a36Sopenharmony_ci		} else {
56962306a36Sopenharmony_ci			a.full = dfixed_mul(wm1->worst_case_latency,
57062306a36Sopenharmony_ci						wm1->consumption_rate);
57162306a36Sopenharmony_ci			b.full = dfixed_const(16 * 1000);
57262306a36Sopenharmony_ci			priority_mark12.full = dfixed_div(a, b);
57362306a36Sopenharmony_ci		}
57462306a36Sopenharmony_ci		if (wm1->priority_mark.full > priority_mark12.full)
57562306a36Sopenharmony_ci			priority_mark12.full = wm1->priority_mark.full;
57662306a36Sopenharmony_ci		if (wm1->priority_mark_max.full > priority_mark12.full)
57762306a36Sopenharmony_ci			priority_mark12.full = wm1->priority_mark_max.full;
57862306a36Sopenharmony_ci		*d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
57962306a36Sopenharmony_ci		if (rdev->disp_priority == 2)
58062306a36Sopenharmony_ci			*d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
58162306a36Sopenharmony_ci	}
58262306a36Sopenharmony_ci}
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_civoid rs690_bandwidth_update(struct radeon_device *rdev)
58562306a36Sopenharmony_ci{
58662306a36Sopenharmony_ci	struct drm_display_mode *mode0 = NULL;
58762306a36Sopenharmony_ci	struct drm_display_mode *mode1 = NULL;
58862306a36Sopenharmony_ci	struct rs690_watermark wm0_high, wm0_low;
58962306a36Sopenharmony_ci	struct rs690_watermark wm1_high, wm1_low;
59062306a36Sopenharmony_ci	u32 tmp;
59162306a36Sopenharmony_ci	u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt;
59262306a36Sopenharmony_ci	u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt;
59362306a36Sopenharmony_ci
59462306a36Sopenharmony_ci	if (!rdev->mode_info.mode_config_initialized)
59562306a36Sopenharmony_ci		return;
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_ci	radeon_update_display_priority(rdev);
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	if (rdev->mode_info.crtcs[0]->base.enabled)
60062306a36Sopenharmony_ci		mode0 = &rdev->mode_info.crtcs[0]->base.mode;
60162306a36Sopenharmony_ci	if (rdev->mode_info.crtcs[1]->base.enabled)
60262306a36Sopenharmony_ci		mode1 = &rdev->mode_info.crtcs[1]->base.mode;
60362306a36Sopenharmony_ci	/*
60462306a36Sopenharmony_ci	 * Set display0/1 priority up in the memory controller for
60562306a36Sopenharmony_ci	 * modes if the user specifies HIGH for displaypriority
60662306a36Sopenharmony_ci	 * option.
60762306a36Sopenharmony_ci	 */
60862306a36Sopenharmony_ci	if ((rdev->disp_priority == 2) &&
60962306a36Sopenharmony_ci	    ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
61062306a36Sopenharmony_ci		tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
61162306a36Sopenharmony_ci		tmp &= C_000104_MC_DISP0R_INIT_LAT;
61262306a36Sopenharmony_ci		tmp &= C_000104_MC_DISP1R_INIT_LAT;
61362306a36Sopenharmony_ci		if (mode0)
61462306a36Sopenharmony_ci			tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
61562306a36Sopenharmony_ci		if (mode1)
61662306a36Sopenharmony_ci			tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
61762306a36Sopenharmony_ci		WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
61862306a36Sopenharmony_ci	}
61962306a36Sopenharmony_ci	rs690_line_buffer_adjust(rdev, mode0, mode1);
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
62262306a36Sopenharmony_ci		WREG32(R_006C9C_DCP_CONTROL, 0);
62362306a36Sopenharmony_ci	if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
62462306a36Sopenharmony_ci		WREG32(R_006C9C_DCP_CONTROL, 2);
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci	rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false);
62762306a36Sopenharmony_ci	rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false);
62862306a36Sopenharmony_ci
62962306a36Sopenharmony_ci	rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, true);
63062306a36Sopenharmony_ci	rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, true);
63162306a36Sopenharmony_ci
63262306a36Sopenharmony_ci	tmp = (wm0_high.lb_request_fifo_depth - 1);
63362306a36Sopenharmony_ci	tmp |= (wm1_high.lb_request_fifo_depth - 1) << 16;
63462306a36Sopenharmony_ci	WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_ci	rs690_compute_mode_priority(rdev,
63762306a36Sopenharmony_ci				    &wm0_high, &wm1_high,
63862306a36Sopenharmony_ci				    mode0, mode1,
63962306a36Sopenharmony_ci				    &d1mode_priority_a_cnt, &d2mode_priority_a_cnt);
64062306a36Sopenharmony_ci	rs690_compute_mode_priority(rdev,
64162306a36Sopenharmony_ci				    &wm0_low, &wm1_low,
64262306a36Sopenharmony_ci				    mode0, mode1,
64362306a36Sopenharmony_ci				    &d1mode_priority_b_cnt, &d2mode_priority_b_cnt);
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_ci	WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
64662306a36Sopenharmony_ci	WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt);
64762306a36Sopenharmony_ci	WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
64862306a36Sopenharmony_ci	WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt);
64962306a36Sopenharmony_ci}
65062306a36Sopenharmony_ci
65162306a36Sopenharmony_ciuint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
65262306a36Sopenharmony_ci{
65362306a36Sopenharmony_ci	unsigned long flags;
65462306a36Sopenharmony_ci	uint32_t r;
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_ci	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
65762306a36Sopenharmony_ci	WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
65862306a36Sopenharmony_ci	r = RREG32(R_00007C_MC_DATA);
65962306a36Sopenharmony_ci	WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
66062306a36Sopenharmony_ci	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
66162306a36Sopenharmony_ci	return r;
66262306a36Sopenharmony_ci}
66362306a36Sopenharmony_ci
66462306a36Sopenharmony_civoid rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
66562306a36Sopenharmony_ci{
66662306a36Sopenharmony_ci	unsigned long flags;
66762306a36Sopenharmony_ci
66862306a36Sopenharmony_ci	spin_lock_irqsave(&rdev->mc_idx_lock, flags);
66962306a36Sopenharmony_ci	WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
67062306a36Sopenharmony_ci		S_000078_MC_IND_WR_EN(1));
67162306a36Sopenharmony_ci	WREG32(R_00007C_MC_DATA, v);
67262306a36Sopenharmony_ci	WREG32(R_000078_MC_INDEX, 0x7F);
67362306a36Sopenharmony_ci	spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
67462306a36Sopenharmony_ci}
67562306a36Sopenharmony_ci
67662306a36Sopenharmony_cistatic void rs690_mc_program(struct radeon_device *rdev)
67762306a36Sopenharmony_ci{
67862306a36Sopenharmony_ci	struct rv515_mc_save save;
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	/* Stops all mc clients */
68162306a36Sopenharmony_ci	rv515_mc_stop(rdev, &save);
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	/* Wait for mc idle */
68462306a36Sopenharmony_ci	if (rs690_mc_wait_for_idle(rdev))
68562306a36Sopenharmony_ci		dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
68662306a36Sopenharmony_ci	/* Program MC, should be a 32bits limited address space */
68762306a36Sopenharmony_ci	WREG32_MC(R_000100_MCCFG_FB_LOCATION,
68862306a36Sopenharmony_ci			S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
68962306a36Sopenharmony_ci			S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
69062306a36Sopenharmony_ci	WREG32(R_000134_HDP_FB_LOCATION,
69162306a36Sopenharmony_ci		S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
69262306a36Sopenharmony_ci
69362306a36Sopenharmony_ci	rv515_mc_resume(rdev, &save);
69462306a36Sopenharmony_ci}
69562306a36Sopenharmony_ci
69662306a36Sopenharmony_cistatic int rs690_startup(struct radeon_device *rdev)
69762306a36Sopenharmony_ci{
69862306a36Sopenharmony_ci	int r;
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	rs690_mc_program(rdev);
70162306a36Sopenharmony_ci	/* Resume clock */
70262306a36Sopenharmony_ci	rv515_clock_startup(rdev);
70362306a36Sopenharmony_ci	/* Initialize GPU configuration (# pipes, ...) */
70462306a36Sopenharmony_ci	rs690_gpu_init(rdev);
70562306a36Sopenharmony_ci	/* Initialize GART (initialize after TTM so we can allocate
70662306a36Sopenharmony_ci	 * memory through TTM but finalize after TTM) */
70762306a36Sopenharmony_ci	r = rs400_gart_enable(rdev);
70862306a36Sopenharmony_ci	if (r)
70962306a36Sopenharmony_ci		return r;
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	/* allocate wb buffer */
71262306a36Sopenharmony_ci	r = radeon_wb_init(rdev);
71362306a36Sopenharmony_ci	if (r)
71462306a36Sopenharmony_ci		return r;
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
71762306a36Sopenharmony_ci	if (r) {
71862306a36Sopenharmony_ci		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
71962306a36Sopenharmony_ci		return r;
72062306a36Sopenharmony_ci	}
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci	/* Enable IRQ */
72362306a36Sopenharmony_ci	if (!rdev->irq.installed) {
72462306a36Sopenharmony_ci		r = radeon_irq_kms_init(rdev);
72562306a36Sopenharmony_ci		if (r)
72662306a36Sopenharmony_ci			return r;
72762306a36Sopenharmony_ci	}
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci	rs600_irq_set(rdev);
73062306a36Sopenharmony_ci	rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
73162306a36Sopenharmony_ci	/* 1M ring buffer */
73262306a36Sopenharmony_ci	r = r100_cp_init(rdev, 1024 * 1024);
73362306a36Sopenharmony_ci	if (r) {
73462306a36Sopenharmony_ci		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
73562306a36Sopenharmony_ci		return r;
73662306a36Sopenharmony_ci	}
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci	r = radeon_ib_pool_init(rdev);
73962306a36Sopenharmony_ci	if (r) {
74062306a36Sopenharmony_ci		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
74162306a36Sopenharmony_ci		return r;
74262306a36Sopenharmony_ci	}
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	r = radeon_audio_init(rdev);
74562306a36Sopenharmony_ci	if (r) {
74662306a36Sopenharmony_ci		dev_err(rdev->dev, "failed initializing audio\n");
74762306a36Sopenharmony_ci		return r;
74862306a36Sopenharmony_ci	}
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	return 0;
75162306a36Sopenharmony_ci}
75262306a36Sopenharmony_ci
75362306a36Sopenharmony_ciint rs690_resume(struct radeon_device *rdev)
75462306a36Sopenharmony_ci{
75562306a36Sopenharmony_ci	int r;
75662306a36Sopenharmony_ci
75762306a36Sopenharmony_ci	/* Make sur GART are not working */
75862306a36Sopenharmony_ci	rs400_gart_disable(rdev);
75962306a36Sopenharmony_ci	/* Resume clock before doing reset */
76062306a36Sopenharmony_ci	rv515_clock_startup(rdev);
76162306a36Sopenharmony_ci	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
76262306a36Sopenharmony_ci	if (radeon_asic_reset(rdev)) {
76362306a36Sopenharmony_ci		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
76462306a36Sopenharmony_ci			RREG32(R_000E40_RBBM_STATUS),
76562306a36Sopenharmony_ci			RREG32(R_0007C0_CP_STAT));
76662306a36Sopenharmony_ci	}
76762306a36Sopenharmony_ci	/* post */
76862306a36Sopenharmony_ci	atom_asic_init(rdev->mode_info.atom_context);
76962306a36Sopenharmony_ci	/* Resume clock after posting */
77062306a36Sopenharmony_ci	rv515_clock_startup(rdev);
77162306a36Sopenharmony_ci	/* Initialize surface registers */
77262306a36Sopenharmony_ci	radeon_surface_init(rdev);
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci	rdev->accel_working = true;
77562306a36Sopenharmony_ci	r = rs690_startup(rdev);
77662306a36Sopenharmony_ci	if (r) {
77762306a36Sopenharmony_ci		rdev->accel_working = false;
77862306a36Sopenharmony_ci	}
77962306a36Sopenharmony_ci	return r;
78062306a36Sopenharmony_ci}
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ciint rs690_suspend(struct radeon_device *rdev)
78362306a36Sopenharmony_ci{
78462306a36Sopenharmony_ci	radeon_pm_suspend(rdev);
78562306a36Sopenharmony_ci	radeon_audio_fini(rdev);
78662306a36Sopenharmony_ci	r100_cp_disable(rdev);
78762306a36Sopenharmony_ci	radeon_wb_disable(rdev);
78862306a36Sopenharmony_ci	rs600_irq_disable(rdev);
78962306a36Sopenharmony_ci	rs400_gart_disable(rdev);
79062306a36Sopenharmony_ci	return 0;
79162306a36Sopenharmony_ci}
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_civoid rs690_fini(struct radeon_device *rdev)
79462306a36Sopenharmony_ci{
79562306a36Sopenharmony_ci	radeon_pm_fini(rdev);
79662306a36Sopenharmony_ci	radeon_audio_fini(rdev);
79762306a36Sopenharmony_ci	r100_cp_fini(rdev);
79862306a36Sopenharmony_ci	radeon_wb_fini(rdev);
79962306a36Sopenharmony_ci	radeon_ib_pool_fini(rdev);
80062306a36Sopenharmony_ci	radeon_gem_fini(rdev);
80162306a36Sopenharmony_ci	rs400_gart_fini(rdev);
80262306a36Sopenharmony_ci	radeon_irq_kms_fini(rdev);
80362306a36Sopenharmony_ci	radeon_fence_driver_fini(rdev);
80462306a36Sopenharmony_ci	radeon_bo_fini(rdev);
80562306a36Sopenharmony_ci	radeon_atombios_fini(rdev);
80662306a36Sopenharmony_ci	kfree(rdev->bios);
80762306a36Sopenharmony_ci	rdev->bios = NULL;
80862306a36Sopenharmony_ci}
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_ciint rs690_init(struct radeon_device *rdev)
81162306a36Sopenharmony_ci{
81262306a36Sopenharmony_ci	int r;
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	/* Disable VGA */
81562306a36Sopenharmony_ci	rv515_vga_render_disable(rdev);
81662306a36Sopenharmony_ci	/* Initialize scratch registers */
81762306a36Sopenharmony_ci	radeon_scratch_init(rdev);
81862306a36Sopenharmony_ci	/* Initialize surface registers */
81962306a36Sopenharmony_ci	radeon_surface_init(rdev);
82062306a36Sopenharmony_ci	/* restore some register to sane defaults */
82162306a36Sopenharmony_ci	r100_restore_sanity(rdev);
82262306a36Sopenharmony_ci	/* TODO: disable VGA need to use VGA request */
82362306a36Sopenharmony_ci	/* BIOS*/
82462306a36Sopenharmony_ci	if (!radeon_get_bios(rdev)) {
82562306a36Sopenharmony_ci		if (ASIC_IS_AVIVO(rdev))
82662306a36Sopenharmony_ci			return -EINVAL;
82762306a36Sopenharmony_ci	}
82862306a36Sopenharmony_ci	if (rdev->is_atom_bios) {
82962306a36Sopenharmony_ci		r = radeon_atombios_init(rdev);
83062306a36Sopenharmony_ci		if (r)
83162306a36Sopenharmony_ci			return r;
83262306a36Sopenharmony_ci	} else {
83362306a36Sopenharmony_ci		dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
83462306a36Sopenharmony_ci		return -EINVAL;
83562306a36Sopenharmony_ci	}
83662306a36Sopenharmony_ci	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
83762306a36Sopenharmony_ci	if (radeon_asic_reset(rdev)) {
83862306a36Sopenharmony_ci		dev_warn(rdev->dev,
83962306a36Sopenharmony_ci			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
84062306a36Sopenharmony_ci			RREG32(R_000E40_RBBM_STATUS),
84162306a36Sopenharmony_ci			RREG32(R_0007C0_CP_STAT));
84262306a36Sopenharmony_ci	}
84362306a36Sopenharmony_ci	/* check if cards are posted or not */
84462306a36Sopenharmony_ci	if (radeon_boot_test_post_card(rdev) == false)
84562306a36Sopenharmony_ci		return -EINVAL;
84662306a36Sopenharmony_ci
84762306a36Sopenharmony_ci	/* Initialize clocks */
84862306a36Sopenharmony_ci	radeon_get_clock_info(rdev->ddev);
84962306a36Sopenharmony_ci	/* initialize memory controller */
85062306a36Sopenharmony_ci	rs690_mc_init(rdev);
85162306a36Sopenharmony_ci	rv515_debugfs(rdev);
85262306a36Sopenharmony_ci	/* Fence driver */
85362306a36Sopenharmony_ci	radeon_fence_driver_init(rdev);
85462306a36Sopenharmony_ci	/* Memory manager */
85562306a36Sopenharmony_ci	r = radeon_bo_init(rdev);
85662306a36Sopenharmony_ci	if (r)
85762306a36Sopenharmony_ci		return r;
85862306a36Sopenharmony_ci	r = rs400_gart_init(rdev);
85962306a36Sopenharmony_ci	if (r)
86062306a36Sopenharmony_ci		return r;
86162306a36Sopenharmony_ci	rs600_set_safe_registers(rdev);
86262306a36Sopenharmony_ci
86362306a36Sopenharmony_ci	/* Initialize power management */
86462306a36Sopenharmony_ci	radeon_pm_init(rdev);
86562306a36Sopenharmony_ci
86662306a36Sopenharmony_ci	rdev->accel_working = true;
86762306a36Sopenharmony_ci	r = rs690_startup(rdev);
86862306a36Sopenharmony_ci	if (r) {
86962306a36Sopenharmony_ci		/* Somethings want wront with the accel init stop accel */
87062306a36Sopenharmony_ci		dev_err(rdev->dev, "Disabling GPU acceleration\n");
87162306a36Sopenharmony_ci		r100_cp_fini(rdev);
87262306a36Sopenharmony_ci		radeon_wb_fini(rdev);
87362306a36Sopenharmony_ci		radeon_ib_pool_fini(rdev);
87462306a36Sopenharmony_ci		rs400_gart_fini(rdev);
87562306a36Sopenharmony_ci		radeon_irq_kms_fini(rdev);
87662306a36Sopenharmony_ci		rdev->accel_working = false;
87762306a36Sopenharmony_ci	}
87862306a36Sopenharmony_ci	return 0;
87962306a36Sopenharmony_ci}
880