162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * Copyright 2008 Red Hat Inc. 462306a36Sopenharmony_ci * Copyright 2009 Jerome Glisse. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 762306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 862306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 962306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1062306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 1162306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1262306a36Sopenharmony_ci * 1362306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1462306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1562306a36Sopenharmony_ci * 1662306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1762306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1862306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1962306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2062306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2162306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2262306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2362306a36Sopenharmony_ci * 2462306a36Sopenharmony_ci * Authors: Dave Airlie 2562306a36Sopenharmony_ci * Alex Deucher 2662306a36Sopenharmony_ci * Jerome Glisse 2762306a36Sopenharmony_ci */ 2862306a36Sopenharmony_ci/* RS600 / Radeon X1250/X1270 integrated GPU 2962306a36Sopenharmony_ci * 3062306a36Sopenharmony_ci * This file gather function specific to RS600 which is the IGP of 3162306a36Sopenharmony_ci * the X1250/X1270 family supporting intel CPU (while RS690/RS740 3262306a36Sopenharmony_ci * is the X1250/X1270 supporting AMD CPU). The display engine are 3362306a36Sopenharmony_ci * the avivo one, bios is an atombios, 3D block are the one of the 3462306a36Sopenharmony_ci * R4XX family. The GART is different from the RS400 one and is very 3562306a36Sopenharmony_ci * close to the one of the R600 family (R600 likely being an evolution 3662306a36Sopenharmony_ci * of the RS600 GART block). 3762306a36Sopenharmony_ci */ 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#include <linux/io-64-nonatomic-lo-hi.h> 4062306a36Sopenharmony_ci#include <linux/pci.h> 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci#include <drm/drm_device.h> 4362306a36Sopenharmony_ci#include <drm/drm_vblank.h> 4462306a36Sopenharmony_ci#include <drm/drm_fourcc.h> 4562306a36Sopenharmony_ci#include <drm/drm_framebuffer.h> 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci#include "atom.h" 4862306a36Sopenharmony_ci#include "radeon.h" 4962306a36Sopenharmony_ci#include "radeon_asic.h" 5062306a36Sopenharmony_ci#include "radeon_audio.h" 5162306a36Sopenharmony_ci#include "rs600_reg_safe.h" 5262306a36Sopenharmony_ci#include "rs600d.h" 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic void rs600_gpu_init(struct radeon_device *rdev); 5562306a36Sopenharmony_ciint rs600_mc_wait_for_idle(struct radeon_device *rdev); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic const u32 crtc_offsets[2] = 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci 0, 6062306a36Sopenharmony_ci AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL 6162306a36Sopenharmony_ci}; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cistatic bool avivo_is_in_vblank(struct radeon_device *rdev, int crtc) 6462306a36Sopenharmony_ci{ 6562306a36Sopenharmony_ci if (RREG32(AVIVO_D1CRTC_STATUS + crtc_offsets[crtc]) & AVIVO_D1CRTC_V_BLANK) 6662306a36Sopenharmony_ci return true; 6762306a36Sopenharmony_ci else 6862306a36Sopenharmony_ci return false; 6962306a36Sopenharmony_ci} 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_cistatic bool avivo_is_counter_moving(struct radeon_device *rdev, int crtc) 7262306a36Sopenharmony_ci{ 7362306a36Sopenharmony_ci u32 pos1, pos2; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci pos1 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]); 7662306a36Sopenharmony_ci pos2 = RREG32(AVIVO_D1CRTC_STATUS_POSITION + crtc_offsets[crtc]); 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci if (pos1 != pos2) 7962306a36Sopenharmony_ci return true; 8062306a36Sopenharmony_ci else 8162306a36Sopenharmony_ci return false; 8262306a36Sopenharmony_ci} 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci/** 8562306a36Sopenharmony_ci * avivo_wait_for_vblank - vblank wait asic callback. 8662306a36Sopenharmony_ci * 8762306a36Sopenharmony_ci * @rdev: radeon_device pointer 8862306a36Sopenharmony_ci * @crtc: crtc to wait for vblank on 8962306a36Sopenharmony_ci * 9062306a36Sopenharmony_ci * Wait for vblank on the requested crtc (r5xx-r7xx). 9162306a36Sopenharmony_ci */ 9262306a36Sopenharmony_civoid avivo_wait_for_vblank(struct radeon_device *rdev, int crtc) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci unsigned i = 0; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci if (crtc >= rdev->num_crtc) 9762306a36Sopenharmony_ci return; 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci if (!(RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[crtc]) & AVIVO_CRTC_EN)) 10062306a36Sopenharmony_ci return; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci /* depending on when we hit vblank, we may be close to active; if so, 10362306a36Sopenharmony_ci * wait for another frame. 10462306a36Sopenharmony_ci */ 10562306a36Sopenharmony_ci while (avivo_is_in_vblank(rdev, crtc)) { 10662306a36Sopenharmony_ci if (i++ % 100 == 0) { 10762306a36Sopenharmony_ci if (!avivo_is_counter_moving(rdev, crtc)) 10862306a36Sopenharmony_ci break; 10962306a36Sopenharmony_ci } 11062306a36Sopenharmony_ci } 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci while (!avivo_is_in_vblank(rdev, crtc)) { 11362306a36Sopenharmony_ci if (i++ % 100 == 0) { 11462306a36Sopenharmony_ci if (!avivo_is_counter_moving(rdev, crtc)) 11562306a36Sopenharmony_ci break; 11662306a36Sopenharmony_ci } 11762306a36Sopenharmony_ci } 11862306a36Sopenharmony_ci} 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_civoid rs600_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base, bool async) 12162306a36Sopenharmony_ci{ 12262306a36Sopenharmony_ci struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 12362306a36Sopenharmony_ci struct drm_framebuffer *fb = radeon_crtc->base.primary->fb; 12462306a36Sopenharmony_ci u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset); 12562306a36Sopenharmony_ci int i; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci /* Lock the graphics update lock */ 12862306a36Sopenharmony_ci tmp |= AVIVO_D1GRPH_UPDATE_LOCK; 12962306a36Sopenharmony_ci WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp); 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci /* flip at hsync for async, default is vsync */ 13262306a36Sopenharmony_ci WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 13362306a36Sopenharmony_ci async ? AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN : 0); 13462306a36Sopenharmony_ci /* update pitch */ 13562306a36Sopenharmony_ci WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, 13662306a36Sopenharmony_ci fb->pitches[0] / fb->format->cpp[0]); 13762306a36Sopenharmony_ci /* update the scanout addresses */ 13862306a36Sopenharmony_ci WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset, 13962306a36Sopenharmony_ci (u32)crtc_base); 14062306a36Sopenharmony_ci WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset, 14162306a36Sopenharmony_ci (u32)crtc_base); 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci /* Wait for update_pending to go high. */ 14462306a36Sopenharmony_ci for (i = 0; i < rdev->usec_timeout; i++) { 14562306a36Sopenharmony_ci if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) 14662306a36Sopenharmony_ci break; 14762306a36Sopenharmony_ci udelay(1); 14862306a36Sopenharmony_ci } 14962306a36Sopenharmony_ci DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n"); 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci /* Unlock the lock, so double-buffering can take place inside vblank */ 15262306a36Sopenharmony_ci tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK; 15362306a36Sopenharmony_ci WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp); 15462306a36Sopenharmony_ci} 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cibool rs600_page_flip_pending(struct radeon_device *rdev, int crtc_id) 15762306a36Sopenharmony_ci{ 15862306a36Sopenharmony_ci struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id]; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci /* Return current update_pending status: */ 16162306a36Sopenharmony_ci return !!(RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & 16262306a36Sopenharmony_ci AVIVO_D1GRPH_SURFACE_UPDATE_PENDING); 16362306a36Sopenharmony_ci} 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_civoid avivo_program_fmt(struct drm_encoder *encoder) 16662306a36Sopenharmony_ci{ 16762306a36Sopenharmony_ci struct drm_device *dev = encoder->dev; 16862306a36Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 16962306a36Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 17062306a36Sopenharmony_ci struct drm_connector *connector = radeon_get_connector_for_encoder(encoder); 17162306a36Sopenharmony_ci int bpc = 0; 17262306a36Sopenharmony_ci u32 tmp = 0; 17362306a36Sopenharmony_ci enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci if (connector) { 17662306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 17762306a36Sopenharmony_ci bpc = radeon_get_monitor_bpc(connector); 17862306a36Sopenharmony_ci dither = radeon_connector->dither; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci /* LVDS FMT is set up by atom */ 18262306a36Sopenharmony_ci if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT) 18362306a36Sopenharmony_ci return; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci if (bpc == 0) 18662306a36Sopenharmony_ci return; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci switch (bpc) { 18962306a36Sopenharmony_ci case 6: 19062306a36Sopenharmony_ci if (dither == RADEON_FMT_DITHER_ENABLE) 19162306a36Sopenharmony_ci /* XXX sort out optimal dither settings */ 19262306a36Sopenharmony_ci tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN; 19362306a36Sopenharmony_ci else 19462306a36Sopenharmony_ci tmp |= AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN; 19562306a36Sopenharmony_ci break; 19662306a36Sopenharmony_ci case 8: 19762306a36Sopenharmony_ci if (dither == RADEON_FMT_DITHER_ENABLE) 19862306a36Sopenharmony_ci /* XXX sort out optimal dither settings */ 19962306a36Sopenharmony_ci tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN | 20062306a36Sopenharmony_ci AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH); 20162306a36Sopenharmony_ci else 20262306a36Sopenharmony_ci tmp |= (AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN | 20362306a36Sopenharmony_ci AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH); 20462306a36Sopenharmony_ci break; 20562306a36Sopenharmony_ci case 10: 20662306a36Sopenharmony_ci default: 20762306a36Sopenharmony_ci /* not needed */ 20862306a36Sopenharmony_ci break; 20962306a36Sopenharmony_ci } 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci switch (radeon_encoder->encoder_id) { 21262306a36Sopenharmony_ci case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 21362306a36Sopenharmony_ci WREG32(AVIVO_TMDSA_BIT_DEPTH_CONTROL, tmp); 21462306a36Sopenharmony_ci break; 21562306a36Sopenharmony_ci case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 21662306a36Sopenharmony_ci WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, tmp); 21762306a36Sopenharmony_ci break; 21862306a36Sopenharmony_ci case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 21962306a36Sopenharmony_ci WREG32(AVIVO_DVOA_BIT_DEPTH_CONTROL, tmp); 22062306a36Sopenharmony_ci break; 22162306a36Sopenharmony_ci case ENCODER_OBJECT_ID_INTERNAL_DDI: 22262306a36Sopenharmony_ci WREG32(AVIVO_DDIA_BIT_DEPTH_CONTROL, tmp); 22362306a36Sopenharmony_ci break; 22462306a36Sopenharmony_ci default: 22562306a36Sopenharmony_ci break; 22662306a36Sopenharmony_ci } 22762306a36Sopenharmony_ci} 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_civoid rs600_pm_misc(struct radeon_device *rdev) 23062306a36Sopenharmony_ci{ 23162306a36Sopenharmony_ci int requested_index = rdev->pm.requested_power_state_index; 23262306a36Sopenharmony_ci struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 23362306a36Sopenharmony_ci struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 23462306a36Sopenharmony_ci u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl; 23562306a36Sopenharmony_ci u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 23862306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 23962306a36Sopenharmony_ci tmp = RREG32(voltage->gpio.reg); 24062306a36Sopenharmony_ci if (voltage->active_high) 24162306a36Sopenharmony_ci tmp |= voltage->gpio.mask; 24262306a36Sopenharmony_ci else 24362306a36Sopenharmony_ci tmp &= ~(voltage->gpio.mask); 24462306a36Sopenharmony_ci WREG32(voltage->gpio.reg, tmp); 24562306a36Sopenharmony_ci if (voltage->delay) 24662306a36Sopenharmony_ci udelay(voltage->delay); 24762306a36Sopenharmony_ci } else { 24862306a36Sopenharmony_ci tmp = RREG32(voltage->gpio.reg); 24962306a36Sopenharmony_ci if (voltage->active_high) 25062306a36Sopenharmony_ci tmp &= ~voltage->gpio.mask; 25162306a36Sopenharmony_ci else 25262306a36Sopenharmony_ci tmp |= voltage->gpio.mask; 25362306a36Sopenharmony_ci WREG32(voltage->gpio.reg, tmp); 25462306a36Sopenharmony_ci if (voltage->delay) 25562306a36Sopenharmony_ci udelay(voltage->delay); 25662306a36Sopenharmony_ci } 25762306a36Sopenharmony_ci } else if (voltage->type == VOLTAGE_VDDC) 25862306a36Sopenharmony_ci radeon_atom_set_voltage(rdev, voltage->vddc_id, SET_VOLTAGE_TYPE_ASIC_VDDC); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH); 26162306a36Sopenharmony_ci dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf); 26262306a36Sopenharmony_ci dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf); 26362306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 26462306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) { 26562306a36Sopenharmony_ci dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2); 26662306a36Sopenharmony_ci dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2); 26762306a36Sopenharmony_ci } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) { 26862306a36Sopenharmony_ci dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4); 26962306a36Sopenharmony_ci dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4); 27062306a36Sopenharmony_ci } 27162306a36Sopenharmony_ci } else { 27262306a36Sopenharmony_ci dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1); 27362306a36Sopenharmony_ci dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1); 27462306a36Sopenharmony_ci } 27562306a36Sopenharmony_ci WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length); 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL); 27862306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 27962306a36Sopenharmony_ci dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP; 28062306a36Sopenharmony_ci if (voltage->delay) { 28162306a36Sopenharmony_ci dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC; 28262306a36Sopenharmony_ci dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay); 28362306a36Sopenharmony_ci } else 28462306a36Sopenharmony_ci dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC; 28562306a36Sopenharmony_ci } else 28662306a36Sopenharmony_ci dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP; 28762306a36Sopenharmony_ci WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl); 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL); 29062306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 29162306a36Sopenharmony_ci hdp_dyn_cntl &= ~HDP_FORCEON; 29262306a36Sopenharmony_ci else 29362306a36Sopenharmony_ci hdp_dyn_cntl |= HDP_FORCEON; 29462306a36Sopenharmony_ci WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl); 29562306a36Sopenharmony_ci#if 0 29662306a36Sopenharmony_ci /* mc_host_dyn seems to cause hangs from time to time */ 29762306a36Sopenharmony_ci mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL); 29862306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN) 29962306a36Sopenharmony_ci mc_host_dyn_cntl &= ~MC_HOST_FORCEON; 30062306a36Sopenharmony_ci else 30162306a36Sopenharmony_ci mc_host_dyn_cntl |= MC_HOST_FORCEON; 30262306a36Sopenharmony_ci WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl); 30362306a36Sopenharmony_ci#endif 30462306a36Sopenharmony_ci dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL); 30562306a36Sopenharmony_ci if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN) 30662306a36Sopenharmony_ci dyn_backbias_cntl |= IO_CG_BACKBIAS_EN; 30762306a36Sopenharmony_ci else 30862306a36Sopenharmony_ci dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN; 30962306a36Sopenharmony_ci WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl); 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci /* set pcie lanes */ 31262306a36Sopenharmony_ci if ((rdev->flags & RADEON_IS_PCIE) && 31362306a36Sopenharmony_ci !(rdev->flags & RADEON_IS_IGP) && 31462306a36Sopenharmony_ci rdev->asic->pm.set_pcie_lanes && 31562306a36Sopenharmony_ci (ps->pcie_lanes != 31662306a36Sopenharmony_ci rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 31762306a36Sopenharmony_ci radeon_set_pcie_lanes(rdev, 31862306a36Sopenharmony_ci ps->pcie_lanes); 31962306a36Sopenharmony_ci DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes); 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci} 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_civoid rs600_pm_prepare(struct radeon_device *rdev) 32462306a36Sopenharmony_ci{ 32562306a36Sopenharmony_ci struct drm_device *ddev = rdev->ddev; 32662306a36Sopenharmony_ci struct drm_crtc *crtc; 32762306a36Sopenharmony_ci struct radeon_crtc *radeon_crtc; 32862306a36Sopenharmony_ci u32 tmp; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci /* disable any active CRTCs */ 33162306a36Sopenharmony_ci list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 33262306a36Sopenharmony_ci radeon_crtc = to_radeon_crtc(crtc); 33362306a36Sopenharmony_ci if (radeon_crtc->enabled) { 33462306a36Sopenharmony_ci tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset); 33562306a36Sopenharmony_ci tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; 33662306a36Sopenharmony_ci WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp); 33762306a36Sopenharmony_ci } 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci} 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_civoid rs600_pm_finish(struct radeon_device *rdev) 34262306a36Sopenharmony_ci{ 34362306a36Sopenharmony_ci struct drm_device *ddev = rdev->ddev; 34462306a36Sopenharmony_ci struct drm_crtc *crtc; 34562306a36Sopenharmony_ci struct radeon_crtc *radeon_crtc; 34662306a36Sopenharmony_ci u32 tmp; 34762306a36Sopenharmony_ci 34862306a36Sopenharmony_ci /* enable any active CRTCs */ 34962306a36Sopenharmony_ci list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 35062306a36Sopenharmony_ci radeon_crtc = to_radeon_crtc(crtc); 35162306a36Sopenharmony_ci if (radeon_crtc->enabled) { 35262306a36Sopenharmony_ci tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset); 35362306a36Sopenharmony_ci tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE; 35462306a36Sopenharmony_ci WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp); 35562306a36Sopenharmony_ci } 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci} 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci/* hpd for digital panel detect/disconnect */ 36062306a36Sopenharmony_cibool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 36162306a36Sopenharmony_ci{ 36262306a36Sopenharmony_ci u32 tmp; 36362306a36Sopenharmony_ci bool connected = false; 36462306a36Sopenharmony_ci 36562306a36Sopenharmony_ci switch (hpd) { 36662306a36Sopenharmony_ci case RADEON_HPD_1: 36762306a36Sopenharmony_ci tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS); 36862306a36Sopenharmony_ci if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp)) 36962306a36Sopenharmony_ci connected = true; 37062306a36Sopenharmony_ci break; 37162306a36Sopenharmony_ci case RADEON_HPD_2: 37262306a36Sopenharmony_ci tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS); 37362306a36Sopenharmony_ci if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp)) 37462306a36Sopenharmony_ci connected = true; 37562306a36Sopenharmony_ci break; 37662306a36Sopenharmony_ci default: 37762306a36Sopenharmony_ci break; 37862306a36Sopenharmony_ci } 37962306a36Sopenharmony_ci return connected; 38062306a36Sopenharmony_ci} 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_civoid rs600_hpd_set_polarity(struct radeon_device *rdev, 38362306a36Sopenharmony_ci enum radeon_hpd_id hpd) 38462306a36Sopenharmony_ci{ 38562306a36Sopenharmony_ci u32 tmp; 38662306a36Sopenharmony_ci bool connected = rs600_hpd_sense(rdev, hpd); 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci switch (hpd) { 38962306a36Sopenharmony_ci case RADEON_HPD_1: 39062306a36Sopenharmony_ci tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL); 39162306a36Sopenharmony_ci if (connected) 39262306a36Sopenharmony_ci tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1); 39362306a36Sopenharmony_ci else 39462306a36Sopenharmony_ci tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1); 39562306a36Sopenharmony_ci WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp); 39662306a36Sopenharmony_ci break; 39762306a36Sopenharmony_ci case RADEON_HPD_2: 39862306a36Sopenharmony_ci tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL); 39962306a36Sopenharmony_ci if (connected) 40062306a36Sopenharmony_ci tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1); 40162306a36Sopenharmony_ci else 40262306a36Sopenharmony_ci tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1); 40362306a36Sopenharmony_ci WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp); 40462306a36Sopenharmony_ci break; 40562306a36Sopenharmony_ci default: 40662306a36Sopenharmony_ci break; 40762306a36Sopenharmony_ci } 40862306a36Sopenharmony_ci} 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_civoid rs600_hpd_init(struct radeon_device *rdev) 41162306a36Sopenharmony_ci{ 41262306a36Sopenharmony_ci struct drm_device *dev = rdev->ddev; 41362306a36Sopenharmony_ci struct drm_connector *connector; 41462306a36Sopenharmony_ci unsigned enable = 0; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 41762306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 41862306a36Sopenharmony_ci switch (radeon_connector->hpd.hpd) { 41962306a36Sopenharmony_ci case RADEON_HPD_1: 42062306a36Sopenharmony_ci WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL, 42162306a36Sopenharmony_ci S_007D00_DC_HOT_PLUG_DETECT1_EN(1)); 42262306a36Sopenharmony_ci break; 42362306a36Sopenharmony_ci case RADEON_HPD_2: 42462306a36Sopenharmony_ci WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL, 42562306a36Sopenharmony_ci S_007D10_DC_HOT_PLUG_DETECT2_EN(1)); 42662306a36Sopenharmony_ci break; 42762306a36Sopenharmony_ci default: 42862306a36Sopenharmony_ci break; 42962306a36Sopenharmony_ci } 43062306a36Sopenharmony_ci if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 43162306a36Sopenharmony_ci enable |= 1 << radeon_connector->hpd.hpd; 43262306a36Sopenharmony_ci radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd); 43362306a36Sopenharmony_ci } 43462306a36Sopenharmony_ci radeon_irq_kms_enable_hpd(rdev, enable); 43562306a36Sopenharmony_ci} 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_civoid rs600_hpd_fini(struct radeon_device *rdev) 43862306a36Sopenharmony_ci{ 43962306a36Sopenharmony_ci struct drm_device *dev = rdev->ddev; 44062306a36Sopenharmony_ci struct drm_connector *connector; 44162306a36Sopenharmony_ci unsigned disable = 0; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 44462306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 44562306a36Sopenharmony_ci switch (radeon_connector->hpd.hpd) { 44662306a36Sopenharmony_ci case RADEON_HPD_1: 44762306a36Sopenharmony_ci WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL, 44862306a36Sopenharmony_ci S_007D00_DC_HOT_PLUG_DETECT1_EN(0)); 44962306a36Sopenharmony_ci break; 45062306a36Sopenharmony_ci case RADEON_HPD_2: 45162306a36Sopenharmony_ci WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL, 45262306a36Sopenharmony_ci S_007D10_DC_HOT_PLUG_DETECT2_EN(0)); 45362306a36Sopenharmony_ci break; 45462306a36Sopenharmony_ci default: 45562306a36Sopenharmony_ci break; 45662306a36Sopenharmony_ci } 45762306a36Sopenharmony_ci if (radeon_connector->hpd.hpd != RADEON_HPD_NONE) 45862306a36Sopenharmony_ci disable |= 1 << radeon_connector->hpd.hpd; 45962306a36Sopenharmony_ci } 46062306a36Sopenharmony_ci radeon_irq_kms_disable_hpd(rdev, disable); 46162306a36Sopenharmony_ci} 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ciint rs600_asic_reset(struct radeon_device *rdev, bool hard) 46462306a36Sopenharmony_ci{ 46562306a36Sopenharmony_ci struct rv515_mc_save save; 46662306a36Sopenharmony_ci u32 status, tmp; 46762306a36Sopenharmony_ci int ret = 0; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci status = RREG32(R_000E40_RBBM_STATUS); 47062306a36Sopenharmony_ci if (!G_000E40_GUI_ACTIVE(status)) { 47162306a36Sopenharmony_ci return 0; 47262306a36Sopenharmony_ci } 47362306a36Sopenharmony_ci /* Stops all mc clients */ 47462306a36Sopenharmony_ci rv515_mc_stop(rdev, &save); 47562306a36Sopenharmony_ci status = RREG32(R_000E40_RBBM_STATUS); 47662306a36Sopenharmony_ci dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 47762306a36Sopenharmony_ci /* stop CP */ 47862306a36Sopenharmony_ci WREG32(RADEON_CP_CSQ_CNTL, 0); 47962306a36Sopenharmony_ci tmp = RREG32(RADEON_CP_RB_CNTL); 48062306a36Sopenharmony_ci WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 48162306a36Sopenharmony_ci WREG32(RADEON_CP_RB_RPTR_WR, 0); 48262306a36Sopenharmony_ci WREG32(RADEON_CP_RB_WPTR, 0); 48362306a36Sopenharmony_ci WREG32(RADEON_CP_RB_CNTL, tmp); 48462306a36Sopenharmony_ci pci_save_state(rdev->pdev); 48562306a36Sopenharmony_ci /* disable bus mastering */ 48662306a36Sopenharmony_ci pci_clear_master(rdev->pdev); 48762306a36Sopenharmony_ci mdelay(1); 48862306a36Sopenharmony_ci /* reset GA+VAP */ 48962306a36Sopenharmony_ci WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) | 49062306a36Sopenharmony_ci S_0000F0_SOFT_RESET_GA(1)); 49162306a36Sopenharmony_ci RREG32(R_0000F0_RBBM_SOFT_RESET); 49262306a36Sopenharmony_ci mdelay(500); 49362306a36Sopenharmony_ci WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 49462306a36Sopenharmony_ci mdelay(1); 49562306a36Sopenharmony_ci status = RREG32(R_000E40_RBBM_STATUS); 49662306a36Sopenharmony_ci dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 49762306a36Sopenharmony_ci /* reset CP */ 49862306a36Sopenharmony_ci WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 49962306a36Sopenharmony_ci RREG32(R_0000F0_RBBM_SOFT_RESET); 50062306a36Sopenharmony_ci mdelay(500); 50162306a36Sopenharmony_ci WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 50262306a36Sopenharmony_ci mdelay(1); 50362306a36Sopenharmony_ci status = RREG32(R_000E40_RBBM_STATUS); 50462306a36Sopenharmony_ci dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 50562306a36Sopenharmony_ci /* reset MC */ 50662306a36Sopenharmony_ci WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1)); 50762306a36Sopenharmony_ci RREG32(R_0000F0_RBBM_SOFT_RESET); 50862306a36Sopenharmony_ci mdelay(500); 50962306a36Sopenharmony_ci WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 51062306a36Sopenharmony_ci mdelay(1); 51162306a36Sopenharmony_ci status = RREG32(R_000E40_RBBM_STATUS); 51262306a36Sopenharmony_ci dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 51362306a36Sopenharmony_ci /* restore PCI & busmastering */ 51462306a36Sopenharmony_ci pci_restore_state(rdev->pdev); 51562306a36Sopenharmony_ci /* Check if GPU is idle */ 51662306a36Sopenharmony_ci if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) { 51762306a36Sopenharmony_ci dev_err(rdev->dev, "failed to reset GPU\n"); 51862306a36Sopenharmony_ci ret = -1; 51962306a36Sopenharmony_ci } else 52062306a36Sopenharmony_ci dev_info(rdev->dev, "GPU reset succeed\n"); 52162306a36Sopenharmony_ci rv515_mc_resume(rdev, &save); 52262306a36Sopenharmony_ci return ret; 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci/* 52662306a36Sopenharmony_ci * GART. 52762306a36Sopenharmony_ci */ 52862306a36Sopenharmony_civoid rs600_gart_tlb_flush(struct radeon_device *rdev) 52962306a36Sopenharmony_ci{ 53062306a36Sopenharmony_ci uint32_t tmp; 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_ci tmp = RREG32_MC(R_000100_MC_PT0_CNTL); 53362306a36Sopenharmony_ci tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE; 53462306a36Sopenharmony_ci WREG32_MC(R_000100_MC_PT0_CNTL, tmp); 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci tmp = RREG32_MC(R_000100_MC_PT0_CNTL); 53762306a36Sopenharmony_ci tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1); 53862306a36Sopenharmony_ci WREG32_MC(R_000100_MC_PT0_CNTL, tmp); 53962306a36Sopenharmony_ci 54062306a36Sopenharmony_ci tmp = RREG32_MC(R_000100_MC_PT0_CNTL); 54162306a36Sopenharmony_ci tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE; 54262306a36Sopenharmony_ci WREG32_MC(R_000100_MC_PT0_CNTL, tmp); 54362306a36Sopenharmony_ci tmp = RREG32_MC(R_000100_MC_PT0_CNTL); 54462306a36Sopenharmony_ci} 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_cistatic int rs600_gart_init(struct radeon_device *rdev) 54762306a36Sopenharmony_ci{ 54862306a36Sopenharmony_ci int r; 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci if (rdev->gart.robj) { 55162306a36Sopenharmony_ci WARN(1, "RS600 GART already initialized\n"); 55262306a36Sopenharmony_ci return 0; 55362306a36Sopenharmony_ci } 55462306a36Sopenharmony_ci /* Initialize common gart structure */ 55562306a36Sopenharmony_ci r = radeon_gart_init(rdev); 55662306a36Sopenharmony_ci if (r) { 55762306a36Sopenharmony_ci return r; 55862306a36Sopenharmony_ci } 55962306a36Sopenharmony_ci rdev->gart.table_size = rdev->gart.num_gpu_pages * 8; 56062306a36Sopenharmony_ci return radeon_gart_table_vram_alloc(rdev); 56162306a36Sopenharmony_ci} 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_cistatic int rs600_gart_enable(struct radeon_device *rdev) 56462306a36Sopenharmony_ci{ 56562306a36Sopenharmony_ci u32 tmp; 56662306a36Sopenharmony_ci int r, i; 56762306a36Sopenharmony_ci 56862306a36Sopenharmony_ci if (rdev->gart.robj == NULL) { 56962306a36Sopenharmony_ci dev_err(rdev->dev, "No VRAM object for PCIE GART.\n"); 57062306a36Sopenharmony_ci return -EINVAL; 57162306a36Sopenharmony_ci } 57262306a36Sopenharmony_ci r = radeon_gart_table_vram_pin(rdev); 57362306a36Sopenharmony_ci if (r) 57462306a36Sopenharmony_ci return r; 57562306a36Sopenharmony_ci /* Enable bus master */ 57662306a36Sopenharmony_ci tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS; 57762306a36Sopenharmony_ci WREG32(RADEON_BUS_CNTL, tmp); 57862306a36Sopenharmony_ci /* FIXME: setup default page */ 57962306a36Sopenharmony_ci WREG32_MC(R_000100_MC_PT0_CNTL, 58062306a36Sopenharmony_ci (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) | 58162306a36Sopenharmony_ci S_000100_EFFECTIVE_L2_QUEUE_SIZE(6))); 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci for (i = 0; i < 19; i++) { 58462306a36Sopenharmony_ci WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i, 58562306a36Sopenharmony_ci S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) | 58662306a36Sopenharmony_ci S_00016C_SYSTEM_ACCESS_MODE_MASK( 58762306a36Sopenharmony_ci V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) | 58862306a36Sopenharmony_ci S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS( 58962306a36Sopenharmony_ci V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) | 59062306a36Sopenharmony_ci S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) | 59162306a36Sopenharmony_ci S_00016C_ENABLE_FRAGMENT_PROCESSING(1) | 59262306a36Sopenharmony_ci S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3)); 59362306a36Sopenharmony_ci } 59462306a36Sopenharmony_ci /* enable first context */ 59562306a36Sopenharmony_ci WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL, 59662306a36Sopenharmony_ci S_000102_ENABLE_PAGE_TABLE(1) | 59762306a36Sopenharmony_ci S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT)); 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci /* disable all other contexts */ 60062306a36Sopenharmony_ci for (i = 1; i < 8; i++) 60162306a36Sopenharmony_ci WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0); 60262306a36Sopenharmony_ci 60362306a36Sopenharmony_ci /* setup the page table */ 60462306a36Sopenharmony_ci WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR, 60562306a36Sopenharmony_ci rdev->gart.table_addr); 60662306a36Sopenharmony_ci WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start); 60762306a36Sopenharmony_ci WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end); 60862306a36Sopenharmony_ci WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0); 60962306a36Sopenharmony_ci 61062306a36Sopenharmony_ci /* System context maps to VRAM space */ 61162306a36Sopenharmony_ci WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start); 61262306a36Sopenharmony_ci WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end); 61362306a36Sopenharmony_ci 61462306a36Sopenharmony_ci /* enable page tables */ 61562306a36Sopenharmony_ci tmp = RREG32_MC(R_000100_MC_PT0_CNTL); 61662306a36Sopenharmony_ci WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1))); 61762306a36Sopenharmony_ci tmp = RREG32_MC(R_000009_MC_CNTL1); 61862306a36Sopenharmony_ci WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1))); 61962306a36Sopenharmony_ci rs600_gart_tlb_flush(rdev); 62062306a36Sopenharmony_ci DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n", 62162306a36Sopenharmony_ci (unsigned)(rdev->mc.gtt_size >> 20), 62262306a36Sopenharmony_ci (unsigned long long)rdev->gart.table_addr); 62362306a36Sopenharmony_ci rdev->gart.ready = true; 62462306a36Sopenharmony_ci return 0; 62562306a36Sopenharmony_ci} 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_cistatic void rs600_gart_disable(struct radeon_device *rdev) 62862306a36Sopenharmony_ci{ 62962306a36Sopenharmony_ci u32 tmp; 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_ci /* FIXME: disable out of gart access */ 63262306a36Sopenharmony_ci WREG32_MC(R_000100_MC_PT0_CNTL, 0); 63362306a36Sopenharmony_ci tmp = RREG32_MC(R_000009_MC_CNTL1); 63462306a36Sopenharmony_ci WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES); 63562306a36Sopenharmony_ci radeon_gart_table_vram_unpin(rdev); 63662306a36Sopenharmony_ci} 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_cistatic void rs600_gart_fini(struct radeon_device *rdev) 63962306a36Sopenharmony_ci{ 64062306a36Sopenharmony_ci radeon_gart_fini(rdev); 64162306a36Sopenharmony_ci rs600_gart_disable(rdev); 64262306a36Sopenharmony_ci radeon_gart_table_vram_free(rdev); 64362306a36Sopenharmony_ci} 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ciuint64_t rs600_gart_get_page_entry(uint64_t addr, uint32_t flags) 64662306a36Sopenharmony_ci{ 64762306a36Sopenharmony_ci addr = addr & 0xFFFFFFFFFFFFF000ULL; 64862306a36Sopenharmony_ci addr |= R600_PTE_SYSTEM; 64962306a36Sopenharmony_ci if (flags & RADEON_GART_PAGE_VALID) 65062306a36Sopenharmony_ci addr |= R600_PTE_VALID; 65162306a36Sopenharmony_ci if (flags & RADEON_GART_PAGE_READ) 65262306a36Sopenharmony_ci addr |= R600_PTE_READABLE; 65362306a36Sopenharmony_ci if (flags & RADEON_GART_PAGE_WRITE) 65462306a36Sopenharmony_ci addr |= R600_PTE_WRITEABLE; 65562306a36Sopenharmony_ci if (flags & RADEON_GART_PAGE_SNOOP) 65662306a36Sopenharmony_ci addr |= R600_PTE_SNOOPED; 65762306a36Sopenharmony_ci return addr; 65862306a36Sopenharmony_ci} 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_civoid rs600_gart_set_page(struct radeon_device *rdev, unsigned i, 66162306a36Sopenharmony_ci uint64_t entry) 66262306a36Sopenharmony_ci{ 66362306a36Sopenharmony_ci void __iomem *ptr = (void *)rdev->gart.ptr; 66462306a36Sopenharmony_ci writeq(entry, ptr + (i * 8)); 66562306a36Sopenharmony_ci} 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ciint rs600_irq_set(struct radeon_device *rdev) 66862306a36Sopenharmony_ci{ 66962306a36Sopenharmony_ci uint32_t tmp = 0; 67062306a36Sopenharmony_ci uint32_t mode_int = 0; 67162306a36Sopenharmony_ci u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) & 67262306a36Sopenharmony_ci ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1); 67362306a36Sopenharmony_ci u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) & 67462306a36Sopenharmony_ci ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1); 67562306a36Sopenharmony_ci u32 hdmi0; 67662306a36Sopenharmony_ci if (ASIC_IS_DCE2(rdev)) 67762306a36Sopenharmony_ci hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) & 67862306a36Sopenharmony_ci ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1); 67962306a36Sopenharmony_ci else 68062306a36Sopenharmony_ci hdmi0 = 0; 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci if (!rdev->irq.installed) { 68362306a36Sopenharmony_ci WARN(1, "Can't enable IRQ/MSI because no handler is installed\n"); 68462306a36Sopenharmony_ci WREG32(R_000040_GEN_INT_CNTL, 0); 68562306a36Sopenharmony_ci return -EINVAL; 68662306a36Sopenharmony_ci } 68762306a36Sopenharmony_ci if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) { 68862306a36Sopenharmony_ci tmp |= S_000040_SW_INT_EN(1); 68962306a36Sopenharmony_ci } 69062306a36Sopenharmony_ci if (rdev->irq.crtc_vblank_int[0] || 69162306a36Sopenharmony_ci atomic_read(&rdev->irq.pflip[0])) { 69262306a36Sopenharmony_ci mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1); 69362306a36Sopenharmony_ci } 69462306a36Sopenharmony_ci if (rdev->irq.crtc_vblank_int[1] || 69562306a36Sopenharmony_ci atomic_read(&rdev->irq.pflip[1])) { 69662306a36Sopenharmony_ci mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1); 69762306a36Sopenharmony_ci } 69862306a36Sopenharmony_ci if (rdev->irq.hpd[0]) { 69962306a36Sopenharmony_ci hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1); 70062306a36Sopenharmony_ci } 70162306a36Sopenharmony_ci if (rdev->irq.hpd[1]) { 70262306a36Sopenharmony_ci hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1); 70362306a36Sopenharmony_ci } 70462306a36Sopenharmony_ci if (rdev->irq.afmt[0]) { 70562306a36Sopenharmony_ci hdmi0 |= S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1); 70662306a36Sopenharmony_ci } 70762306a36Sopenharmony_ci WREG32(R_000040_GEN_INT_CNTL, tmp); 70862306a36Sopenharmony_ci WREG32(R_006540_DxMODE_INT_MASK, mode_int); 70962306a36Sopenharmony_ci WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1); 71062306a36Sopenharmony_ci WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2); 71162306a36Sopenharmony_ci if (ASIC_IS_DCE2(rdev)) 71262306a36Sopenharmony_ci WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0); 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci /* posting read */ 71562306a36Sopenharmony_ci RREG32(R_000040_GEN_INT_CNTL); 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ci return 0; 71862306a36Sopenharmony_ci} 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_cistatic inline u32 rs600_irq_ack(struct radeon_device *rdev) 72162306a36Sopenharmony_ci{ 72262306a36Sopenharmony_ci uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS); 72362306a36Sopenharmony_ci uint32_t irq_mask = S_000044_SW_INT(1); 72462306a36Sopenharmony_ci u32 tmp; 72562306a36Sopenharmony_ci 72662306a36Sopenharmony_ci if (G_000044_DISPLAY_INT_STAT(irqs)) { 72762306a36Sopenharmony_ci rdev->irq.stat_regs.r500.disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS); 72862306a36Sopenharmony_ci if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 72962306a36Sopenharmony_ci WREG32(R_006534_D1MODE_VBLANK_STATUS, 73062306a36Sopenharmony_ci S_006534_D1MODE_VBLANK_ACK(1)); 73162306a36Sopenharmony_ci } 73262306a36Sopenharmony_ci if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 73362306a36Sopenharmony_ci WREG32(R_006D34_D2MODE_VBLANK_STATUS, 73462306a36Sopenharmony_ci S_006D34_D2MODE_VBLANK_ACK(1)); 73562306a36Sopenharmony_ci } 73662306a36Sopenharmony_ci if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 73762306a36Sopenharmony_ci tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL); 73862306a36Sopenharmony_ci tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1); 73962306a36Sopenharmony_ci WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp); 74062306a36Sopenharmony_ci } 74162306a36Sopenharmony_ci if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 74262306a36Sopenharmony_ci tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL); 74362306a36Sopenharmony_ci tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1); 74462306a36Sopenharmony_ci WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp); 74562306a36Sopenharmony_ci } 74662306a36Sopenharmony_ci } else { 74762306a36Sopenharmony_ci rdev->irq.stat_regs.r500.disp_int = 0; 74862306a36Sopenharmony_ci } 74962306a36Sopenharmony_ci 75062306a36Sopenharmony_ci if (ASIC_IS_DCE2(rdev)) { 75162306a36Sopenharmony_ci rdev->irq.stat_regs.r500.hdmi0_status = RREG32(R_007404_HDMI0_STATUS) & 75262306a36Sopenharmony_ci S_007404_HDMI0_AZ_FORMAT_WTRIG(1); 75362306a36Sopenharmony_ci if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) { 75462306a36Sopenharmony_ci tmp = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL); 75562306a36Sopenharmony_ci tmp |= S_007408_HDMI0_AZ_FORMAT_WTRIG_ACK(1); 75662306a36Sopenharmony_ci WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, tmp); 75762306a36Sopenharmony_ci } 75862306a36Sopenharmony_ci } else 75962306a36Sopenharmony_ci rdev->irq.stat_regs.r500.hdmi0_status = 0; 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci if (irqs) { 76262306a36Sopenharmony_ci WREG32(R_000044_GEN_INT_STATUS, irqs); 76362306a36Sopenharmony_ci } 76462306a36Sopenharmony_ci return irqs & irq_mask; 76562306a36Sopenharmony_ci} 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_civoid rs600_irq_disable(struct radeon_device *rdev) 76862306a36Sopenharmony_ci{ 76962306a36Sopenharmony_ci u32 hdmi0 = RREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL) & 77062306a36Sopenharmony_ci ~S_007408_HDMI0_AZ_FORMAT_WTRIG_MASK(1); 77162306a36Sopenharmony_ci WREG32(R_007408_HDMI0_AUDIO_PACKET_CONTROL, hdmi0); 77262306a36Sopenharmony_ci WREG32(R_000040_GEN_INT_CNTL, 0); 77362306a36Sopenharmony_ci WREG32(R_006540_DxMODE_INT_MASK, 0); 77462306a36Sopenharmony_ci /* Wait and acknowledge irq */ 77562306a36Sopenharmony_ci mdelay(1); 77662306a36Sopenharmony_ci rs600_irq_ack(rdev); 77762306a36Sopenharmony_ci} 77862306a36Sopenharmony_ci 77962306a36Sopenharmony_ciint rs600_irq_process(struct radeon_device *rdev) 78062306a36Sopenharmony_ci{ 78162306a36Sopenharmony_ci u32 status, msi_rearm; 78262306a36Sopenharmony_ci bool queue_hotplug = false; 78362306a36Sopenharmony_ci bool queue_hdmi = false; 78462306a36Sopenharmony_ci 78562306a36Sopenharmony_ci status = rs600_irq_ack(rdev); 78662306a36Sopenharmony_ci if (!status && 78762306a36Sopenharmony_ci !rdev->irq.stat_regs.r500.disp_int && 78862306a36Sopenharmony_ci !rdev->irq.stat_regs.r500.hdmi0_status) { 78962306a36Sopenharmony_ci return IRQ_NONE; 79062306a36Sopenharmony_ci } 79162306a36Sopenharmony_ci while (status || 79262306a36Sopenharmony_ci rdev->irq.stat_regs.r500.disp_int || 79362306a36Sopenharmony_ci rdev->irq.stat_regs.r500.hdmi0_status) { 79462306a36Sopenharmony_ci /* SW interrupt */ 79562306a36Sopenharmony_ci if (G_000044_SW_INT(status)) { 79662306a36Sopenharmony_ci radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX); 79762306a36Sopenharmony_ci } 79862306a36Sopenharmony_ci /* Vertical blank interrupts */ 79962306a36Sopenharmony_ci if (G_007EDC_LB_D1_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 80062306a36Sopenharmony_ci if (rdev->irq.crtc_vblank_int[0]) { 80162306a36Sopenharmony_ci drm_handle_vblank(rdev->ddev, 0); 80262306a36Sopenharmony_ci rdev->pm.vblank_sync = true; 80362306a36Sopenharmony_ci wake_up(&rdev->irq.vblank_queue); 80462306a36Sopenharmony_ci } 80562306a36Sopenharmony_ci if (atomic_read(&rdev->irq.pflip[0])) 80662306a36Sopenharmony_ci radeon_crtc_handle_vblank(rdev, 0); 80762306a36Sopenharmony_ci } 80862306a36Sopenharmony_ci if (G_007EDC_LB_D2_VBLANK_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 80962306a36Sopenharmony_ci if (rdev->irq.crtc_vblank_int[1]) { 81062306a36Sopenharmony_ci drm_handle_vblank(rdev->ddev, 1); 81162306a36Sopenharmony_ci rdev->pm.vblank_sync = true; 81262306a36Sopenharmony_ci wake_up(&rdev->irq.vblank_queue); 81362306a36Sopenharmony_ci } 81462306a36Sopenharmony_ci if (atomic_read(&rdev->irq.pflip[1])) 81562306a36Sopenharmony_ci radeon_crtc_handle_vblank(rdev, 1); 81662306a36Sopenharmony_ci } 81762306a36Sopenharmony_ci if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 81862306a36Sopenharmony_ci queue_hotplug = true; 81962306a36Sopenharmony_ci DRM_DEBUG("HPD1\n"); 82062306a36Sopenharmony_ci } 82162306a36Sopenharmony_ci if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(rdev->irq.stat_regs.r500.disp_int)) { 82262306a36Sopenharmony_ci queue_hotplug = true; 82362306a36Sopenharmony_ci DRM_DEBUG("HPD2\n"); 82462306a36Sopenharmony_ci } 82562306a36Sopenharmony_ci if (G_007404_HDMI0_AZ_FORMAT_WTRIG(rdev->irq.stat_regs.r500.hdmi0_status)) { 82662306a36Sopenharmony_ci queue_hdmi = true; 82762306a36Sopenharmony_ci DRM_DEBUG("HDMI0\n"); 82862306a36Sopenharmony_ci } 82962306a36Sopenharmony_ci status = rs600_irq_ack(rdev); 83062306a36Sopenharmony_ci } 83162306a36Sopenharmony_ci if (queue_hotplug) 83262306a36Sopenharmony_ci schedule_delayed_work(&rdev->hotplug_work, 0); 83362306a36Sopenharmony_ci if (queue_hdmi) 83462306a36Sopenharmony_ci schedule_work(&rdev->audio_work); 83562306a36Sopenharmony_ci if (rdev->msi_enabled) { 83662306a36Sopenharmony_ci switch (rdev->family) { 83762306a36Sopenharmony_ci case CHIP_RS600: 83862306a36Sopenharmony_ci case CHIP_RS690: 83962306a36Sopenharmony_ci case CHIP_RS740: 84062306a36Sopenharmony_ci msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM; 84162306a36Sopenharmony_ci WREG32(RADEON_BUS_CNTL, msi_rearm); 84262306a36Sopenharmony_ci WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM); 84362306a36Sopenharmony_ci break; 84462306a36Sopenharmony_ci default: 84562306a36Sopenharmony_ci WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN); 84662306a36Sopenharmony_ci break; 84762306a36Sopenharmony_ci } 84862306a36Sopenharmony_ci } 84962306a36Sopenharmony_ci return IRQ_HANDLED; 85062306a36Sopenharmony_ci} 85162306a36Sopenharmony_ci 85262306a36Sopenharmony_ciu32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc) 85362306a36Sopenharmony_ci{ 85462306a36Sopenharmony_ci if (crtc == 0) 85562306a36Sopenharmony_ci return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT); 85662306a36Sopenharmony_ci else 85762306a36Sopenharmony_ci return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT); 85862306a36Sopenharmony_ci} 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_ciint rs600_mc_wait_for_idle(struct radeon_device *rdev) 86162306a36Sopenharmony_ci{ 86262306a36Sopenharmony_ci unsigned i; 86362306a36Sopenharmony_ci 86462306a36Sopenharmony_ci for (i = 0; i < rdev->usec_timeout; i++) { 86562306a36Sopenharmony_ci if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS))) 86662306a36Sopenharmony_ci return 0; 86762306a36Sopenharmony_ci udelay(1); 86862306a36Sopenharmony_ci } 86962306a36Sopenharmony_ci return -1; 87062306a36Sopenharmony_ci} 87162306a36Sopenharmony_ci 87262306a36Sopenharmony_cistatic void rs600_gpu_init(struct radeon_device *rdev) 87362306a36Sopenharmony_ci{ 87462306a36Sopenharmony_ci r420_pipes_init(rdev); 87562306a36Sopenharmony_ci /* Wait for mc idle */ 87662306a36Sopenharmony_ci if (rs600_mc_wait_for_idle(rdev)) 87762306a36Sopenharmony_ci dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n"); 87862306a36Sopenharmony_ci} 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_cistatic void rs600_mc_init(struct radeon_device *rdev) 88162306a36Sopenharmony_ci{ 88262306a36Sopenharmony_ci u64 base; 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_ci rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0); 88562306a36Sopenharmony_ci rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0); 88662306a36Sopenharmony_ci rdev->mc.vram_is_ddr = true; 88762306a36Sopenharmony_ci rdev->mc.vram_width = 128; 88862306a36Sopenharmony_ci rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 88962306a36Sopenharmony_ci rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 89062306a36Sopenharmony_ci rdev->mc.visible_vram_size = rdev->mc.aper_size; 89162306a36Sopenharmony_ci rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev); 89262306a36Sopenharmony_ci base = RREG32_MC(R_000004_MC_FB_LOCATION); 89362306a36Sopenharmony_ci base = G_000004_MC_FB_START(base) << 16; 89462306a36Sopenharmony_ci radeon_vram_location(rdev, &rdev->mc, base); 89562306a36Sopenharmony_ci rdev->mc.gtt_base_align = 0; 89662306a36Sopenharmony_ci radeon_gtt_location(rdev, &rdev->mc); 89762306a36Sopenharmony_ci radeon_update_bandwidth_info(rdev); 89862306a36Sopenharmony_ci} 89962306a36Sopenharmony_ci 90062306a36Sopenharmony_civoid rs600_bandwidth_update(struct radeon_device *rdev) 90162306a36Sopenharmony_ci{ 90262306a36Sopenharmony_ci struct drm_display_mode *mode0 = NULL; 90362306a36Sopenharmony_ci struct drm_display_mode *mode1 = NULL; 90462306a36Sopenharmony_ci u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt; 90562306a36Sopenharmony_ci /* FIXME: implement full support */ 90662306a36Sopenharmony_ci 90762306a36Sopenharmony_ci if (!rdev->mode_info.mode_config_initialized) 90862306a36Sopenharmony_ci return; 90962306a36Sopenharmony_ci 91062306a36Sopenharmony_ci radeon_update_display_priority(rdev); 91162306a36Sopenharmony_ci 91262306a36Sopenharmony_ci if (rdev->mode_info.crtcs[0]->base.enabled) 91362306a36Sopenharmony_ci mode0 = &rdev->mode_info.crtcs[0]->base.mode; 91462306a36Sopenharmony_ci if (rdev->mode_info.crtcs[1]->base.enabled) 91562306a36Sopenharmony_ci mode1 = &rdev->mode_info.crtcs[1]->base.mode; 91662306a36Sopenharmony_ci 91762306a36Sopenharmony_ci rs690_line_buffer_adjust(rdev, mode0, mode1); 91862306a36Sopenharmony_ci 91962306a36Sopenharmony_ci if (rdev->disp_priority == 2) { 92062306a36Sopenharmony_ci d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT); 92162306a36Sopenharmony_ci d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT); 92262306a36Sopenharmony_ci d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1); 92362306a36Sopenharmony_ci d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1); 92462306a36Sopenharmony_ci WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt); 92562306a36Sopenharmony_ci WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt); 92662306a36Sopenharmony_ci WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt); 92762306a36Sopenharmony_ci WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt); 92862306a36Sopenharmony_ci } 92962306a36Sopenharmony_ci} 93062306a36Sopenharmony_ci 93162306a36Sopenharmony_ciuint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg) 93262306a36Sopenharmony_ci{ 93362306a36Sopenharmony_ci unsigned long flags; 93462306a36Sopenharmony_ci u32 r; 93562306a36Sopenharmony_ci 93662306a36Sopenharmony_ci spin_lock_irqsave(&rdev->mc_idx_lock, flags); 93762306a36Sopenharmony_ci WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) | 93862306a36Sopenharmony_ci S_000070_MC_IND_CITF_ARB0(1)); 93962306a36Sopenharmony_ci r = RREG32(R_000074_MC_IND_DATA); 94062306a36Sopenharmony_ci spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 94162306a36Sopenharmony_ci return r; 94262306a36Sopenharmony_ci} 94362306a36Sopenharmony_ci 94462306a36Sopenharmony_civoid rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 94562306a36Sopenharmony_ci{ 94662306a36Sopenharmony_ci unsigned long flags; 94762306a36Sopenharmony_ci 94862306a36Sopenharmony_ci spin_lock_irqsave(&rdev->mc_idx_lock, flags); 94962306a36Sopenharmony_ci WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) | 95062306a36Sopenharmony_ci S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1)); 95162306a36Sopenharmony_ci WREG32(R_000074_MC_IND_DATA, v); 95262306a36Sopenharmony_ci spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 95362306a36Sopenharmony_ci} 95462306a36Sopenharmony_ci 95562306a36Sopenharmony_civoid rs600_set_safe_registers(struct radeon_device *rdev) 95662306a36Sopenharmony_ci{ 95762306a36Sopenharmony_ci rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm; 95862306a36Sopenharmony_ci rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm); 95962306a36Sopenharmony_ci} 96062306a36Sopenharmony_ci 96162306a36Sopenharmony_cistatic void rs600_mc_program(struct radeon_device *rdev) 96262306a36Sopenharmony_ci{ 96362306a36Sopenharmony_ci struct rv515_mc_save save; 96462306a36Sopenharmony_ci 96562306a36Sopenharmony_ci /* Stops all mc clients */ 96662306a36Sopenharmony_ci rv515_mc_stop(rdev, &save); 96762306a36Sopenharmony_ci 96862306a36Sopenharmony_ci /* Wait for mc idle */ 96962306a36Sopenharmony_ci if (rs600_mc_wait_for_idle(rdev)) 97062306a36Sopenharmony_ci dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n"); 97162306a36Sopenharmony_ci 97262306a36Sopenharmony_ci /* FIXME: What does AGP means for such chipset ? */ 97362306a36Sopenharmony_ci WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF); 97462306a36Sopenharmony_ci WREG32_MC(R_000006_AGP_BASE, 0); 97562306a36Sopenharmony_ci WREG32_MC(R_000007_AGP_BASE_2, 0); 97662306a36Sopenharmony_ci /* Program MC */ 97762306a36Sopenharmony_ci WREG32_MC(R_000004_MC_FB_LOCATION, 97862306a36Sopenharmony_ci S_000004_MC_FB_START(rdev->mc.vram_start >> 16) | 97962306a36Sopenharmony_ci S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16)); 98062306a36Sopenharmony_ci WREG32(R_000134_HDP_FB_LOCATION, 98162306a36Sopenharmony_ci S_000134_HDP_FB_START(rdev->mc.vram_start >> 16)); 98262306a36Sopenharmony_ci 98362306a36Sopenharmony_ci rv515_mc_resume(rdev, &save); 98462306a36Sopenharmony_ci} 98562306a36Sopenharmony_ci 98662306a36Sopenharmony_cistatic int rs600_startup(struct radeon_device *rdev) 98762306a36Sopenharmony_ci{ 98862306a36Sopenharmony_ci int r; 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci rs600_mc_program(rdev); 99162306a36Sopenharmony_ci /* Resume clock */ 99262306a36Sopenharmony_ci rv515_clock_startup(rdev); 99362306a36Sopenharmony_ci /* Initialize GPU configuration (# pipes, ...) */ 99462306a36Sopenharmony_ci rs600_gpu_init(rdev); 99562306a36Sopenharmony_ci /* Initialize GART (initialize after TTM so we can allocate 99662306a36Sopenharmony_ci * memory through TTM but finalize after TTM) */ 99762306a36Sopenharmony_ci r = rs600_gart_enable(rdev); 99862306a36Sopenharmony_ci if (r) 99962306a36Sopenharmony_ci return r; 100062306a36Sopenharmony_ci 100162306a36Sopenharmony_ci /* allocate wb buffer */ 100262306a36Sopenharmony_ci r = radeon_wb_init(rdev); 100362306a36Sopenharmony_ci if (r) 100462306a36Sopenharmony_ci return r; 100562306a36Sopenharmony_ci 100662306a36Sopenharmony_ci r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 100762306a36Sopenharmony_ci if (r) { 100862306a36Sopenharmony_ci dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 100962306a36Sopenharmony_ci return r; 101062306a36Sopenharmony_ci } 101162306a36Sopenharmony_ci 101262306a36Sopenharmony_ci /* Enable IRQ */ 101362306a36Sopenharmony_ci if (!rdev->irq.installed) { 101462306a36Sopenharmony_ci r = radeon_irq_kms_init(rdev); 101562306a36Sopenharmony_ci if (r) 101662306a36Sopenharmony_ci return r; 101762306a36Sopenharmony_ci } 101862306a36Sopenharmony_ci 101962306a36Sopenharmony_ci rs600_irq_set(rdev); 102062306a36Sopenharmony_ci rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 102162306a36Sopenharmony_ci /* 1M ring buffer */ 102262306a36Sopenharmony_ci r = r100_cp_init(rdev, 1024 * 1024); 102362306a36Sopenharmony_ci if (r) { 102462306a36Sopenharmony_ci dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 102562306a36Sopenharmony_ci return r; 102662306a36Sopenharmony_ci } 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci r = radeon_ib_pool_init(rdev); 102962306a36Sopenharmony_ci if (r) { 103062306a36Sopenharmony_ci dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 103162306a36Sopenharmony_ci return r; 103262306a36Sopenharmony_ci } 103362306a36Sopenharmony_ci 103462306a36Sopenharmony_ci r = radeon_audio_init(rdev); 103562306a36Sopenharmony_ci if (r) { 103662306a36Sopenharmony_ci dev_err(rdev->dev, "failed initializing audio\n"); 103762306a36Sopenharmony_ci return r; 103862306a36Sopenharmony_ci } 103962306a36Sopenharmony_ci 104062306a36Sopenharmony_ci return 0; 104162306a36Sopenharmony_ci} 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_ciint rs600_resume(struct radeon_device *rdev) 104462306a36Sopenharmony_ci{ 104562306a36Sopenharmony_ci int r; 104662306a36Sopenharmony_ci 104762306a36Sopenharmony_ci /* Make sur GART are not working */ 104862306a36Sopenharmony_ci rs600_gart_disable(rdev); 104962306a36Sopenharmony_ci /* Resume clock before doing reset */ 105062306a36Sopenharmony_ci rv515_clock_startup(rdev); 105162306a36Sopenharmony_ci /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 105262306a36Sopenharmony_ci if (radeon_asic_reset(rdev)) { 105362306a36Sopenharmony_ci dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 105462306a36Sopenharmony_ci RREG32(R_000E40_RBBM_STATUS), 105562306a36Sopenharmony_ci RREG32(R_0007C0_CP_STAT)); 105662306a36Sopenharmony_ci } 105762306a36Sopenharmony_ci /* post */ 105862306a36Sopenharmony_ci atom_asic_init(rdev->mode_info.atom_context); 105962306a36Sopenharmony_ci /* Resume clock after posting */ 106062306a36Sopenharmony_ci rv515_clock_startup(rdev); 106162306a36Sopenharmony_ci /* Initialize surface registers */ 106262306a36Sopenharmony_ci radeon_surface_init(rdev); 106362306a36Sopenharmony_ci 106462306a36Sopenharmony_ci rdev->accel_working = true; 106562306a36Sopenharmony_ci r = rs600_startup(rdev); 106662306a36Sopenharmony_ci if (r) { 106762306a36Sopenharmony_ci rdev->accel_working = false; 106862306a36Sopenharmony_ci } 106962306a36Sopenharmony_ci return r; 107062306a36Sopenharmony_ci} 107162306a36Sopenharmony_ci 107262306a36Sopenharmony_ciint rs600_suspend(struct radeon_device *rdev) 107362306a36Sopenharmony_ci{ 107462306a36Sopenharmony_ci radeon_pm_suspend(rdev); 107562306a36Sopenharmony_ci radeon_audio_fini(rdev); 107662306a36Sopenharmony_ci r100_cp_disable(rdev); 107762306a36Sopenharmony_ci radeon_wb_disable(rdev); 107862306a36Sopenharmony_ci rs600_irq_disable(rdev); 107962306a36Sopenharmony_ci rs600_gart_disable(rdev); 108062306a36Sopenharmony_ci return 0; 108162306a36Sopenharmony_ci} 108262306a36Sopenharmony_ci 108362306a36Sopenharmony_civoid rs600_fini(struct radeon_device *rdev) 108462306a36Sopenharmony_ci{ 108562306a36Sopenharmony_ci radeon_pm_fini(rdev); 108662306a36Sopenharmony_ci radeon_audio_fini(rdev); 108762306a36Sopenharmony_ci r100_cp_fini(rdev); 108862306a36Sopenharmony_ci radeon_wb_fini(rdev); 108962306a36Sopenharmony_ci radeon_ib_pool_fini(rdev); 109062306a36Sopenharmony_ci radeon_gem_fini(rdev); 109162306a36Sopenharmony_ci rs600_gart_fini(rdev); 109262306a36Sopenharmony_ci radeon_irq_kms_fini(rdev); 109362306a36Sopenharmony_ci radeon_fence_driver_fini(rdev); 109462306a36Sopenharmony_ci radeon_bo_fini(rdev); 109562306a36Sopenharmony_ci radeon_atombios_fini(rdev); 109662306a36Sopenharmony_ci kfree(rdev->bios); 109762306a36Sopenharmony_ci rdev->bios = NULL; 109862306a36Sopenharmony_ci} 109962306a36Sopenharmony_ci 110062306a36Sopenharmony_ciint rs600_init(struct radeon_device *rdev) 110162306a36Sopenharmony_ci{ 110262306a36Sopenharmony_ci int r; 110362306a36Sopenharmony_ci 110462306a36Sopenharmony_ci /* Disable VGA */ 110562306a36Sopenharmony_ci rv515_vga_render_disable(rdev); 110662306a36Sopenharmony_ci /* Initialize scratch registers */ 110762306a36Sopenharmony_ci radeon_scratch_init(rdev); 110862306a36Sopenharmony_ci /* Initialize surface registers */ 110962306a36Sopenharmony_ci radeon_surface_init(rdev); 111062306a36Sopenharmony_ci /* restore some register to sane defaults */ 111162306a36Sopenharmony_ci r100_restore_sanity(rdev); 111262306a36Sopenharmony_ci /* BIOS */ 111362306a36Sopenharmony_ci if (!radeon_get_bios(rdev)) { 111462306a36Sopenharmony_ci if (ASIC_IS_AVIVO(rdev)) 111562306a36Sopenharmony_ci return -EINVAL; 111662306a36Sopenharmony_ci } 111762306a36Sopenharmony_ci if (rdev->is_atom_bios) { 111862306a36Sopenharmony_ci r = radeon_atombios_init(rdev); 111962306a36Sopenharmony_ci if (r) 112062306a36Sopenharmony_ci return r; 112162306a36Sopenharmony_ci } else { 112262306a36Sopenharmony_ci dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n"); 112362306a36Sopenharmony_ci return -EINVAL; 112462306a36Sopenharmony_ci } 112562306a36Sopenharmony_ci /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 112662306a36Sopenharmony_ci if (radeon_asic_reset(rdev)) { 112762306a36Sopenharmony_ci dev_warn(rdev->dev, 112862306a36Sopenharmony_ci "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 112962306a36Sopenharmony_ci RREG32(R_000E40_RBBM_STATUS), 113062306a36Sopenharmony_ci RREG32(R_0007C0_CP_STAT)); 113162306a36Sopenharmony_ci } 113262306a36Sopenharmony_ci /* check if cards are posted or not */ 113362306a36Sopenharmony_ci if (radeon_boot_test_post_card(rdev) == false) 113462306a36Sopenharmony_ci return -EINVAL; 113562306a36Sopenharmony_ci 113662306a36Sopenharmony_ci /* Initialize clocks */ 113762306a36Sopenharmony_ci radeon_get_clock_info(rdev->ddev); 113862306a36Sopenharmony_ci /* initialize memory controller */ 113962306a36Sopenharmony_ci rs600_mc_init(rdev); 114062306a36Sopenharmony_ci r100_debugfs_rbbm_init(rdev); 114162306a36Sopenharmony_ci /* Fence driver */ 114262306a36Sopenharmony_ci radeon_fence_driver_init(rdev); 114362306a36Sopenharmony_ci /* Memory manager */ 114462306a36Sopenharmony_ci r = radeon_bo_init(rdev); 114562306a36Sopenharmony_ci if (r) 114662306a36Sopenharmony_ci return r; 114762306a36Sopenharmony_ci r = rs600_gart_init(rdev); 114862306a36Sopenharmony_ci if (r) 114962306a36Sopenharmony_ci return r; 115062306a36Sopenharmony_ci rs600_set_safe_registers(rdev); 115162306a36Sopenharmony_ci 115262306a36Sopenharmony_ci /* Initialize power management */ 115362306a36Sopenharmony_ci radeon_pm_init(rdev); 115462306a36Sopenharmony_ci 115562306a36Sopenharmony_ci rdev->accel_working = true; 115662306a36Sopenharmony_ci r = rs600_startup(rdev); 115762306a36Sopenharmony_ci if (r) { 115862306a36Sopenharmony_ci /* Somethings want wront with the accel init stop accel */ 115962306a36Sopenharmony_ci dev_err(rdev->dev, "Disabling GPU acceleration\n"); 116062306a36Sopenharmony_ci r100_cp_fini(rdev); 116162306a36Sopenharmony_ci radeon_wb_fini(rdev); 116262306a36Sopenharmony_ci radeon_ib_pool_fini(rdev); 116362306a36Sopenharmony_ci rs600_gart_fini(rdev); 116462306a36Sopenharmony_ci radeon_irq_kms_fini(rdev); 116562306a36Sopenharmony_ci rdev->accel_working = false; 116662306a36Sopenharmony_ci } 116762306a36Sopenharmony_ci return 0; 116862306a36Sopenharmony_ci} 1169