162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2008 Jerome Glisse.
362306a36Sopenharmony_ci * All Rights Reserved.
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
662306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
762306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
862306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
962306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
1062306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1162306a36Sopenharmony_ci *
1262306a36Sopenharmony_ci * The above copyright notice and this permission notice (including the next
1362306a36Sopenharmony_ci * paragraph) shall be included in all copies or substantial portions of the
1462306a36Sopenharmony_ci * Software.
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1762306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1862306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1962306a36Sopenharmony_ci * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
2062306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2162306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
2262306a36Sopenharmony_ci * DEALINGS IN THE SOFTWARE.
2362306a36Sopenharmony_ci *
2462306a36Sopenharmony_ci * Authors:
2562306a36Sopenharmony_ci *    Jerome Glisse <glisse@freedesktop.org>
2662306a36Sopenharmony_ci */
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#include <linux/list_sort.h>
2962306a36Sopenharmony_ci#include <linux/pci.h>
3062306a36Sopenharmony_ci#include <linux/uaccess.h>
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#include <drm/drm_device.h>
3362306a36Sopenharmony_ci#include <drm/drm_file.h>
3462306a36Sopenharmony_ci#include <drm/radeon_drm.h>
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#include "radeon.h"
3762306a36Sopenharmony_ci#include "radeon_reg.h"
3862306a36Sopenharmony_ci#include "radeon_trace.h"
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci#define RADEON_CS_MAX_PRIORITY		32u
4162306a36Sopenharmony_ci#define RADEON_CS_NUM_BUCKETS		(RADEON_CS_MAX_PRIORITY + 1)
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci/* This is based on the bucket sort with O(n) time complexity.
4462306a36Sopenharmony_ci * An item with priority "i" is added to bucket[i]. The lists are then
4562306a36Sopenharmony_ci * concatenated in descending order.
4662306a36Sopenharmony_ci */
4762306a36Sopenharmony_cistruct radeon_cs_buckets {
4862306a36Sopenharmony_ci	struct list_head bucket[RADEON_CS_NUM_BUCKETS];
4962306a36Sopenharmony_ci};
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic void radeon_cs_buckets_init(struct radeon_cs_buckets *b)
5262306a36Sopenharmony_ci{
5362306a36Sopenharmony_ci	unsigned i;
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci	for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++)
5662306a36Sopenharmony_ci		INIT_LIST_HEAD(&b->bucket[i]);
5762306a36Sopenharmony_ci}
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_cistatic void radeon_cs_buckets_add(struct radeon_cs_buckets *b,
6062306a36Sopenharmony_ci				  struct list_head *item, unsigned priority)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	/* Since buffers which appear sooner in the relocation list are
6362306a36Sopenharmony_ci	 * likely to be used more often than buffers which appear later
6462306a36Sopenharmony_ci	 * in the list, the sort mustn't change the ordering of buffers
6562306a36Sopenharmony_ci	 * with the same priority, i.e. it must be stable.
6662306a36Sopenharmony_ci	 */
6762306a36Sopenharmony_ci	list_add_tail(item, &b->bucket[min(priority, RADEON_CS_MAX_PRIORITY)]);
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_cistatic void radeon_cs_buckets_get_list(struct radeon_cs_buckets *b,
7162306a36Sopenharmony_ci				       struct list_head *out_list)
7262306a36Sopenharmony_ci{
7362306a36Sopenharmony_ci	unsigned i;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	/* Connect the sorted buckets in the output list. */
7662306a36Sopenharmony_ci	for (i = 0; i < RADEON_CS_NUM_BUCKETS; i++) {
7762306a36Sopenharmony_ci		list_splice(&b->bucket[i], out_list);
7862306a36Sopenharmony_ci	}
7962306a36Sopenharmony_ci}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic int radeon_cs_parser_relocs(struct radeon_cs_parser *p)
8262306a36Sopenharmony_ci{
8362306a36Sopenharmony_ci	struct radeon_cs_chunk *chunk;
8462306a36Sopenharmony_ci	struct radeon_cs_buckets buckets;
8562306a36Sopenharmony_ci	unsigned i;
8662306a36Sopenharmony_ci	bool need_mmap_lock = false;
8762306a36Sopenharmony_ci	int r;
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci	if (p->chunk_relocs == NULL) {
9062306a36Sopenharmony_ci		return 0;
9162306a36Sopenharmony_ci	}
9262306a36Sopenharmony_ci	chunk = p->chunk_relocs;
9362306a36Sopenharmony_ci	p->dma_reloc_idx = 0;
9462306a36Sopenharmony_ci	/* FIXME: we assume that each relocs use 4 dwords */
9562306a36Sopenharmony_ci	p->nrelocs = chunk->length_dw / 4;
9662306a36Sopenharmony_ci	p->relocs = kvcalloc(p->nrelocs, sizeof(struct radeon_bo_list),
9762306a36Sopenharmony_ci			GFP_KERNEL);
9862306a36Sopenharmony_ci	if (p->relocs == NULL) {
9962306a36Sopenharmony_ci		return -ENOMEM;
10062306a36Sopenharmony_ci	}
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	radeon_cs_buckets_init(&buckets);
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	for (i = 0; i < p->nrelocs; i++) {
10562306a36Sopenharmony_ci		struct drm_radeon_cs_reloc *r;
10662306a36Sopenharmony_ci		struct drm_gem_object *gobj;
10762306a36Sopenharmony_ci		unsigned priority;
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci		r = (struct drm_radeon_cs_reloc *)&chunk->kdata[i*4];
11062306a36Sopenharmony_ci		gobj = drm_gem_object_lookup(p->filp, r->handle);
11162306a36Sopenharmony_ci		if (gobj == NULL) {
11262306a36Sopenharmony_ci			DRM_ERROR("gem object lookup failed 0x%x\n",
11362306a36Sopenharmony_ci				  r->handle);
11462306a36Sopenharmony_ci			return -ENOENT;
11562306a36Sopenharmony_ci		}
11662306a36Sopenharmony_ci		p->relocs[i].robj = gem_to_radeon_bo(gobj);
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci		/* The userspace buffer priorities are from 0 to 15. A higher
11962306a36Sopenharmony_ci		 * number means the buffer is more important.
12062306a36Sopenharmony_ci		 * Also, the buffers used for write have a higher priority than
12162306a36Sopenharmony_ci		 * the buffers used for read only, which doubles the range
12262306a36Sopenharmony_ci		 * to 0 to 31. 32 is reserved for the kernel driver.
12362306a36Sopenharmony_ci		 */
12462306a36Sopenharmony_ci		priority = (r->flags & RADEON_RELOC_PRIO_MASK) * 2
12562306a36Sopenharmony_ci			   + !!r->write_domain;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci		/* The first reloc of an UVD job is the msg and that must be in
12862306a36Sopenharmony_ci		 * VRAM, the second reloc is the DPB and for WMV that must be in
12962306a36Sopenharmony_ci		 * VRAM as well. Also put everything into VRAM on AGP cards and older
13062306a36Sopenharmony_ci		 * IGP chips to avoid image corruptions
13162306a36Sopenharmony_ci		 */
13262306a36Sopenharmony_ci		if (p->ring == R600_RING_TYPE_UVD_INDEX &&
13362306a36Sopenharmony_ci		    (i <= 0 || pci_find_capability(p->rdev->pdev, PCI_CAP_ID_AGP) ||
13462306a36Sopenharmony_ci		     p->rdev->family == CHIP_RS780 ||
13562306a36Sopenharmony_ci		     p->rdev->family == CHIP_RS880)) {
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci			/* TODO: is this still needed for NI+ ? */
13862306a36Sopenharmony_ci			p->relocs[i].preferred_domains =
13962306a36Sopenharmony_ci				RADEON_GEM_DOMAIN_VRAM;
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci			p->relocs[i].allowed_domains =
14262306a36Sopenharmony_ci				RADEON_GEM_DOMAIN_VRAM;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci			/* prioritize this over any other relocation */
14562306a36Sopenharmony_ci			priority = RADEON_CS_MAX_PRIORITY;
14662306a36Sopenharmony_ci		} else {
14762306a36Sopenharmony_ci			uint32_t domain = r->write_domain ?
14862306a36Sopenharmony_ci				r->write_domain : r->read_domains;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci			if (domain & RADEON_GEM_DOMAIN_CPU) {
15162306a36Sopenharmony_ci				DRM_ERROR("RADEON_GEM_DOMAIN_CPU is not valid "
15262306a36Sopenharmony_ci					  "for command submission\n");
15362306a36Sopenharmony_ci				return -EINVAL;
15462306a36Sopenharmony_ci			}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci			p->relocs[i].preferred_domains = domain;
15762306a36Sopenharmony_ci			if (domain == RADEON_GEM_DOMAIN_VRAM)
15862306a36Sopenharmony_ci				domain |= RADEON_GEM_DOMAIN_GTT;
15962306a36Sopenharmony_ci			p->relocs[i].allowed_domains = domain;
16062306a36Sopenharmony_ci		}
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci		if (radeon_ttm_tt_has_userptr(p->rdev, p->relocs[i].robj->tbo.ttm)) {
16362306a36Sopenharmony_ci			uint32_t domain = p->relocs[i].preferred_domains;
16462306a36Sopenharmony_ci			if (!(domain & RADEON_GEM_DOMAIN_GTT)) {
16562306a36Sopenharmony_ci				DRM_ERROR("Only RADEON_GEM_DOMAIN_GTT is "
16662306a36Sopenharmony_ci					  "allowed for userptr BOs\n");
16762306a36Sopenharmony_ci				return -EINVAL;
16862306a36Sopenharmony_ci			}
16962306a36Sopenharmony_ci			need_mmap_lock = true;
17062306a36Sopenharmony_ci			domain = RADEON_GEM_DOMAIN_GTT;
17162306a36Sopenharmony_ci			p->relocs[i].preferred_domains = domain;
17262306a36Sopenharmony_ci			p->relocs[i].allowed_domains = domain;
17362306a36Sopenharmony_ci		}
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci		/* Objects shared as dma-bufs cannot be moved to VRAM */
17662306a36Sopenharmony_ci		if (p->relocs[i].robj->prime_shared_count) {
17762306a36Sopenharmony_ci			p->relocs[i].allowed_domains &= ~RADEON_GEM_DOMAIN_VRAM;
17862306a36Sopenharmony_ci			if (!p->relocs[i].allowed_domains) {
17962306a36Sopenharmony_ci				DRM_ERROR("BO associated with dma-buf cannot "
18062306a36Sopenharmony_ci					  "be moved to VRAM\n");
18162306a36Sopenharmony_ci				return -EINVAL;
18262306a36Sopenharmony_ci			}
18362306a36Sopenharmony_ci		}
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci		p->relocs[i].tv.bo = &p->relocs[i].robj->tbo;
18662306a36Sopenharmony_ci		p->relocs[i].tv.num_shared = !r->write_domain;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci		radeon_cs_buckets_add(&buckets, &p->relocs[i].tv.head,
18962306a36Sopenharmony_ci				      priority);
19062306a36Sopenharmony_ci	}
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	radeon_cs_buckets_get_list(&buckets, &p->validated);
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci	if (p->cs_flags & RADEON_CS_USE_VM)
19562306a36Sopenharmony_ci		p->vm_bos = radeon_vm_get_bos(p->rdev, p->ib.vm,
19662306a36Sopenharmony_ci					      &p->validated);
19762306a36Sopenharmony_ci	if (need_mmap_lock)
19862306a36Sopenharmony_ci		mmap_read_lock(current->mm);
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci	r = radeon_bo_list_validate(p->rdev, &p->ticket, &p->validated, p->ring);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	if (need_mmap_lock)
20362306a36Sopenharmony_ci		mmap_read_unlock(current->mm);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	return r;
20662306a36Sopenharmony_ci}
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_cistatic int radeon_cs_get_ring(struct radeon_cs_parser *p, u32 ring, s32 priority)
20962306a36Sopenharmony_ci{
21062306a36Sopenharmony_ci	p->priority = priority;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	switch (ring) {
21362306a36Sopenharmony_ci	default:
21462306a36Sopenharmony_ci		DRM_ERROR("unknown ring id: %d\n", ring);
21562306a36Sopenharmony_ci		return -EINVAL;
21662306a36Sopenharmony_ci	case RADEON_CS_RING_GFX:
21762306a36Sopenharmony_ci		p->ring = RADEON_RING_TYPE_GFX_INDEX;
21862306a36Sopenharmony_ci		break;
21962306a36Sopenharmony_ci	case RADEON_CS_RING_COMPUTE:
22062306a36Sopenharmony_ci		if (p->rdev->family >= CHIP_TAHITI) {
22162306a36Sopenharmony_ci			if (p->priority > 0)
22262306a36Sopenharmony_ci				p->ring = CAYMAN_RING_TYPE_CP1_INDEX;
22362306a36Sopenharmony_ci			else
22462306a36Sopenharmony_ci				p->ring = CAYMAN_RING_TYPE_CP2_INDEX;
22562306a36Sopenharmony_ci		} else
22662306a36Sopenharmony_ci			p->ring = RADEON_RING_TYPE_GFX_INDEX;
22762306a36Sopenharmony_ci		break;
22862306a36Sopenharmony_ci	case RADEON_CS_RING_DMA:
22962306a36Sopenharmony_ci		if (p->rdev->family >= CHIP_CAYMAN) {
23062306a36Sopenharmony_ci			if (p->priority > 0)
23162306a36Sopenharmony_ci				p->ring = R600_RING_TYPE_DMA_INDEX;
23262306a36Sopenharmony_ci			else
23362306a36Sopenharmony_ci				p->ring = CAYMAN_RING_TYPE_DMA1_INDEX;
23462306a36Sopenharmony_ci		} else if (p->rdev->family >= CHIP_RV770) {
23562306a36Sopenharmony_ci			p->ring = R600_RING_TYPE_DMA_INDEX;
23662306a36Sopenharmony_ci		} else {
23762306a36Sopenharmony_ci			return -EINVAL;
23862306a36Sopenharmony_ci		}
23962306a36Sopenharmony_ci		break;
24062306a36Sopenharmony_ci	case RADEON_CS_RING_UVD:
24162306a36Sopenharmony_ci		p->ring = R600_RING_TYPE_UVD_INDEX;
24262306a36Sopenharmony_ci		break;
24362306a36Sopenharmony_ci	case RADEON_CS_RING_VCE:
24462306a36Sopenharmony_ci		/* TODO: only use the low priority ring for now */
24562306a36Sopenharmony_ci		p->ring = TN_RING_TYPE_VCE1_INDEX;
24662306a36Sopenharmony_ci		break;
24762306a36Sopenharmony_ci	}
24862306a36Sopenharmony_ci	return 0;
24962306a36Sopenharmony_ci}
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_cistatic int radeon_cs_sync_rings(struct radeon_cs_parser *p)
25262306a36Sopenharmony_ci{
25362306a36Sopenharmony_ci	struct radeon_bo_list *reloc;
25462306a36Sopenharmony_ci	int r;
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	list_for_each_entry(reloc, &p->validated, tv.head) {
25762306a36Sopenharmony_ci		struct dma_resv *resv;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci		resv = reloc->robj->tbo.base.resv;
26062306a36Sopenharmony_ci		r = radeon_sync_resv(p->rdev, &p->ib.sync, resv,
26162306a36Sopenharmony_ci				     reloc->tv.num_shared);
26262306a36Sopenharmony_ci		if (r)
26362306a36Sopenharmony_ci			return r;
26462306a36Sopenharmony_ci	}
26562306a36Sopenharmony_ci	return 0;
26662306a36Sopenharmony_ci}
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci/* XXX: note that this is called from the legacy UMS CS ioctl as well */
26962306a36Sopenharmony_ciint radeon_cs_parser_init(struct radeon_cs_parser *p, void *data)
27062306a36Sopenharmony_ci{
27162306a36Sopenharmony_ci	struct drm_radeon_cs *cs = data;
27262306a36Sopenharmony_ci	uint64_t *chunk_array_ptr;
27362306a36Sopenharmony_ci	u64 size;
27462306a36Sopenharmony_ci	unsigned i;
27562306a36Sopenharmony_ci	u32 ring = RADEON_CS_RING_GFX;
27662306a36Sopenharmony_ci	s32 priority = 0;
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	INIT_LIST_HEAD(&p->validated);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	if (!cs->num_chunks) {
28162306a36Sopenharmony_ci		return 0;
28262306a36Sopenharmony_ci	}
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	/* get chunks */
28562306a36Sopenharmony_ci	p->idx = 0;
28662306a36Sopenharmony_ci	p->ib.sa_bo = NULL;
28762306a36Sopenharmony_ci	p->const_ib.sa_bo = NULL;
28862306a36Sopenharmony_ci	p->chunk_ib = NULL;
28962306a36Sopenharmony_ci	p->chunk_relocs = NULL;
29062306a36Sopenharmony_ci	p->chunk_flags = NULL;
29162306a36Sopenharmony_ci	p->chunk_const_ib = NULL;
29262306a36Sopenharmony_ci	p->chunks_array = kvmalloc_array(cs->num_chunks, sizeof(uint64_t), GFP_KERNEL);
29362306a36Sopenharmony_ci	if (p->chunks_array == NULL) {
29462306a36Sopenharmony_ci		return -ENOMEM;
29562306a36Sopenharmony_ci	}
29662306a36Sopenharmony_ci	chunk_array_ptr = (uint64_t *)(unsigned long)(cs->chunks);
29762306a36Sopenharmony_ci	if (copy_from_user(p->chunks_array, chunk_array_ptr,
29862306a36Sopenharmony_ci			       sizeof(uint64_t)*cs->num_chunks)) {
29962306a36Sopenharmony_ci		return -EFAULT;
30062306a36Sopenharmony_ci	}
30162306a36Sopenharmony_ci	p->cs_flags = 0;
30262306a36Sopenharmony_ci	p->nchunks = cs->num_chunks;
30362306a36Sopenharmony_ci	p->chunks = kvcalloc(p->nchunks, sizeof(struct radeon_cs_chunk), GFP_KERNEL);
30462306a36Sopenharmony_ci	if (p->chunks == NULL) {
30562306a36Sopenharmony_ci		return -ENOMEM;
30662306a36Sopenharmony_ci	}
30762306a36Sopenharmony_ci	for (i = 0; i < p->nchunks; i++) {
30862306a36Sopenharmony_ci		struct drm_radeon_cs_chunk __user **chunk_ptr = NULL;
30962306a36Sopenharmony_ci		struct drm_radeon_cs_chunk user_chunk;
31062306a36Sopenharmony_ci		uint32_t __user *cdata;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci		chunk_ptr = (void __user*)(unsigned long)p->chunks_array[i];
31362306a36Sopenharmony_ci		if (copy_from_user(&user_chunk, chunk_ptr,
31462306a36Sopenharmony_ci				       sizeof(struct drm_radeon_cs_chunk))) {
31562306a36Sopenharmony_ci			return -EFAULT;
31662306a36Sopenharmony_ci		}
31762306a36Sopenharmony_ci		p->chunks[i].length_dw = user_chunk.length_dw;
31862306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_RELOCS) {
31962306a36Sopenharmony_ci			p->chunk_relocs = &p->chunks[i];
32062306a36Sopenharmony_ci		}
32162306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
32262306a36Sopenharmony_ci			p->chunk_ib = &p->chunks[i];
32362306a36Sopenharmony_ci			/* zero length IB isn't useful */
32462306a36Sopenharmony_ci			if (p->chunks[i].length_dw == 0)
32562306a36Sopenharmony_ci				return -EINVAL;
32662306a36Sopenharmony_ci		}
32762306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB) {
32862306a36Sopenharmony_ci			p->chunk_const_ib = &p->chunks[i];
32962306a36Sopenharmony_ci			/* zero length CONST IB isn't useful */
33062306a36Sopenharmony_ci			if (p->chunks[i].length_dw == 0)
33162306a36Sopenharmony_ci				return -EINVAL;
33262306a36Sopenharmony_ci		}
33362306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
33462306a36Sopenharmony_ci			p->chunk_flags = &p->chunks[i];
33562306a36Sopenharmony_ci			/* zero length flags aren't useful */
33662306a36Sopenharmony_ci			if (p->chunks[i].length_dw == 0)
33762306a36Sopenharmony_ci				return -EINVAL;
33862306a36Sopenharmony_ci		}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci		size = p->chunks[i].length_dw;
34162306a36Sopenharmony_ci		cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
34262306a36Sopenharmony_ci		p->chunks[i].user_ptr = cdata;
34362306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_CONST_IB)
34462306a36Sopenharmony_ci			continue;
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_IB) {
34762306a36Sopenharmony_ci			if (!p->rdev || !(p->rdev->flags & RADEON_IS_AGP))
34862306a36Sopenharmony_ci				continue;
34962306a36Sopenharmony_ci		}
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci		p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
35262306a36Sopenharmony_ci		size *= sizeof(uint32_t);
35362306a36Sopenharmony_ci		if (p->chunks[i].kdata == NULL) {
35462306a36Sopenharmony_ci			return -ENOMEM;
35562306a36Sopenharmony_ci		}
35662306a36Sopenharmony_ci		if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
35762306a36Sopenharmony_ci			return -EFAULT;
35862306a36Sopenharmony_ci		}
35962306a36Sopenharmony_ci		if (user_chunk.chunk_id == RADEON_CHUNK_ID_FLAGS) {
36062306a36Sopenharmony_ci			p->cs_flags = p->chunks[i].kdata[0];
36162306a36Sopenharmony_ci			if (p->chunks[i].length_dw > 1)
36262306a36Sopenharmony_ci				ring = p->chunks[i].kdata[1];
36362306a36Sopenharmony_ci			if (p->chunks[i].length_dw > 2)
36462306a36Sopenharmony_ci				priority = (s32)p->chunks[i].kdata[2];
36562306a36Sopenharmony_ci		}
36662306a36Sopenharmony_ci	}
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	/* these are KMS only */
36962306a36Sopenharmony_ci	if (p->rdev) {
37062306a36Sopenharmony_ci		if ((p->cs_flags & RADEON_CS_USE_VM) &&
37162306a36Sopenharmony_ci		    !p->rdev->vm_manager.enabled) {
37262306a36Sopenharmony_ci			DRM_ERROR("VM not active on asic!\n");
37362306a36Sopenharmony_ci			return -EINVAL;
37462306a36Sopenharmony_ci		}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci		if (radeon_cs_get_ring(p, ring, priority))
37762306a36Sopenharmony_ci			return -EINVAL;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci		/* we only support VM on some SI+ rings */
38062306a36Sopenharmony_ci		if ((p->cs_flags & RADEON_CS_USE_VM) == 0) {
38162306a36Sopenharmony_ci			if (p->rdev->asic->ring[p->ring]->cs_parse == NULL) {
38262306a36Sopenharmony_ci				DRM_ERROR("Ring %d requires VM!\n", p->ring);
38362306a36Sopenharmony_ci				return -EINVAL;
38462306a36Sopenharmony_ci			}
38562306a36Sopenharmony_ci		} else {
38662306a36Sopenharmony_ci			if (p->rdev->asic->ring[p->ring]->ib_parse == NULL) {
38762306a36Sopenharmony_ci				DRM_ERROR("VM not supported on ring %d!\n",
38862306a36Sopenharmony_ci					  p->ring);
38962306a36Sopenharmony_ci				return -EINVAL;
39062306a36Sopenharmony_ci			}
39162306a36Sopenharmony_ci		}
39262306a36Sopenharmony_ci	}
39362306a36Sopenharmony_ci
39462306a36Sopenharmony_ci	return 0;
39562306a36Sopenharmony_ci}
39662306a36Sopenharmony_ci
39762306a36Sopenharmony_cistatic int cmp_size_smaller_first(void *priv, const struct list_head *a,
39862306a36Sopenharmony_ci				  const struct list_head *b)
39962306a36Sopenharmony_ci{
40062306a36Sopenharmony_ci	struct radeon_bo_list *la = list_entry(a, struct radeon_bo_list, tv.head);
40162306a36Sopenharmony_ci	struct radeon_bo_list *lb = list_entry(b, struct radeon_bo_list, tv.head);
40262306a36Sopenharmony_ci
40362306a36Sopenharmony_ci	/* Sort A before B if A is smaller. */
40462306a36Sopenharmony_ci	if (la->robj->tbo.base.size > lb->robj->tbo.base.size)
40562306a36Sopenharmony_ci		return 1;
40662306a36Sopenharmony_ci	if (la->robj->tbo.base.size < lb->robj->tbo.base.size)
40762306a36Sopenharmony_ci		return -1;
40862306a36Sopenharmony_ci	return 0;
40962306a36Sopenharmony_ci}
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci/**
41262306a36Sopenharmony_ci * radeon_cs_parser_fini() - clean parser states
41362306a36Sopenharmony_ci * @parser:	parser structure holding parsing context.
41462306a36Sopenharmony_ci * @error:	error number
41562306a36Sopenharmony_ci * @backoff:	indicator to backoff the reservation
41662306a36Sopenharmony_ci *
41762306a36Sopenharmony_ci * If error is set than unvalidate buffer, otherwise just free memory
41862306a36Sopenharmony_ci * used by parsing context.
41962306a36Sopenharmony_ci **/
42062306a36Sopenharmony_cistatic void radeon_cs_parser_fini(struct radeon_cs_parser *parser, int error, bool backoff)
42162306a36Sopenharmony_ci{
42262306a36Sopenharmony_ci	unsigned i;
42362306a36Sopenharmony_ci
42462306a36Sopenharmony_ci	if (!error) {
42562306a36Sopenharmony_ci		/* Sort the buffer list from the smallest to largest buffer,
42662306a36Sopenharmony_ci		 * which affects the order of buffers in the LRU list.
42762306a36Sopenharmony_ci		 * This assures that the smallest buffers are added first
42862306a36Sopenharmony_ci		 * to the LRU list, so they are likely to be later evicted
42962306a36Sopenharmony_ci		 * first, instead of large buffers whose eviction is more
43062306a36Sopenharmony_ci		 * expensive.
43162306a36Sopenharmony_ci		 *
43262306a36Sopenharmony_ci		 * This slightly lowers the number of bytes moved by TTM
43362306a36Sopenharmony_ci		 * per frame under memory pressure.
43462306a36Sopenharmony_ci		 */
43562306a36Sopenharmony_ci		list_sort(NULL, &parser->validated, cmp_size_smaller_first);
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci		ttm_eu_fence_buffer_objects(&parser->ticket,
43862306a36Sopenharmony_ci					    &parser->validated,
43962306a36Sopenharmony_ci					    &parser->ib.fence->base);
44062306a36Sopenharmony_ci	} else if (backoff) {
44162306a36Sopenharmony_ci		ttm_eu_backoff_reservation(&parser->ticket,
44262306a36Sopenharmony_ci					   &parser->validated);
44362306a36Sopenharmony_ci	}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci	if (parser->relocs != NULL) {
44662306a36Sopenharmony_ci		for (i = 0; i < parser->nrelocs; i++) {
44762306a36Sopenharmony_ci			struct radeon_bo *bo = parser->relocs[i].robj;
44862306a36Sopenharmony_ci			if (bo == NULL)
44962306a36Sopenharmony_ci				continue;
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci			drm_gem_object_put(&bo->tbo.base);
45262306a36Sopenharmony_ci		}
45362306a36Sopenharmony_ci	}
45462306a36Sopenharmony_ci	kfree(parser->track);
45562306a36Sopenharmony_ci	kvfree(parser->relocs);
45662306a36Sopenharmony_ci	kvfree(parser->vm_bos);
45762306a36Sopenharmony_ci	for (i = 0; i < parser->nchunks; i++)
45862306a36Sopenharmony_ci		kvfree(parser->chunks[i].kdata);
45962306a36Sopenharmony_ci	kvfree(parser->chunks);
46062306a36Sopenharmony_ci	kvfree(parser->chunks_array);
46162306a36Sopenharmony_ci	radeon_ib_free(parser->rdev, &parser->ib);
46262306a36Sopenharmony_ci	radeon_ib_free(parser->rdev, &parser->const_ib);
46362306a36Sopenharmony_ci}
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic int radeon_cs_ib_chunk(struct radeon_device *rdev,
46662306a36Sopenharmony_ci			      struct radeon_cs_parser *parser)
46762306a36Sopenharmony_ci{
46862306a36Sopenharmony_ci	int r;
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci	if (parser->chunk_ib == NULL)
47162306a36Sopenharmony_ci		return 0;
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci	if (parser->cs_flags & RADEON_CS_USE_VM)
47462306a36Sopenharmony_ci		return 0;
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_ci	r = radeon_cs_parse(rdev, parser->ring, parser);
47762306a36Sopenharmony_ci	if (r || parser->parser_error) {
47862306a36Sopenharmony_ci		DRM_ERROR("Invalid command stream !\n");
47962306a36Sopenharmony_ci		return r;
48062306a36Sopenharmony_ci	}
48162306a36Sopenharmony_ci
48262306a36Sopenharmony_ci	r = radeon_cs_sync_rings(parser);
48362306a36Sopenharmony_ci	if (r) {
48462306a36Sopenharmony_ci		if (r != -ERESTARTSYS)
48562306a36Sopenharmony_ci			DRM_ERROR("Failed to sync rings: %i\n", r);
48662306a36Sopenharmony_ci		return r;
48762306a36Sopenharmony_ci	}
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	if (parser->ring == R600_RING_TYPE_UVD_INDEX)
49062306a36Sopenharmony_ci		radeon_uvd_note_usage(rdev);
49162306a36Sopenharmony_ci	else if ((parser->ring == TN_RING_TYPE_VCE1_INDEX) ||
49262306a36Sopenharmony_ci		 (parser->ring == TN_RING_TYPE_VCE2_INDEX))
49362306a36Sopenharmony_ci		radeon_vce_note_usage(rdev);
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_ci	r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
49662306a36Sopenharmony_ci	if (r) {
49762306a36Sopenharmony_ci		DRM_ERROR("Failed to schedule IB !\n");
49862306a36Sopenharmony_ci	}
49962306a36Sopenharmony_ci	return r;
50062306a36Sopenharmony_ci}
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_cistatic int radeon_bo_vm_update_pte(struct radeon_cs_parser *p,
50362306a36Sopenharmony_ci				   struct radeon_vm *vm)
50462306a36Sopenharmony_ci{
50562306a36Sopenharmony_ci	struct radeon_device *rdev = p->rdev;
50662306a36Sopenharmony_ci	struct radeon_bo_va *bo_va;
50762306a36Sopenharmony_ci	int i, r;
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci	r = radeon_vm_update_page_directory(rdev, vm);
51062306a36Sopenharmony_ci	if (r)
51162306a36Sopenharmony_ci		return r;
51262306a36Sopenharmony_ci
51362306a36Sopenharmony_ci	r = radeon_vm_clear_freed(rdev, vm);
51462306a36Sopenharmony_ci	if (r)
51562306a36Sopenharmony_ci		return r;
51662306a36Sopenharmony_ci
51762306a36Sopenharmony_ci	if (vm->ib_bo_va == NULL) {
51862306a36Sopenharmony_ci		DRM_ERROR("Tmp BO not in VM!\n");
51962306a36Sopenharmony_ci		return -EINVAL;
52062306a36Sopenharmony_ci	}
52162306a36Sopenharmony_ci
52262306a36Sopenharmony_ci	r = radeon_vm_bo_update(rdev, vm->ib_bo_va,
52362306a36Sopenharmony_ci				rdev->ring_tmp_bo.bo->tbo.resource);
52462306a36Sopenharmony_ci	if (r)
52562306a36Sopenharmony_ci		return r;
52662306a36Sopenharmony_ci
52762306a36Sopenharmony_ci	for (i = 0; i < p->nrelocs; i++) {
52862306a36Sopenharmony_ci		struct radeon_bo *bo;
52962306a36Sopenharmony_ci
53062306a36Sopenharmony_ci		bo = p->relocs[i].robj;
53162306a36Sopenharmony_ci		bo_va = radeon_vm_bo_find(vm, bo);
53262306a36Sopenharmony_ci		if (bo_va == NULL) {
53362306a36Sopenharmony_ci			dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
53462306a36Sopenharmony_ci			return -EINVAL;
53562306a36Sopenharmony_ci		}
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci		r = radeon_vm_bo_update(rdev, bo_va, bo->tbo.resource);
53862306a36Sopenharmony_ci		if (r)
53962306a36Sopenharmony_ci			return r;
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_ci		radeon_sync_fence(&p->ib.sync, bo_va->last_pt_update);
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_ci		r = dma_resv_reserve_fences(bo->tbo.base.resv, 1);
54462306a36Sopenharmony_ci		if (r)
54562306a36Sopenharmony_ci			return r;
54662306a36Sopenharmony_ci	}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	return radeon_vm_clear_invalids(rdev, vm);
54962306a36Sopenharmony_ci}
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_cistatic int radeon_cs_ib_vm_chunk(struct radeon_device *rdev,
55262306a36Sopenharmony_ci				 struct radeon_cs_parser *parser)
55362306a36Sopenharmony_ci{
55462306a36Sopenharmony_ci	struct radeon_fpriv *fpriv = parser->filp->driver_priv;
55562306a36Sopenharmony_ci	struct radeon_vm *vm = &fpriv->vm;
55662306a36Sopenharmony_ci	int r;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	if (parser->chunk_ib == NULL)
55962306a36Sopenharmony_ci		return 0;
56062306a36Sopenharmony_ci	if ((parser->cs_flags & RADEON_CS_USE_VM) == 0)
56162306a36Sopenharmony_ci		return 0;
56262306a36Sopenharmony_ci
56362306a36Sopenharmony_ci	if (parser->const_ib.length_dw) {
56462306a36Sopenharmony_ci		r = radeon_ring_ib_parse(rdev, parser->ring, &parser->const_ib);
56562306a36Sopenharmony_ci		if (r) {
56662306a36Sopenharmony_ci			return r;
56762306a36Sopenharmony_ci		}
56862306a36Sopenharmony_ci	}
56962306a36Sopenharmony_ci
57062306a36Sopenharmony_ci	r = radeon_ring_ib_parse(rdev, parser->ring, &parser->ib);
57162306a36Sopenharmony_ci	if (r) {
57262306a36Sopenharmony_ci		return r;
57362306a36Sopenharmony_ci	}
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	if (parser->ring == R600_RING_TYPE_UVD_INDEX)
57662306a36Sopenharmony_ci		radeon_uvd_note_usage(rdev);
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	mutex_lock(&vm->mutex);
57962306a36Sopenharmony_ci	r = radeon_bo_vm_update_pte(parser, vm);
58062306a36Sopenharmony_ci	if (r) {
58162306a36Sopenharmony_ci		goto out;
58262306a36Sopenharmony_ci	}
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci	r = radeon_cs_sync_rings(parser);
58562306a36Sopenharmony_ci	if (r) {
58662306a36Sopenharmony_ci		if (r != -ERESTARTSYS)
58762306a36Sopenharmony_ci			DRM_ERROR("Failed to sync rings: %i\n", r);
58862306a36Sopenharmony_ci		goto out;
58962306a36Sopenharmony_ci	}
59062306a36Sopenharmony_ci
59162306a36Sopenharmony_ci	if ((rdev->family >= CHIP_TAHITI) &&
59262306a36Sopenharmony_ci	    (parser->chunk_const_ib != NULL)) {
59362306a36Sopenharmony_ci		r = radeon_ib_schedule(rdev, &parser->ib, &parser->const_ib, true);
59462306a36Sopenharmony_ci	} else {
59562306a36Sopenharmony_ci		r = radeon_ib_schedule(rdev, &parser->ib, NULL, true);
59662306a36Sopenharmony_ci	}
59762306a36Sopenharmony_ci
59862306a36Sopenharmony_ciout:
59962306a36Sopenharmony_ci	mutex_unlock(&vm->mutex);
60062306a36Sopenharmony_ci	return r;
60162306a36Sopenharmony_ci}
60262306a36Sopenharmony_ci
60362306a36Sopenharmony_cistatic int radeon_cs_handle_lockup(struct radeon_device *rdev, int r)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	if (r == -EDEADLK) {
60662306a36Sopenharmony_ci		r = radeon_gpu_reset(rdev);
60762306a36Sopenharmony_ci		if (!r)
60862306a36Sopenharmony_ci			r = -EAGAIN;
60962306a36Sopenharmony_ci	}
61062306a36Sopenharmony_ci	return r;
61162306a36Sopenharmony_ci}
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_cistatic int radeon_cs_ib_fill(struct radeon_device *rdev, struct radeon_cs_parser *parser)
61462306a36Sopenharmony_ci{
61562306a36Sopenharmony_ci	struct radeon_cs_chunk *ib_chunk;
61662306a36Sopenharmony_ci	struct radeon_vm *vm = NULL;
61762306a36Sopenharmony_ci	int r;
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci	if (parser->chunk_ib == NULL)
62062306a36Sopenharmony_ci		return 0;
62162306a36Sopenharmony_ci
62262306a36Sopenharmony_ci	if (parser->cs_flags & RADEON_CS_USE_VM) {
62362306a36Sopenharmony_ci		struct radeon_fpriv *fpriv = parser->filp->driver_priv;
62462306a36Sopenharmony_ci		vm = &fpriv->vm;
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_ci		if ((rdev->family >= CHIP_TAHITI) &&
62762306a36Sopenharmony_ci		    (parser->chunk_const_ib != NULL)) {
62862306a36Sopenharmony_ci			ib_chunk = parser->chunk_const_ib;
62962306a36Sopenharmony_ci			if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
63062306a36Sopenharmony_ci				DRM_ERROR("cs IB CONST too big: %d\n", ib_chunk->length_dw);
63162306a36Sopenharmony_ci				return -EINVAL;
63262306a36Sopenharmony_ci			}
63362306a36Sopenharmony_ci			r =  radeon_ib_get(rdev, parser->ring, &parser->const_ib,
63462306a36Sopenharmony_ci					   vm, ib_chunk->length_dw * 4);
63562306a36Sopenharmony_ci			if (r) {
63662306a36Sopenharmony_ci				DRM_ERROR("Failed to get const ib !\n");
63762306a36Sopenharmony_ci				return r;
63862306a36Sopenharmony_ci			}
63962306a36Sopenharmony_ci			parser->const_ib.is_const_ib = true;
64062306a36Sopenharmony_ci			parser->const_ib.length_dw = ib_chunk->length_dw;
64162306a36Sopenharmony_ci			if (copy_from_user(parser->const_ib.ptr,
64262306a36Sopenharmony_ci					       ib_chunk->user_ptr,
64362306a36Sopenharmony_ci					       ib_chunk->length_dw * 4))
64462306a36Sopenharmony_ci				return -EFAULT;
64562306a36Sopenharmony_ci		}
64662306a36Sopenharmony_ci
64762306a36Sopenharmony_ci		ib_chunk = parser->chunk_ib;
64862306a36Sopenharmony_ci		if (ib_chunk->length_dw > RADEON_IB_VM_MAX_SIZE) {
64962306a36Sopenharmony_ci			DRM_ERROR("cs IB too big: %d\n", ib_chunk->length_dw);
65062306a36Sopenharmony_ci			return -EINVAL;
65162306a36Sopenharmony_ci		}
65262306a36Sopenharmony_ci	}
65362306a36Sopenharmony_ci	ib_chunk = parser->chunk_ib;
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_ci	r =  radeon_ib_get(rdev, parser->ring, &parser->ib,
65662306a36Sopenharmony_ci			   vm, ib_chunk->length_dw * 4);
65762306a36Sopenharmony_ci	if (r) {
65862306a36Sopenharmony_ci		DRM_ERROR("Failed to get ib !\n");
65962306a36Sopenharmony_ci		return r;
66062306a36Sopenharmony_ci	}
66162306a36Sopenharmony_ci	parser->ib.length_dw = ib_chunk->length_dw;
66262306a36Sopenharmony_ci	if (ib_chunk->kdata)
66362306a36Sopenharmony_ci		memcpy(parser->ib.ptr, ib_chunk->kdata, ib_chunk->length_dw * 4);
66462306a36Sopenharmony_ci	else if (copy_from_user(parser->ib.ptr, ib_chunk->user_ptr, ib_chunk->length_dw * 4))
66562306a36Sopenharmony_ci		return -EFAULT;
66662306a36Sopenharmony_ci	return 0;
66762306a36Sopenharmony_ci}
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ciint radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
67062306a36Sopenharmony_ci{
67162306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
67262306a36Sopenharmony_ci	struct radeon_cs_parser parser;
67362306a36Sopenharmony_ci	int r;
67462306a36Sopenharmony_ci
67562306a36Sopenharmony_ci	down_read(&rdev->exclusive_lock);
67662306a36Sopenharmony_ci	if (!rdev->accel_working) {
67762306a36Sopenharmony_ci		up_read(&rdev->exclusive_lock);
67862306a36Sopenharmony_ci		return -EBUSY;
67962306a36Sopenharmony_ci	}
68062306a36Sopenharmony_ci	if (rdev->in_reset) {
68162306a36Sopenharmony_ci		up_read(&rdev->exclusive_lock);
68262306a36Sopenharmony_ci		r = radeon_gpu_reset(rdev);
68362306a36Sopenharmony_ci		if (!r)
68462306a36Sopenharmony_ci			r = -EAGAIN;
68562306a36Sopenharmony_ci		return r;
68662306a36Sopenharmony_ci	}
68762306a36Sopenharmony_ci	/* initialize parser */
68862306a36Sopenharmony_ci	memset(&parser, 0, sizeof(struct radeon_cs_parser));
68962306a36Sopenharmony_ci	parser.filp = filp;
69062306a36Sopenharmony_ci	parser.rdev = rdev;
69162306a36Sopenharmony_ci	parser.dev = rdev->dev;
69262306a36Sopenharmony_ci	parser.family = rdev->family;
69362306a36Sopenharmony_ci	r = radeon_cs_parser_init(&parser, data);
69462306a36Sopenharmony_ci	if (r) {
69562306a36Sopenharmony_ci		DRM_ERROR("Failed to initialize parser !\n");
69662306a36Sopenharmony_ci		radeon_cs_parser_fini(&parser, r, false);
69762306a36Sopenharmony_ci		up_read(&rdev->exclusive_lock);
69862306a36Sopenharmony_ci		r = radeon_cs_handle_lockup(rdev, r);
69962306a36Sopenharmony_ci		return r;
70062306a36Sopenharmony_ci	}
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci	r = radeon_cs_ib_fill(rdev, &parser);
70362306a36Sopenharmony_ci	if (!r) {
70462306a36Sopenharmony_ci		r = radeon_cs_parser_relocs(&parser);
70562306a36Sopenharmony_ci		if (r && r != -ERESTARTSYS)
70662306a36Sopenharmony_ci			DRM_ERROR("Failed to parse relocation %d!\n", r);
70762306a36Sopenharmony_ci	}
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_ci	if (r) {
71062306a36Sopenharmony_ci		radeon_cs_parser_fini(&parser, r, false);
71162306a36Sopenharmony_ci		up_read(&rdev->exclusive_lock);
71262306a36Sopenharmony_ci		r = radeon_cs_handle_lockup(rdev, r);
71362306a36Sopenharmony_ci		return r;
71462306a36Sopenharmony_ci	}
71562306a36Sopenharmony_ci
71662306a36Sopenharmony_ci	trace_radeon_cs(&parser);
71762306a36Sopenharmony_ci
71862306a36Sopenharmony_ci	r = radeon_cs_ib_chunk(rdev, &parser);
71962306a36Sopenharmony_ci	if (r) {
72062306a36Sopenharmony_ci		goto out;
72162306a36Sopenharmony_ci	}
72262306a36Sopenharmony_ci	r = radeon_cs_ib_vm_chunk(rdev, &parser);
72362306a36Sopenharmony_ci	if (r) {
72462306a36Sopenharmony_ci		goto out;
72562306a36Sopenharmony_ci	}
72662306a36Sopenharmony_ciout:
72762306a36Sopenharmony_ci	radeon_cs_parser_fini(&parser, r, true);
72862306a36Sopenharmony_ci	up_read(&rdev->exclusive_lock);
72962306a36Sopenharmony_ci	r = radeon_cs_handle_lockup(rdev, r);
73062306a36Sopenharmony_ci	return r;
73162306a36Sopenharmony_ci}
73262306a36Sopenharmony_ci
73362306a36Sopenharmony_ci/**
73462306a36Sopenharmony_ci * radeon_cs_packet_parse() - parse cp packet and point ib index to next packet
73562306a36Sopenharmony_ci * @p:		parser structure holding parsing context.
73662306a36Sopenharmony_ci * @pkt:	where to store packet information
73762306a36Sopenharmony_ci * @idx:	packet index
73862306a36Sopenharmony_ci *
73962306a36Sopenharmony_ci * Assume that chunk_ib_index is properly set. Will return -EINVAL
74062306a36Sopenharmony_ci * if packet is bigger than remaining ib size. or if packets is unknown.
74162306a36Sopenharmony_ci **/
74262306a36Sopenharmony_ciint radeon_cs_packet_parse(struct radeon_cs_parser *p,
74362306a36Sopenharmony_ci			   struct radeon_cs_packet *pkt,
74462306a36Sopenharmony_ci			   unsigned idx)
74562306a36Sopenharmony_ci{
74662306a36Sopenharmony_ci	struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
74762306a36Sopenharmony_ci	struct radeon_device *rdev = p->rdev;
74862306a36Sopenharmony_ci	uint32_t header;
74962306a36Sopenharmony_ci	int ret = 0, i;
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	if (idx >= ib_chunk->length_dw) {
75262306a36Sopenharmony_ci		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
75362306a36Sopenharmony_ci			  idx, ib_chunk->length_dw);
75462306a36Sopenharmony_ci		return -EINVAL;
75562306a36Sopenharmony_ci	}
75662306a36Sopenharmony_ci	header = radeon_get_ib_value(p, idx);
75762306a36Sopenharmony_ci	pkt->idx = idx;
75862306a36Sopenharmony_ci	pkt->type = RADEON_CP_PACKET_GET_TYPE(header);
75962306a36Sopenharmony_ci	pkt->count = RADEON_CP_PACKET_GET_COUNT(header);
76062306a36Sopenharmony_ci	pkt->one_reg_wr = 0;
76162306a36Sopenharmony_ci	switch (pkt->type) {
76262306a36Sopenharmony_ci	case RADEON_PACKET_TYPE0:
76362306a36Sopenharmony_ci		if (rdev->family < CHIP_R600) {
76462306a36Sopenharmony_ci			pkt->reg = R100_CP_PACKET0_GET_REG(header);
76562306a36Sopenharmony_ci			pkt->one_reg_wr =
76662306a36Sopenharmony_ci				RADEON_CP_PACKET0_GET_ONE_REG_WR(header);
76762306a36Sopenharmony_ci		} else
76862306a36Sopenharmony_ci			pkt->reg = R600_CP_PACKET0_GET_REG(header);
76962306a36Sopenharmony_ci		break;
77062306a36Sopenharmony_ci	case RADEON_PACKET_TYPE3:
77162306a36Sopenharmony_ci		pkt->opcode = RADEON_CP_PACKET3_GET_OPCODE(header);
77262306a36Sopenharmony_ci		break;
77362306a36Sopenharmony_ci	case RADEON_PACKET_TYPE2:
77462306a36Sopenharmony_ci		pkt->count = -1;
77562306a36Sopenharmony_ci		break;
77662306a36Sopenharmony_ci	default:
77762306a36Sopenharmony_ci		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
77862306a36Sopenharmony_ci		ret = -EINVAL;
77962306a36Sopenharmony_ci		goto dump_ib;
78062306a36Sopenharmony_ci	}
78162306a36Sopenharmony_ci	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
78262306a36Sopenharmony_ci		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
78362306a36Sopenharmony_ci			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
78462306a36Sopenharmony_ci		ret = -EINVAL;
78562306a36Sopenharmony_ci		goto dump_ib;
78662306a36Sopenharmony_ci	}
78762306a36Sopenharmony_ci	return 0;
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_cidump_ib:
79062306a36Sopenharmony_ci	for (i = 0; i < ib_chunk->length_dw; i++) {
79162306a36Sopenharmony_ci		if (i == idx)
79262306a36Sopenharmony_ci			printk("\t0x%08x <---\n", radeon_get_ib_value(p, i));
79362306a36Sopenharmony_ci		else
79462306a36Sopenharmony_ci			printk("\t0x%08x\n", radeon_get_ib_value(p, i));
79562306a36Sopenharmony_ci	}
79662306a36Sopenharmony_ci	return ret;
79762306a36Sopenharmony_ci}
79862306a36Sopenharmony_ci
79962306a36Sopenharmony_ci/**
80062306a36Sopenharmony_ci * radeon_cs_packet_next_is_pkt3_nop() - test if the next packet is P3 NOP
80162306a36Sopenharmony_ci * @p:		structure holding the parser context.
80262306a36Sopenharmony_ci *
80362306a36Sopenharmony_ci * Check if the next packet is NOP relocation packet3.
80462306a36Sopenharmony_ci **/
80562306a36Sopenharmony_cibool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
80662306a36Sopenharmony_ci{
80762306a36Sopenharmony_ci	struct radeon_cs_packet p3reloc;
80862306a36Sopenharmony_ci	int r;
80962306a36Sopenharmony_ci
81062306a36Sopenharmony_ci	r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
81162306a36Sopenharmony_ci	if (r)
81262306a36Sopenharmony_ci		return false;
81362306a36Sopenharmony_ci	if (p3reloc.type != RADEON_PACKET_TYPE3)
81462306a36Sopenharmony_ci		return false;
81562306a36Sopenharmony_ci	if (p3reloc.opcode != RADEON_PACKET3_NOP)
81662306a36Sopenharmony_ci		return false;
81762306a36Sopenharmony_ci	return true;
81862306a36Sopenharmony_ci}
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_ci/**
82162306a36Sopenharmony_ci * radeon_cs_dump_packet() - dump raw packet context
82262306a36Sopenharmony_ci * @p:		structure holding the parser context.
82362306a36Sopenharmony_ci * @pkt:	structure holding the packet.
82462306a36Sopenharmony_ci *
82562306a36Sopenharmony_ci * Used mostly for debugging and error reporting.
82662306a36Sopenharmony_ci **/
82762306a36Sopenharmony_civoid radeon_cs_dump_packet(struct radeon_cs_parser *p,
82862306a36Sopenharmony_ci			   struct radeon_cs_packet *pkt)
82962306a36Sopenharmony_ci{
83062306a36Sopenharmony_ci	volatile uint32_t *ib;
83162306a36Sopenharmony_ci	unsigned i;
83262306a36Sopenharmony_ci	unsigned idx;
83362306a36Sopenharmony_ci
83462306a36Sopenharmony_ci	ib = p->ib.ptr;
83562306a36Sopenharmony_ci	idx = pkt->idx;
83662306a36Sopenharmony_ci	for (i = 0; i <= (pkt->count + 1); i++, idx++)
83762306a36Sopenharmony_ci		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
83862306a36Sopenharmony_ci}
83962306a36Sopenharmony_ci
84062306a36Sopenharmony_ci/**
84162306a36Sopenharmony_ci * radeon_cs_packet_next_reloc() - parse next (should be reloc) packet
84262306a36Sopenharmony_ci * @p:			parser structure holding parsing context.
84362306a36Sopenharmony_ci * @cs_reloc:		reloc informations
84462306a36Sopenharmony_ci * @nomm:		no memory management for debugging
84562306a36Sopenharmony_ci *
84662306a36Sopenharmony_ci * Check if next packet is relocation packet3, do bo validation and compute
84762306a36Sopenharmony_ci * GPU offset using the provided start.
84862306a36Sopenharmony_ci **/
84962306a36Sopenharmony_ciint radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
85062306a36Sopenharmony_ci				struct radeon_bo_list **cs_reloc,
85162306a36Sopenharmony_ci				int nomm)
85262306a36Sopenharmony_ci{
85362306a36Sopenharmony_ci	struct radeon_cs_chunk *relocs_chunk;
85462306a36Sopenharmony_ci	struct radeon_cs_packet p3reloc;
85562306a36Sopenharmony_ci	unsigned idx;
85662306a36Sopenharmony_ci	int r;
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci	if (p->chunk_relocs == NULL) {
85962306a36Sopenharmony_ci		DRM_ERROR("No relocation chunk !\n");
86062306a36Sopenharmony_ci		return -EINVAL;
86162306a36Sopenharmony_ci	}
86262306a36Sopenharmony_ci	*cs_reloc = NULL;
86362306a36Sopenharmony_ci	relocs_chunk = p->chunk_relocs;
86462306a36Sopenharmony_ci	r = radeon_cs_packet_parse(p, &p3reloc, p->idx);
86562306a36Sopenharmony_ci	if (r)
86662306a36Sopenharmony_ci		return r;
86762306a36Sopenharmony_ci	p->idx += p3reloc.count + 2;
86862306a36Sopenharmony_ci	if (p3reloc.type != RADEON_PACKET_TYPE3 ||
86962306a36Sopenharmony_ci	    p3reloc.opcode != RADEON_PACKET3_NOP) {
87062306a36Sopenharmony_ci		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
87162306a36Sopenharmony_ci			  p3reloc.idx);
87262306a36Sopenharmony_ci		radeon_cs_dump_packet(p, &p3reloc);
87362306a36Sopenharmony_ci		return -EINVAL;
87462306a36Sopenharmony_ci	}
87562306a36Sopenharmony_ci	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
87662306a36Sopenharmony_ci	if (idx >= relocs_chunk->length_dw) {
87762306a36Sopenharmony_ci		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
87862306a36Sopenharmony_ci			  idx, relocs_chunk->length_dw);
87962306a36Sopenharmony_ci		radeon_cs_dump_packet(p, &p3reloc);
88062306a36Sopenharmony_ci		return -EINVAL;
88162306a36Sopenharmony_ci	}
88262306a36Sopenharmony_ci	/* FIXME: we assume reloc size is 4 dwords */
88362306a36Sopenharmony_ci	if (nomm) {
88462306a36Sopenharmony_ci		*cs_reloc = p->relocs;
88562306a36Sopenharmony_ci		(*cs_reloc)->gpu_offset =
88662306a36Sopenharmony_ci			(u64)relocs_chunk->kdata[idx + 3] << 32;
88762306a36Sopenharmony_ci		(*cs_reloc)->gpu_offset |= relocs_chunk->kdata[idx + 0];
88862306a36Sopenharmony_ci	} else
88962306a36Sopenharmony_ci		*cs_reloc = &p->relocs[(idx / 4)];
89062306a36Sopenharmony_ci	return 0;
89162306a36Sopenharmony_ci}
892