162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci * Copyright 2008 Red Hat Inc.
462306a36Sopenharmony_ci * Copyright 2009 Jerome Glisse.
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
762306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
862306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
962306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1062306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
1162306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1462306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1762306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1862306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1962306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2062306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2162306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2262306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2362306a36Sopenharmony_ci *
2462306a36Sopenharmony_ci * Authors: Dave Airlie
2562306a36Sopenharmony_ci *          Alex Deucher
2662306a36Sopenharmony_ci *          Jerome Glisse
2762306a36Sopenharmony_ci */
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#include <linux/pci.h>
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci#include <drm/drm_device.h>
3262306a36Sopenharmony_ci#include <drm/radeon_drm.h>
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci#include "atom.h"
3562306a36Sopenharmony_ci#include "radeon.h"
3662306a36Sopenharmony_ci#include "radeon_asic.h"
3762306a36Sopenharmony_ci#include "radeon_reg.h"
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* 10 khz */
4062306a36Sopenharmony_ciuint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev)
4162306a36Sopenharmony_ci{
4262306a36Sopenharmony_ci	struct radeon_pll *spll = &rdev->clock.spll;
4362306a36Sopenharmony_ci	uint32_t fb_div, ref_div, post_div, sclk;
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci	fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
4662306a36Sopenharmony_ci	fb_div = (fb_div >> RADEON_SPLL_FB_DIV_SHIFT) & RADEON_SPLL_FB_DIV_MASK;
4762306a36Sopenharmony_ci	fb_div <<= 1;
4862306a36Sopenharmony_ci	fb_div *= spll->reference_freq;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	ref_div =
5162306a36Sopenharmony_ci	    RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci	if (ref_div == 0)
5462306a36Sopenharmony_ci		return 0;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci	sclk = fb_div / ref_div;
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci	post_div = RREG32_PLL(RADEON_SCLK_CNTL) & RADEON_SCLK_SRC_SEL_MASK;
5962306a36Sopenharmony_ci	if (post_div == 2)
6062306a36Sopenharmony_ci		sclk >>= 1;
6162306a36Sopenharmony_ci	else if (post_div == 3)
6262306a36Sopenharmony_ci		sclk >>= 2;
6362306a36Sopenharmony_ci	else if (post_div == 4)
6462306a36Sopenharmony_ci		sclk >>= 3;
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci	return sclk;
6762306a36Sopenharmony_ci}
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci/* 10 khz */
7062306a36Sopenharmony_ciuint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev)
7162306a36Sopenharmony_ci{
7262306a36Sopenharmony_ci	struct radeon_pll *mpll = &rdev->clock.mpll;
7362306a36Sopenharmony_ci	uint32_t fb_div, ref_div, post_div, mclk;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	fb_div = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
7662306a36Sopenharmony_ci	fb_div = (fb_div >> RADEON_MPLL_FB_DIV_SHIFT) & RADEON_MPLL_FB_DIV_MASK;
7762306a36Sopenharmony_ci	fb_div <<= 1;
7862306a36Sopenharmony_ci	fb_div *= mpll->reference_freq;
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	ref_div =
8162306a36Sopenharmony_ci	    RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) & RADEON_M_SPLL_REF_DIV_MASK;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci	if (ref_div == 0)
8462306a36Sopenharmony_ci		return 0;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	mclk = fb_div / ref_div;
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	post_div = RREG32_PLL(RADEON_MCLK_CNTL) & 0x7;
8962306a36Sopenharmony_ci	if (post_div == 2)
9062306a36Sopenharmony_ci		mclk >>= 1;
9162306a36Sopenharmony_ci	else if (post_div == 3)
9262306a36Sopenharmony_ci		mclk >>= 2;
9362306a36Sopenharmony_ci	else if (post_div == 4)
9462306a36Sopenharmony_ci		mclk >>= 3;
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	return mclk;
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci#ifdef CONFIG_OF
10062306a36Sopenharmony_ci/*
10162306a36Sopenharmony_ci * Read XTAL (ref clock), SCLK and MCLK from Open Firmware device
10262306a36Sopenharmony_ci * tree. Hopefully, ATI OF driver is kind enough to fill these
10362306a36Sopenharmony_ci */
10462306a36Sopenharmony_cistatic bool radeon_read_clocks_OF(struct drm_device *dev)
10562306a36Sopenharmony_ci{
10662306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
10762306a36Sopenharmony_ci	struct device_node *dp = rdev->pdev->dev.of_node;
10862306a36Sopenharmony_ci	const u32 *val;
10962306a36Sopenharmony_ci	struct radeon_pll *p1pll = &rdev->clock.p1pll;
11062306a36Sopenharmony_ci	struct radeon_pll *p2pll = &rdev->clock.p2pll;
11162306a36Sopenharmony_ci	struct radeon_pll *spll = &rdev->clock.spll;
11262306a36Sopenharmony_ci	struct radeon_pll *mpll = &rdev->clock.mpll;
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci	if (dp == NULL)
11562306a36Sopenharmony_ci		return false;
11662306a36Sopenharmony_ci	val = of_get_property(dp, "ATY,RefCLK", NULL);
11762306a36Sopenharmony_ci	if (!val || !*val) {
11862306a36Sopenharmony_ci		pr_warn("radeonfb: No ATY,RefCLK property !\n");
11962306a36Sopenharmony_ci		return false;
12062306a36Sopenharmony_ci	}
12162306a36Sopenharmony_ci	p1pll->reference_freq = p2pll->reference_freq = (*val) / 10;
12262306a36Sopenharmony_ci	p1pll->reference_div = RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
12362306a36Sopenharmony_ci	if (p1pll->reference_div < 2)
12462306a36Sopenharmony_ci		p1pll->reference_div = 12;
12562306a36Sopenharmony_ci	p2pll->reference_div = p1pll->reference_div;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	/* These aren't in the device-tree */
12862306a36Sopenharmony_ci	if (rdev->family >= CHIP_R420) {
12962306a36Sopenharmony_ci		p1pll->pll_in_min = 100;
13062306a36Sopenharmony_ci		p1pll->pll_in_max = 1350;
13162306a36Sopenharmony_ci		p1pll->pll_out_min = 20000;
13262306a36Sopenharmony_ci		p1pll->pll_out_max = 50000;
13362306a36Sopenharmony_ci		p2pll->pll_in_min = 100;
13462306a36Sopenharmony_ci		p2pll->pll_in_max = 1350;
13562306a36Sopenharmony_ci		p2pll->pll_out_min = 20000;
13662306a36Sopenharmony_ci		p2pll->pll_out_max = 50000;
13762306a36Sopenharmony_ci	} else {
13862306a36Sopenharmony_ci		p1pll->pll_in_min = 40;
13962306a36Sopenharmony_ci		p1pll->pll_in_max = 500;
14062306a36Sopenharmony_ci		p1pll->pll_out_min = 12500;
14162306a36Sopenharmony_ci		p1pll->pll_out_max = 35000;
14262306a36Sopenharmony_ci		p2pll->pll_in_min = 40;
14362306a36Sopenharmony_ci		p2pll->pll_in_max = 500;
14462306a36Sopenharmony_ci		p2pll->pll_out_min = 12500;
14562306a36Sopenharmony_ci		p2pll->pll_out_max = 35000;
14662306a36Sopenharmony_ci	}
14762306a36Sopenharmony_ci	/* not sure what the max should be in all cases */
14862306a36Sopenharmony_ci	rdev->clock.max_pixel_clock = 35000;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	spll->reference_freq = mpll->reference_freq = p1pll->reference_freq;
15162306a36Sopenharmony_ci	spll->reference_div = mpll->reference_div =
15262306a36Sopenharmony_ci		RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
15362306a36Sopenharmony_ci			    RADEON_M_SPLL_REF_DIV_MASK;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci	val = of_get_property(dp, "ATY,SCLK", NULL);
15662306a36Sopenharmony_ci	if (val && *val)
15762306a36Sopenharmony_ci		rdev->clock.default_sclk = (*val) / 10;
15862306a36Sopenharmony_ci	else
15962306a36Sopenharmony_ci		rdev->clock.default_sclk =
16062306a36Sopenharmony_ci			radeon_legacy_get_engine_clock(rdev);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	val = of_get_property(dp, "ATY,MCLK", NULL);
16362306a36Sopenharmony_ci	if (val && *val)
16462306a36Sopenharmony_ci		rdev->clock.default_mclk = (*val) / 10;
16562306a36Sopenharmony_ci	else
16662306a36Sopenharmony_ci		rdev->clock.default_mclk =
16762306a36Sopenharmony_ci			radeon_legacy_get_memory_clock(rdev);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	DRM_INFO("Using device-tree clock info\n");
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci	return true;
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci#else
17462306a36Sopenharmony_cistatic bool radeon_read_clocks_OF(struct drm_device *dev)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	return false;
17762306a36Sopenharmony_ci}
17862306a36Sopenharmony_ci#endif /* CONFIG_OF */
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_civoid radeon_get_clock_info(struct drm_device *dev)
18162306a36Sopenharmony_ci{
18262306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
18362306a36Sopenharmony_ci	struct radeon_pll *p1pll = &rdev->clock.p1pll;
18462306a36Sopenharmony_ci	struct radeon_pll *p2pll = &rdev->clock.p2pll;
18562306a36Sopenharmony_ci	struct radeon_pll *dcpll = &rdev->clock.dcpll;
18662306a36Sopenharmony_ci	struct radeon_pll *spll = &rdev->clock.spll;
18762306a36Sopenharmony_ci	struct radeon_pll *mpll = &rdev->clock.mpll;
18862306a36Sopenharmony_ci	int ret;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	if (rdev->is_atom_bios)
19162306a36Sopenharmony_ci		ret = radeon_atom_get_clock_info(dev);
19262306a36Sopenharmony_ci	else
19362306a36Sopenharmony_ci		ret = radeon_combios_get_clock_info(dev);
19462306a36Sopenharmony_ci	if (!ret)
19562306a36Sopenharmony_ci		ret = radeon_read_clocks_OF(dev);
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	if (ret) {
19862306a36Sopenharmony_ci		if (p1pll->reference_div < 2) {
19962306a36Sopenharmony_ci			if (!ASIC_IS_AVIVO(rdev)) {
20062306a36Sopenharmony_ci				u32 tmp = RREG32_PLL(RADEON_PPLL_REF_DIV);
20162306a36Sopenharmony_ci				if (ASIC_IS_R300(rdev))
20262306a36Sopenharmony_ci					p1pll->reference_div =
20362306a36Sopenharmony_ci						(tmp & R300_PPLL_REF_DIV_ACC_MASK) >> R300_PPLL_REF_DIV_ACC_SHIFT;
20462306a36Sopenharmony_ci				else
20562306a36Sopenharmony_ci					p1pll->reference_div = tmp & RADEON_PPLL_REF_DIV_MASK;
20662306a36Sopenharmony_ci				if (p1pll->reference_div < 2)
20762306a36Sopenharmony_ci					p1pll->reference_div = 12;
20862306a36Sopenharmony_ci			} else
20962306a36Sopenharmony_ci				p1pll->reference_div = 12;
21062306a36Sopenharmony_ci		}
21162306a36Sopenharmony_ci		if (p2pll->reference_div < 2)
21262306a36Sopenharmony_ci			p2pll->reference_div = 12;
21362306a36Sopenharmony_ci		if (rdev->family < CHIP_RS600) {
21462306a36Sopenharmony_ci			if (spll->reference_div < 2)
21562306a36Sopenharmony_ci				spll->reference_div =
21662306a36Sopenharmony_ci					RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
21762306a36Sopenharmony_ci					RADEON_M_SPLL_REF_DIV_MASK;
21862306a36Sopenharmony_ci		}
21962306a36Sopenharmony_ci		if (mpll->reference_div < 2)
22062306a36Sopenharmony_ci			mpll->reference_div = spll->reference_div;
22162306a36Sopenharmony_ci	} else {
22262306a36Sopenharmony_ci		if (ASIC_IS_AVIVO(rdev)) {
22362306a36Sopenharmony_ci			/* TODO FALLBACK */
22462306a36Sopenharmony_ci		} else {
22562306a36Sopenharmony_ci			DRM_INFO("Using generic clock info\n");
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci			/* may need to be per card */
22862306a36Sopenharmony_ci			rdev->clock.max_pixel_clock = 35000;
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci			if (rdev->flags & RADEON_IS_IGP) {
23162306a36Sopenharmony_ci				p1pll->reference_freq = 1432;
23262306a36Sopenharmony_ci				p2pll->reference_freq = 1432;
23362306a36Sopenharmony_ci				spll->reference_freq = 1432;
23462306a36Sopenharmony_ci				mpll->reference_freq = 1432;
23562306a36Sopenharmony_ci			} else {
23662306a36Sopenharmony_ci				p1pll->reference_freq = 2700;
23762306a36Sopenharmony_ci				p2pll->reference_freq = 2700;
23862306a36Sopenharmony_ci				spll->reference_freq = 2700;
23962306a36Sopenharmony_ci				mpll->reference_freq = 2700;
24062306a36Sopenharmony_ci			}
24162306a36Sopenharmony_ci			p1pll->reference_div =
24262306a36Sopenharmony_ci			    RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
24362306a36Sopenharmony_ci			if (p1pll->reference_div < 2)
24462306a36Sopenharmony_ci				p1pll->reference_div = 12;
24562306a36Sopenharmony_ci			p2pll->reference_div = p1pll->reference_div;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci			if (rdev->family >= CHIP_R420) {
24862306a36Sopenharmony_ci				p1pll->pll_in_min = 100;
24962306a36Sopenharmony_ci				p1pll->pll_in_max = 1350;
25062306a36Sopenharmony_ci				p1pll->pll_out_min = 20000;
25162306a36Sopenharmony_ci				p1pll->pll_out_max = 50000;
25262306a36Sopenharmony_ci				p2pll->pll_in_min = 100;
25362306a36Sopenharmony_ci				p2pll->pll_in_max = 1350;
25462306a36Sopenharmony_ci				p2pll->pll_out_min = 20000;
25562306a36Sopenharmony_ci				p2pll->pll_out_max = 50000;
25662306a36Sopenharmony_ci			} else {
25762306a36Sopenharmony_ci				p1pll->pll_in_min = 40;
25862306a36Sopenharmony_ci				p1pll->pll_in_max = 500;
25962306a36Sopenharmony_ci				p1pll->pll_out_min = 12500;
26062306a36Sopenharmony_ci				p1pll->pll_out_max = 35000;
26162306a36Sopenharmony_ci				p2pll->pll_in_min = 40;
26262306a36Sopenharmony_ci				p2pll->pll_in_max = 500;
26362306a36Sopenharmony_ci				p2pll->pll_out_min = 12500;
26462306a36Sopenharmony_ci				p2pll->pll_out_max = 35000;
26562306a36Sopenharmony_ci			}
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci			spll->reference_div =
26862306a36Sopenharmony_ci			    RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
26962306a36Sopenharmony_ci			    RADEON_M_SPLL_REF_DIV_MASK;
27062306a36Sopenharmony_ci			mpll->reference_div = spll->reference_div;
27162306a36Sopenharmony_ci			rdev->clock.default_sclk =
27262306a36Sopenharmony_ci			    radeon_legacy_get_engine_clock(rdev);
27362306a36Sopenharmony_ci			rdev->clock.default_mclk =
27462306a36Sopenharmony_ci			    radeon_legacy_get_memory_clock(rdev);
27562306a36Sopenharmony_ci		}
27662306a36Sopenharmony_ci	}
27762306a36Sopenharmony_ci
27862306a36Sopenharmony_ci	/* pixel clocks */
27962306a36Sopenharmony_ci	if (ASIC_IS_AVIVO(rdev)) {
28062306a36Sopenharmony_ci		p1pll->min_post_div = 2;
28162306a36Sopenharmony_ci		p1pll->max_post_div = 0x7f;
28262306a36Sopenharmony_ci		p1pll->min_frac_feedback_div = 0;
28362306a36Sopenharmony_ci		p1pll->max_frac_feedback_div = 9;
28462306a36Sopenharmony_ci		p2pll->min_post_div = 2;
28562306a36Sopenharmony_ci		p2pll->max_post_div = 0x7f;
28662306a36Sopenharmony_ci		p2pll->min_frac_feedback_div = 0;
28762306a36Sopenharmony_ci		p2pll->max_frac_feedback_div = 9;
28862306a36Sopenharmony_ci	} else {
28962306a36Sopenharmony_ci		p1pll->min_post_div = 1;
29062306a36Sopenharmony_ci		p1pll->max_post_div = 16;
29162306a36Sopenharmony_ci		p1pll->min_frac_feedback_div = 0;
29262306a36Sopenharmony_ci		p1pll->max_frac_feedback_div = 0;
29362306a36Sopenharmony_ci		p2pll->min_post_div = 1;
29462306a36Sopenharmony_ci		p2pll->max_post_div = 12;
29562306a36Sopenharmony_ci		p2pll->min_frac_feedback_div = 0;
29662306a36Sopenharmony_ci		p2pll->max_frac_feedback_div = 0;
29762306a36Sopenharmony_ci	}
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci	/* dcpll is DCE4 only */
30062306a36Sopenharmony_ci	dcpll->min_post_div = 2;
30162306a36Sopenharmony_ci	dcpll->max_post_div = 0x7f;
30262306a36Sopenharmony_ci	dcpll->min_frac_feedback_div = 0;
30362306a36Sopenharmony_ci	dcpll->max_frac_feedback_div = 9;
30462306a36Sopenharmony_ci	dcpll->min_ref_div = 2;
30562306a36Sopenharmony_ci	dcpll->max_ref_div = 0x3ff;
30662306a36Sopenharmony_ci	dcpll->min_feedback_div = 4;
30762306a36Sopenharmony_ci	dcpll->max_feedback_div = 0xfff;
30862306a36Sopenharmony_ci	dcpll->best_vco = 0;
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci	p1pll->min_ref_div = 2;
31162306a36Sopenharmony_ci	p1pll->max_ref_div = 0x3ff;
31262306a36Sopenharmony_ci	p1pll->min_feedback_div = 4;
31362306a36Sopenharmony_ci	p1pll->max_feedback_div = 0x7ff;
31462306a36Sopenharmony_ci	p1pll->best_vco = 0;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci	p2pll->min_ref_div = 2;
31762306a36Sopenharmony_ci	p2pll->max_ref_div = 0x3ff;
31862306a36Sopenharmony_ci	p2pll->min_feedback_div = 4;
31962306a36Sopenharmony_ci	p2pll->max_feedback_div = 0x7ff;
32062306a36Sopenharmony_ci	p2pll->best_vco = 0;
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci	/* system clock */
32362306a36Sopenharmony_ci	spll->min_post_div = 1;
32462306a36Sopenharmony_ci	spll->max_post_div = 1;
32562306a36Sopenharmony_ci	spll->min_ref_div = 2;
32662306a36Sopenharmony_ci	spll->max_ref_div = 0xff;
32762306a36Sopenharmony_ci	spll->min_feedback_div = 4;
32862306a36Sopenharmony_ci	spll->max_feedback_div = 0xff;
32962306a36Sopenharmony_ci	spll->best_vco = 0;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	/* memory clock */
33262306a36Sopenharmony_ci	mpll->min_post_div = 1;
33362306a36Sopenharmony_ci	mpll->max_post_div = 1;
33462306a36Sopenharmony_ci	mpll->min_ref_div = 2;
33562306a36Sopenharmony_ci	mpll->max_ref_div = 0xff;
33662306a36Sopenharmony_ci	mpll->min_feedback_div = 4;
33762306a36Sopenharmony_ci	mpll->max_feedback_div = 0xff;
33862306a36Sopenharmony_ci	mpll->best_vco = 0;
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	if (!rdev->clock.default_sclk)
34162306a36Sopenharmony_ci		rdev->clock.default_sclk = radeon_get_engine_clock(rdev);
34262306a36Sopenharmony_ci	if ((!rdev->clock.default_mclk) && rdev->asic->pm.get_memory_clock)
34362306a36Sopenharmony_ci		rdev->clock.default_mclk = radeon_get_memory_clock(rdev);
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	rdev->pm.current_sclk = rdev->clock.default_sclk;
34662306a36Sopenharmony_ci	rdev->pm.current_mclk = rdev->clock.default_mclk;
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci}
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci/* 10 khz */
35162306a36Sopenharmony_cistatic uint32_t calc_eng_mem_clock(struct radeon_device *rdev,
35262306a36Sopenharmony_ci				   uint32_t req_clock,
35362306a36Sopenharmony_ci				   int *fb_div, int *post_div)
35462306a36Sopenharmony_ci{
35562306a36Sopenharmony_ci	struct radeon_pll *spll = &rdev->clock.spll;
35662306a36Sopenharmony_ci	int ref_div = spll->reference_div;
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci	if (!ref_div)
35962306a36Sopenharmony_ci		ref_div =
36062306a36Sopenharmony_ci		    RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV) &
36162306a36Sopenharmony_ci		    RADEON_M_SPLL_REF_DIV_MASK;
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	if (req_clock < 15000) {
36462306a36Sopenharmony_ci		*post_div = 8;
36562306a36Sopenharmony_ci		req_clock *= 8;
36662306a36Sopenharmony_ci	} else if (req_clock < 30000) {
36762306a36Sopenharmony_ci		*post_div = 4;
36862306a36Sopenharmony_ci		req_clock *= 4;
36962306a36Sopenharmony_ci	} else if (req_clock < 60000) {
37062306a36Sopenharmony_ci		*post_div = 2;
37162306a36Sopenharmony_ci		req_clock *= 2;
37262306a36Sopenharmony_ci	} else
37362306a36Sopenharmony_ci		*post_div = 1;
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_ci	req_clock *= ref_div;
37662306a36Sopenharmony_ci	req_clock += spll->reference_freq;
37762306a36Sopenharmony_ci	req_clock /= (2 * spll->reference_freq);
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	*fb_div = req_clock & 0xff;
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	req_clock = (req_clock & 0xffff) << 1;
38262306a36Sopenharmony_ci	req_clock *= spll->reference_freq;
38362306a36Sopenharmony_ci	req_clock /= ref_div;
38462306a36Sopenharmony_ci	req_clock /= *post_div;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	return req_clock;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci/* 10 khz */
39062306a36Sopenharmony_civoid radeon_legacy_set_engine_clock(struct radeon_device *rdev,
39162306a36Sopenharmony_ci				    uint32_t eng_clock)
39262306a36Sopenharmony_ci{
39362306a36Sopenharmony_ci	uint32_t tmp;
39462306a36Sopenharmony_ci	int fb_div, post_div;
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	/* XXX: wait for idle */
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	eng_clock = calc_eng_mem_clock(rdev, eng_clock, &fb_div, &post_div);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
40162306a36Sopenharmony_ci	tmp &= ~RADEON_DONT_USE_XTALIN;
40262306a36Sopenharmony_ci	WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SCLK_CNTL);
40562306a36Sopenharmony_ci	tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
40662306a36Sopenharmony_ci	WREG32_PLL(RADEON_SCLK_CNTL, tmp);
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	udelay(10);
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SPLL_CNTL);
41162306a36Sopenharmony_ci	tmp |= RADEON_SPLL_SLEEP;
41262306a36Sopenharmony_ci	WREG32_PLL(RADEON_SPLL_CNTL, tmp);
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	udelay(2);
41562306a36Sopenharmony_ci
41662306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SPLL_CNTL);
41762306a36Sopenharmony_ci	tmp |= RADEON_SPLL_RESET;
41862306a36Sopenharmony_ci	WREG32_PLL(RADEON_SPLL_CNTL, tmp);
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	udelay(200);
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_M_SPLL_REF_FB_DIV);
42362306a36Sopenharmony_ci	tmp &= ~(RADEON_SPLL_FB_DIV_MASK << RADEON_SPLL_FB_DIV_SHIFT);
42462306a36Sopenharmony_ci	tmp |= (fb_div & RADEON_SPLL_FB_DIV_MASK) << RADEON_SPLL_FB_DIV_SHIFT;
42562306a36Sopenharmony_ci	WREG32_PLL(RADEON_M_SPLL_REF_FB_DIV, tmp);
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	/* XXX: verify on different asics */
42862306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SPLL_CNTL);
42962306a36Sopenharmony_ci	tmp &= ~RADEON_SPLL_PVG_MASK;
43062306a36Sopenharmony_ci	if ((eng_clock * post_div) >= 90000)
43162306a36Sopenharmony_ci		tmp |= (0x7 << RADEON_SPLL_PVG_SHIFT);
43262306a36Sopenharmony_ci	else
43362306a36Sopenharmony_ci		tmp |= (0x4 << RADEON_SPLL_PVG_SHIFT);
43462306a36Sopenharmony_ci	WREG32_PLL(RADEON_SPLL_CNTL, tmp);
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SPLL_CNTL);
43762306a36Sopenharmony_ci	tmp &= ~RADEON_SPLL_SLEEP;
43862306a36Sopenharmony_ci	WREG32_PLL(RADEON_SPLL_CNTL, tmp);
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci	udelay(2);
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SPLL_CNTL);
44362306a36Sopenharmony_ci	tmp &= ~RADEON_SPLL_RESET;
44462306a36Sopenharmony_ci	WREG32_PLL(RADEON_SPLL_CNTL, tmp);
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci	udelay(200);
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_SCLK_CNTL);
44962306a36Sopenharmony_ci	tmp &= ~RADEON_SCLK_SRC_SEL_MASK;
45062306a36Sopenharmony_ci	switch (post_div) {
45162306a36Sopenharmony_ci	case 1:
45262306a36Sopenharmony_ci	default:
45362306a36Sopenharmony_ci		tmp |= 1;
45462306a36Sopenharmony_ci		break;
45562306a36Sopenharmony_ci	case 2:
45662306a36Sopenharmony_ci		tmp |= 2;
45762306a36Sopenharmony_ci		break;
45862306a36Sopenharmony_ci	case 4:
45962306a36Sopenharmony_ci		tmp |= 3;
46062306a36Sopenharmony_ci		break;
46162306a36Sopenharmony_ci	case 8:
46262306a36Sopenharmony_ci		tmp |= 4;
46362306a36Sopenharmony_ci		break;
46462306a36Sopenharmony_ci	}
46562306a36Sopenharmony_ci	WREG32_PLL(RADEON_SCLK_CNTL, tmp);
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_ci	udelay(20);
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_ci	tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
47062306a36Sopenharmony_ci	tmp |= RADEON_DONT_USE_XTALIN;
47162306a36Sopenharmony_ci	WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
47262306a36Sopenharmony_ci
47362306a36Sopenharmony_ci	udelay(10);
47462306a36Sopenharmony_ci}
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_civoid radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable)
47762306a36Sopenharmony_ci{
47862306a36Sopenharmony_ci	uint32_t tmp;
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	if (enable) {
48162306a36Sopenharmony_ci		if (rdev->flags & RADEON_SINGLE_CRTC) {
48262306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_CNTL);
48362306a36Sopenharmony_ci			if ((RREG32(RADEON_CONFIG_CNTL) &
48462306a36Sopenharmony_ci			     RADEON_CFG_ATI_REV_ID_MASK) >
48562306a36Sopenharmony_ci			    RADEON_CFG_ATI_REV_A13) {
48662306a36Sopenharmony_ci				tmp &=
48762306a36Sopenharmony_ci				    ~(RADEON_SCLK_FORCE_CP |
48862306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_RB);
48962306a36Sopenharmony_ci			}
49062306a36Sopenharmony_ci			tmp &=
49162306a36Sopenharmony_ci			    ~(RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1 |
49262306a36Sopenharmony_ci			      RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_SE |
49362306a36Sopenharmony_ci			      RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_RE |
49462306a36Sopenharmony_ci			      RADEON_SCLK_FORCE_PB | RADEON_SCLK_FORCE_TAM |
49562306a36Sopenharmony_ci			      RADEON_SCLK_FORCE_TDM);
49662306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_CNTL, tmp);
49762306a36Sopenharmony_ci		} else if (ASIC_IS_R300(rdev)) {
49862306a36Sopenharmony_ci			if ((rdev->family == CHIP_RS400) ||
49962306a36Sopenharmony_ci			    (rdev->family == CHIP_RS480)) {
50062306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_CNTL);
50162306a36Sopenharmony_ci				tmp &=
50262306a36Sopenharmony_ci				    ~(RADEON_SCLK_FORCE_DISP2 |
50362306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_CP |
50462306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_HDP |
50562306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_DISP1 |
50662306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_TOP |
50762306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
50862306a36Sopenharmony_ci				      | RADEON_SCLK_FORCE_IDCT |
50962306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
51062306a36Sopenharmony_ci				      | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
51162306a36Sopenharmony_ci				      | R300_SCLK_FORCE_US |
51262306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_TV_SCLK |
51362306a36Sopenharmony_ci				      R300_SCLK_FORCE_SU |
51462306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_OV0);
51562306a36Sopenharmony_ci				tmp |= RADEON_DYN_STOP_LAT_MASK;
51662306a36Sopenharmony_ci				tmp |=
51762306a36Sopenharmony_ci				    RADEON_SCLK_FORCE_TOP |
51862306a36Sopenharmony_ci				    RADEON_SCLK_FORCE_VIP;
51962306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_CNTL, tmp);
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
52262306a36Sopenharmony_ci				tmp &= ~RADEON_SCLK_MORE_FORCEON;
52362306a36Sopenharmony_ci				tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
52462306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
52562306a36Sopenharmony_ci
52662306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
52762306a36Sopenharmony_ci				tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
52862306a36Sopenharmony_ci					RADEON_PIXCLK_DAC_ALWAYS_ONb);
52962306a36Sopenharmony_ci				WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
53262306a36Sopenharmony_ci				tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
53362306a36Sopenharmony_ci					RADEON_PIX2CLK_DAC_ALWAYS_ONb |
53462306a36Sopenharmony_ci					RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
53562306a36Sopenharmony_ci					R300_DVOCLK_ALWAYS_ONb |
53662306a36Sopenharmony_ci					RADEON_PIXCLK_BLEND_ALWAYS_ONb |
53762306a36Sopenharmony_ci					RADEON_PIXCLK_GV_ALWAYS_ONb |
53862306a36Sopenharmony_ci					R300_PIXCLK_DVO_ALWAYS_ONb |
53962306a36Sopenharmony_ci					RADEON_PIXCLK_LVDS_ALWAYS_ONb |
54062306a36Sopenharmony_ci					RADEON_PIXCLK_TMDS_ALWAYS_ONb |
54162306a36Sopenharmony_ci					R300_PIXCLK_TRANS_ALWAYS_ONb |
54262306a36Sopenharmony_ci					R300_PIXCLK_TVO_ALWAYS_ONb |
54362306a36Sopenharmony_ci					R300_P2G2CLK_ALWAYS_ONb |
54462306a36Sopenharmony_ci					R300_P2G2CLK_DAC_ALWAYS_ONb);
54562306a36Sopenharmony_ci				WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
54662306a36Sopenharmony_ci			} else if (rdev->family >= CHIP_RV350) {
54762306a36Sopenharmony_ci				tmp = RREG32_PLL(R300_SCLK_CNTL2);
54862306a36Sopenharmony_ci				tmp &= ~(R300_SCLK_FORCE_TCL |
54962306a36Sopenharmony_ci					 R300_SCLK_FORCE_GA |
55062306a36Sopenharmony_ci					 R300_SCLK_FORCE_CBA);
55162306a36Sopenharmony_ci				tmp |= (R300_SCLK_TCL_MAX_DYN_STOP_LAT |
55262306a36Sopenharmony_ci					R300_SCLK_GA_MAX_DYN_STOP_LAT |
55362306a36Sopenharmony_ci					R300_SCLK_CBA_MAX_DYN_STOP_LAT);
55462306a36Sopenharmony_ci				WREG32_PLL(R300_SCLK_CNTL2, tmp);
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_CNTL);
55762306a36Sopenharmony_ci				tmp &=
55862306a36Sopenharmony_ci				    ~(RADEON_SCLK_FORCE_DISP2 |
55962306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_CP |
56062306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_HDP |
56162306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_DISP1 |
56262306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_TOP |
56362306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_E2 | R300_SCLK_FORCE_VAP
56462306a36Sopenharmony_ci				      | RADEON_SCLK_FORCE_IDCT |
56562306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR
56662306a36Sopenharmony_ci				      | R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX
56762306a36Sopenharmony_ci				      | R300_SCLK_FORCE_US |
56862306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_TV_SCLK |
56962306a36Sopenharmony_ci				      R300_SCLK_FORCE_SU |
57062306a36Sopenharmony_ci				      RADEON_SCLK_FORCE_OV0);
57162306a36Sopenharmony_ci				tmp |= RADEON_DYN_STOP_LAT_MASK;
57262306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_CNTL, tmp);
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
57562306a36Sopenharmony_ci				tmp &= ~RADEON_SCLK_MORE_FORCEON;
57662306a36Sopenharmony_ci				tmp |= RADEON_SCLK_MORE_MAX_DYN_STOP_LAT;
57762306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
58062306a36Sopenharmony_ci				tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
58162306a36Sopenharmony_ci					RADEON_PIXCLK_DAC_ALWAYS_ONb);
58262306a36Sopenharmony_ci				WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
58362306a36Sopenharmony_ci
58462306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
58562306a36Sopenharmony_ci				tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
58662306a36Sopenharmony_ci					RADEON_PIX2CLK_DAC_ALWAYS_ONb |
58762306a36Sopenharmony_ci					RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
58862306a36Sopenharmony_ci					R300_DVOCLK_ALWAYS_ONb |
58962306a36Sopenharmony_ci					RADEON_PIXCLK_BLEND_ALWAYS_ONb |
59062306a36Sopenharmony_ci					RADEON_PIXCLK_GV_ALWAYS_ONb |
59162306a36Sopenharmony_ci					R300_PIXCLK_DVO_ALWAYS_ONb |
59262306a36Sopenharmony_ci					RADEON_PIXCLK_LVDS_ALWAYS_ONb |
59362306a36Sopenharmony_ci					RADEON_PIXCLK_TMDS_ALWAYS_ONb |
59462306a36Sopenharmony_ci					R300_PIXCLK_TRANS_ALWAYS_ONb |
59562306a36Sopenharmony_ci					R300_PIXCLK_TVO_ALWAYS_ONb |
59662306a36Sopenharmony_ci					R300_P2G2CLK_ALWAYS_ONb |
59762306a36Sopenharmony_ci					R300_P2G2CLK_DAC_ALWAYS_ONb);
59862306a36Sopenharmony_ci				WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
59962306a36Sopenharmony_ci
60062306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_MCLK_MISC);
60162306a36Sopenharmony_ci				tmp |= (RADEON_MC_MCLK_DYN_ENABLE |
60262306a36Sopenharmony_ci					RADEON_IO_MCLK_DYN_ENABLE);
60362306a36Sopenharmony_ci				WREG32_PLL(RADEON_MCLK_MISC, tmp);
60462306a36Sopenharmony_ci
60562306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_MCLK_CNTL);
60662306a36Sopenharmony_ci				tmp |= (RADEON_FORCEON_MCLKA |
60762306a36Sopenharmony_ci					RADEON_FORCEON_MCLKB);
60862306a36Sopenharmony_ci
60962306a36Sopenharmony_ci				tmp &= ~(RADEON_FORCEON_YCLKA |
61062306a36Sopenharmony_ci					 RADEON_FORCEON_YCLKB |
61162306a36Sopenharmony_ci					 RADEON_FORCEON_MC);
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_ci				/* Some releases of vbios have set DISABLE_MC_MCLKA
61462306a36Sopenharmony_ci				   and DISABLE_MC_MCLKB bits in the vbios table.  Setting these
61562306a36Sopenharmony_ci				   bits will cause H/W hang when reading video memory with dynamic clocking
61662306a36Sopenharmony_ci				   enabled. */
61762306a36Sopenharmony_ci				if ((tmp & R300_DISABLE_MC_MCLKA) &&
61862306a36Sopenharmony_ci				    (tmp & R300_DISABLE_MC_MCLKB)) {
61962306a36Sopenharmony_ci					/* If both bits are set, then check the active channels */
62062306a36Sopenharmony_ci					tmp = RREG32_PLL(RADEON_MCLK_CNTL);
62162306a36Sopenharmony_ci					if (rdev->mc.vram_width == 64) {
62262306a36Sopenharmony_ci						if (RREG32(RADEON_MEM_CNTL) &
62362306a36Sopenharmony_ci						    R300_MEM_USE_CD_CH_ONLY)
62462306a36Sopenharmony_ci							tmp &=
62562306a36Sopenharmony_ci							    ~R300_DISABLE_MC_MCLKB;
62662306a36Sopenharmony_ci						else
62762306a36Sopenharmony_ci							tmp &=
62862306a36Sopenharmony_ci							    ~R300_DISABLE_MC_MCLKA;
62962306a36Sopenharmony_ci					} else {
63062306a36Sopenharmony_ci						tmp &= ~(R300_DISABLE_MC_MCLKA |
63162306a36Sopenharmony_ci							 R300_DISABLE_MC_MCLKB);
63262306a36Sopenharmony_ci					}
63362306a36Sopenharmony_ci				}
63462306a36Sopenharmony_ci
63562306a36Sopenharmony_ci				WREG32_PLL(RADEON_MCLK_CNTL, tmp);
63662306a36Sopenharmony_ci			} else {
63762306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_CNTL);
63862306a36Sopenharmony_ci				tmp &= ~(R300_SCLK_FORCE_VAP);
63962306a36Sopenharmony_ci				tmp |= RADEON_SCLK_FORCE_CP;
64062306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_CNTL, tmp);
64162306a36Sopenharmony_ci				mdelay(15);
64262306a36Sopenharmony_ci
64362306a36Sopenharmony_ci				tmp = RREG32_PLL(R300_SCLK_CNTL2);
64462306a36Sopenharmony_ci				tmp &= ~(R300_SCLK_FORCE_TCL |
64562306a36Sopenharmony_ci					 R300_SCLK_FORCE_GA |
64662306a36Sopenharmony_ci					 R300_SCLK_FORCE_CBA);
64762306a36Sopenharmony_ci				WREG32_PLL(R300_SCLK_CNTL2, tmp);
64862306a36Sopenharmony_ci			}
64962306a36Sopenharmony_ci		} else {
65062306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
65162306a36Sopenharmony_ci
65262306a36Sopenharmony_ci			tmp &= ~(RADEON_ACTIVE_HILO_LAT_MASK |
65362306a36Sopenharmony_ci				 RADEON_DISP_DYN_STOP_LAT_MASK |
65462306a36Sopenharmony_ci				 RADEON_DYN_STOP_MODE_MASK);
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_ci			tmp |= (RADEON_ENGIN_DYNCLK_MODE |
65762306a36Sopenharmony_ci				(0x01 << RADEON_ACTIVE_HILO_LAT_SHIFT));
65862306a36Sopenharmony_ci			WREG32_PLL(RADEON_CLK_PWRMGT_CNTL, tmp);
65962306a36Sopenharmony_ci			mdelay(15);
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_CLK_PIN_CNTL);
66262306a36Sopenharmony_ci			tmp |= RADEON_SCLK_DYN_START_CNTL;
66362306a36Sopenharmony_ci			WREG32_PLL(RADEON_CLK_PIN_CNTL, tmp);
66462306a36Sopenharmony_ci			mdelay(15);
66562306a36Sopenharmony_ci
66662306a36Sopenharmony_ci			/* When DRI is enabled, setting DYN_STOP_LAT to zero can cause some R200
66762306a36Sopenharmony_ci			   to lockup randomly, leave them as set by BIOS.
66862306a36Sopenharmony_ci			 */
66962306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_CNTL);
67062306a36Sopenharmony_ci			/*tmp &= RADEON_SCLK_SRC_SEL_MASK; */
67162306a36Sopenharmony_ci			tmp &= ~RADEON_SCLK_FORCEON_MASK;
67262306a36Sopenharmony_ci
67362306a36Sopenharmony_ci			/*RAGE_6::A11 A12 A12N1 A13, RV250::A11 A12, R300 */
67462306a36Sopenharmony_ci			if (((rdev->family == CHIP_RV250) &&
67562306a36Sopenharmony_ci			     ((RREG32(RADEON_CONFIG_CNTL) &
67662306a36Sopenharmony_ci			       RADEON_CFG_ATI_REV_ID_MASK) <
67762306a36Sopenharmony_ci			      RADEON_CFG_ATI_REV_A13))
67862306a36Sopenharmony_ci			    || ((rdev->family == CHIP_RV100)
67962306a36Sopenharmony_ci				&&
68062306a36Sopenharmony_ci				((RREG32(RADEON_CONFIG_CNTL) &
68162306a36Sopenharmony_ci				  RADEON_CFG_ATI_REV_ID_MASK) <=
68262306a36Sopenharmony_ci				 RADEON_CFG_ATI_REV_A13))) {
68362306a36Sopenharmony_ci				tmp |= RADEON_SCLK_FORCE_CP;
68462306a36Sopenharmony_ci				tmp |= RADEON_SCLK_FORCE_VIP;
68562306a36Sopenharmony_ci			}
68662306a36Sopenharmony_ci
68762306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_CNTL, tmp);
68862306a36Sopenharmony_ci
68962306a36Sopenharmony_ci			if ((rdev->family == CHIP_RV200) ||
69062306a36Sopenharmony_ci			    (rdev->family == CHIP_RV250) ||
69162306a36Sopenharmony_ci			    (rdev->family == CHIP_RV280)) {
69262306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
69362306a36Sopenharmony_ci				tmp &= ~RADEON_SCLK_MORE_FORCEON;
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci				/* RV200::A11 A12 RV250::A11 A12 */
69662306a36Sopenharmony_ci				if (((rdev->family == CHIP_RV200) ||
69762306a36Sopenharmony_ci				     (rdev->family == CHIP_RV250)) &&
69862306a36Sopenharmony_ci				    ((RREG32(RADEON_CONFIG_CNTL) &
69962306a36Sopenharmony_ci				      RADEON_CFG_ATI_REV_ID_MASK) <
70062306a36Sopenharmony_ci				     RADEON_CFG_ATI_REV_A13)) {
70162306a36Sopenharmony_ci					tmp |= RADEON_SCLK_MORE_FORCEON;
70262306a36Sopenharmony_ci				}
70362306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
70462306a36Sopenharmony_ci				mdelay(15);
70562306a36Sopenharmony_ci			}
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci			/* RV200::A11 A12, RV250::A11 A12 */
70862306a36Sopenharmony_ci			if (((rdev->family == CHIP_RV200) ||
70962306a36Sopenharmony_ci			     (rdev->family == CHIP_RV250)) &&
71062306a36Sopenharmony_ci			    ((RREG32(RADEON_CONFIG_CNTL) &
71162306a36Sopenharmony_ci			      RADEON_CFG_ATI_REV_ID_MASK) <
71262306a36Sopenharmony_ci			     RADEON_CFG_ATI_REV_A13)) {
71362306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
71462306a36Sopenharmony_ci				tmp |= RADEON_TCL_BYPASS_DISABLE;
71562306a36Sopenharmony_ci				WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
71662306a36Sopenharmony_ci			}
71762306a36Sopenharmony_ci			mdelay(15);
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci			/*enable dynamic mode for display clocks (PIXCLK and PIX2CLK) */
72062306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
72162306a36Sopenharmony_ci			tmp |= (RADEON_PIX2CLK_ALWAYS_ONb |
72262306a36Sopenharmony_ci				RADEON_PIX2CLK_DAC_ALWAYS_ONb |
72362306a36Sopenharmony_ci				RADEON_PIXCLK_BLEND_ALWAYS_ONb |
72462306a36Sopenharmony_ci				RADEON_PIXCLK_GV_ALWAYS_ONb |
72562306a36Sopenharmony_ci				RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
72662306a36Sopenharmony_ci				RADEON_PIXCLK_LVDS_ALWAYS_ONb |
72762306a36Sopenharmony_ci				RADEON_PIXCLK_TMDS_ALWAYS_ONb);
72862306a36Sopenharmony_ci
72962306a36Sopenharmony_ci			WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
73062306a36Sopenharmony_ci			mdelay(15);
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
73362306a36Sopenharmony_ci			tmp |= (RADEON_PIXCLK_ALWAYS_ONb |
73462306a36Sopenharmony_ci				RADEON_PIXCLK_DAC_ALWAYS_ONb);
73562306a36Sopenharmony_ci
73662306a36Sopenharmony_ci			WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
73762306a36Sopenharmony_ci			mdelay(15);
73862306a36Sopenharmony_ci		}
73962306a36Sopenharmony_ci	} else {
74062306a36Sopenharmony_ci		/* Turn everything OFF (ForceON to everything) */
74162306a36Sopenharmony_ci		if (rdev->flags & RADEON_SINGLE_CRTC) {
74262306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_CNTL);
74362306a36Sopenharmony_ci			tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_HDP |
74462306a36Sopenharmony_ci				RADEON_SCLK_FORCE_DISP1 | RADEON_SCLK_FORCE_TOP
74562306a36Sopenharmony_ci				| RADEON_SCLK_FORCE_E2 | RADEON_SCLK_FORCE_SE |
74662306a36Sopenharmony_ci				RADEON_SCLK_FORCE_IDCT | RADEON_SCLK_FORCE_VIP |
74762306a36Sopenharmony_ci				RADEON_SCLK_FORCE_RE | RADEON_SCLK_FORCE_PB |
74862306a36Sopenharmony_ci				RADEON_SCLK_FORCE_TAM | RADEON_SCLK_FORCE_TDM |
74962306a36Sopenharmony_ci				RADEON_SCLK_FORCE_RB);
75062306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_CNTL, tmp);
75162306a36Sopenharmony_ci		} else if ((rdev->family == CHIP_RS400) ||
75262306a36Sopenharmony_ci			   (rdev->family == CHIP_RS480)) {
75362306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_CNTL);
75462306a36Sopenharmony_ci			tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
75562306a36Sopenharmony_ci				RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
75662306a36Sopenharmony_ci				| RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
75762306a36Sopenharmony_ci				R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
75862306a36Sopenharmony_ci				RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
75962306a36Sopenharmony_ci				R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
76062306a36Sopenharmony_ci				R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
76162306a36Sopenharmony_ci				R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
76262306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_CNTL, tmp);
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
76562306a36Sopenharmony_ci			tmp |= RADEON_SCLK_MORE_FORCEON;
76662306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
76762306a36Sopenharmony_ci
76862306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
76962306a36Sopenharmony_ci			tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
77062306a36Sopenharmony_ci				 RADEON_PIXCLK_DAC_ALWAYS_ONb |
77162306a36Sopenharmony_ci				 R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
77262306a36Sopenharmony_ci			WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
77562306a36Sopenharmony_ci			tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
77662306a36Sopenharmony_ci				 RADEON_PIX2CLK_DAC_ALWAYS_ONb |
77762306a36Sopenharmony_ci				 RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
77862306a36Sopenharmony_ci				 R300_DVOCLK_ALWAYS_ONb |
77962306a36Sopenharmony_ci				 RADEON_PIXCLK_BLEND_ALWAYS_ONb |
78062306a36Sopenharmony_ci				 RADEON_PIXCLK_GV_ALWAYS_ONb |
78162306a36Sopenharmony_ci				 R300_PIXCLK_DVO_ALWAYS_ONb |
78262306a36Sopenharmony_ci				 RADEON_PIXCLK_LVDS_ALWAYS_ONb |
78362306a36Sopenharmony_ci				 RADEON_PIXCLK_TMDS_ALWAYS_ONb |
78462306a36Sopenharmony_ci				 R300_PIXCLK_TRANS_ALWAYS_ONb |
78562306a36Sopenharmony_ci				 R300_PIXCLK_TVO_ALWAYS_ONb |
78662306a36Sopenharmony_ci				 R300_P2G2CLK_ALWAYS_ONb |
78762306a36Sopenharmony_ci				 R300_P2G2CLK_DAC_ALWAYS_ONb |
78862306a36Sopenharmony_ci				 R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
78962306a36Sopenharmony_ci			WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
79062306a36Sopenharmony_ci		} else if (rdev->family >= CHIP_RV350) {
79162306a36Sopenharmony_ci			/* for RV350/M10, no delays are required. */
79262306a36Sopenharmony_ci			tmp = RREG32_PLL(R300_SCLK_CNTL2);
79362306a36Sopenharmony_ci			tmp |= (R300_SCLK_FORCE_TCL |
79462306a36Sopenharmony_ci				R300_SCLK_FORCE_GA | R300_SCLK_FORCE_CBA);
79562306a36Sopenharmony_ci			WREG32_PLL(R300_SCLK_CNTL2, tmp);
79662306a36Sopenharmony_ci
79762306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_CNTL);
79862306a36Sopenharmony_ci			tmp |= (RADEON_SCLK_FORCE_DISP2 | RADEON_SCLK_FORCE_CP |
79962306a36Sopenharmony_ci				RADEON_SCLK_FORCE_HDP | RADEON_SCLK_FORCE_DISP1
80062306a36Sopenharmony_ci				| RADEON_SCLK_FORCE_TOP | RADEON_SCLK_FORCE_E2 |
80162306a36Sopenharmony_ci				R300_SCLK_FORCE_VAP | RADEON_SCLK_FORCE_IDCT |
80262306a36Sopenharmony_ci				RADEON_SCLK_FORCE_VIP | R300_SCLK_FORCE_SR |
80362306a36Sopenharmony_ci				R300_SCLK_FORCE_PX | R300_SCLK_FORCE_TX |
80462306a36Sopenharmony_ci				R300_SCLK_FORCE_US | RADEON_SCLK_FORCE_TV_SCLK |
80562306a36Sopenharmony_ci				R300_SCLK_FORCE_SU | RADEON_SCLK_FORCE_OV0);
80662306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_CNTL, tmp);
80762306a36Sopenharmony_ci
80862306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
80962306a36Sopenharmony_ci			tmp |= RADEON_SCLK_MORE_FORCEON;
81062306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_MCLK_CNTL);
81362306a36Sopenharmony_ci			tmp |= (RADEON_FORCEON_MCLKA |
81462306a36Sopenharmony_ci				RADEON_FORCEON_MCLKB |
81562306a36Sopenharmony_ci				RADEON_FORCEON_YCLKA |
81662306a36Sopenharmony_ci				RADEON_FORCEON_YCLKB | RADEON_FORCEON_MC);
81762306a36Sopenharmony_ci			WREG32_PLL(RADEON_MCLK_CNTL, tmp);
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
82062306a36Sopenharmony_ci			tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
82162306a36Sopenharmony_ci				 RADEON_PIXCLK_DAC_ALWAYS_ONb |
82262306a36Sopenharmony_ci				 R300_DISP_DAC_PIXCLK_DAC_BLANK_OFF);
82362306a36Sopenharmony_ci			WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
82662306a36Sopenharmony_ci			tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
82762306a36Sopenharmony_ci				 RADEON_PIX2CLK_DAC_ALWAYS_ONb |
82862306a36Sopenharmony_ci				 RADEON_DISP_TVOUT_PIXCLK_TV_ALWAYS_ONb |
82962306a36Sopenharmony_ci				 R300_DVOCLK_ALWAYS_ONb |
83062306a36Sopenharmony_ci				 RADEON_PIXCLK_BLEND_ALWAYS_ONb |
83162306a36Sopenharmony_ci				 RADEON_PIXCLK_GV_ALWAYS_ONb |
83262306a36Sopenharmony_ci				 R300_PIXCLK_DVO_ALWAYS_ONb |
83362306a36Sopenharmony_ci				 RADEON_PIXCLK_LVDS_ALWAYS_ONb |
83462306a36Sopenharmony_ci				 RADEON_PIXCLK_TMDS_ALWAYS_ONb |
83562306a36Sopenharmony_ci				 R300_PIXCLK_TRANS_ALWAYS_ONb |
83662306a36Sopenharmony_ci				 R300_PIXCLK_TVO_ALWAYS_ONb |
83762306a36Sopenharmony_ci				 R300_P2G2CLK_ALWAYS_ONb |
83862306a36Sopenharmony_ci				 R300_P2G2CLK_DAC_ALWAYS_ONb |
83962306a36Sopenharmony_ci				 R300_DISP_DAC_PIXCLK_DAC2_BLANK_OFF);
84062306a36Sopenharmony_ci			WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
84162306a36Sopenharmony_ci		} else {
84262306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_SCLK_CNTL);
84362306a36Sopenharmony_ci			tmp |= (RADEON_SCLK_FORCE_CP | RADEON_SCLK_FORCE_E2);
84462306a36Sopenharmony_ci			tmp |= RADEON_SCLK_FORCE_SE;
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_ci			if (rdev->flags & RADEON_SINGLE_CRTC) {
84762306a36Sopenharmony_ci				tmp |= (RADEON_SCLK_FORCE_RB |
84862306a36Sopenharmony_ci					RADEON_SCLK_FORCE_TDM |
84962306a36Sopenharmony_ci					RADEON_SCLK_FORCE_TAM |
85062306a36Sopenharmony_ci					RADEON_SCLK_FORCE_PB |
85162306a36Sopenharmony_ci					RADEON_SCLK_FORCE_RE |
85262306a36Sopenharmony_ci					RADEON_SCLK_FORCE_VIP |
85362306a36Sopenharmony_ci					RADEON_SCLK_FORCE_IDCT |
85462306a36Sopenharmony_ci					RADEON_SCLK_FORCE_TOP |
85562306a36Sopenharmony_ci					RADEON_SCLK_FORCE_DISP1 |
85662306a36Sopenharmony_ci					RADEON_SCLK_FORCE_DISP2 |
85762306a36Sopenharmony_ci					RADEON_SCLK_FORCE_HDP);
85862306a36Sopenharmony_ci			} else if ((rdev->family == CHIP_R300) ||
85962306a36Sopenharmony_ci				   (rdev->family == CHIP_R350)) {
86062306a36Sopenharmony_ci				tmp |= (RADEON_SCLK_FORCE_HDP |
86162306a36Sopenharmony_ci					RADEON_SCLK_FORCE_DISP1 |
86262306a36Sopenharmony_ci					RADEON_SCLK_FORCE_DISP2 |
86362306a36Sopenharmony_ci					RADEON_SCLK_FORCE_TOP |
86462306a36Sopenharmony_ci					RADEON_SCLK_FORCE_IDCT |
86562306a36Sopenharmony_ci					RADEON_SCLK_FORCE_VIP);
86662306a36Sopenharmony_ci			}
86762306a36Sopenharmony_ci			WREG32_PLL(RADEON_SCLK_CNTL, tmp);
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci			mdelay(16);
87062306a36Sopenharmony_ci
87162306a36Sopenharmony_ci			if ((rdev->family == CHIP_R300) ||
87262306a36Sopenharmony_ci			    (rdev->family == CHIP_R350)) {
87362306a36Sopenharmony_ci				tmp = RREG32_PLL(R300_SCLK_CNTL2);
87462306a36Sopenharmony_ci				tmp |= (R300_SCLK_FORCE_TCL |
87562306a36Sopenharmony_ci					R300_SCLK_FORCE_GA |
87662306a36Sopenharmony_ci					R300_SCLK_FORCE_CBA);
87762306a36Sopenharmony_ci				WREG32_PLL(R300_SCLK_CNTL2, tmp);
87862306a36Sopenharmony_ci				mdelay(16);
87962306a36Sopenharmony_ci			}
88062306a36Sopenharmony_ci
88162306a36Sopenharmony_ci			if (rdev->flags & RADEON_IS_IGP) {
88262306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_MCLK_CNTL);
88362306a36Sopenharmony_ci				tmp &= ~(RADEON_FORCEON_MCLKA |
88462306a36Sopenharmony_ci					 RADEON_FORCEON_YCLKA);
88562306a36Sopenharmony_ci				WREG32_PLL(RADEON_MCLK_CNTL, tmp);
88662306a36Sopenharmony_ci				mdelay(16);
88762306a36Sopenharmony_ci			}
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ci			if ((rdev->family == CHIP_RV200) ||
89062306a36Sopenharmony_ci			    (rdev->family == CHIP_RV250) ||
89162306a36Sopenharmony_ci			    (rdev->family == CHIP_RV280)) {
89262306a36Sopenharmony_ci				tmp = RREG32_PLL(RADEON_SCLK_MORE_CNTL);
89362306a36Sopenharmony_ci				tmp |= RADEON_SCLK_MORE_FORCEON;
89462306a36Sopenharmony_ci				WREG32_PLL(RADEON_SCLK_MORE_CNTL, tmp);
89562306a36Sopenharmony_ci				mdelay(16);
89662306a36Sopenharmony_ci			}
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_PIXCLKS_CNTL);
89962306a36Sopenharmony_ci			tmp &= ~(RADEON_PIX2CLK_ALWAYS_ONb |
90062306a36Sopenharmony_ci				 RADEON_PIX2CLK_DAC_ALWAYS_ONb |
90162306a36Sopenharmony_ci				 RADEON_PIXCLK_BLEND_ALWAYS_ONb |
90262306a36Sopenharmony_ci				 RADEON_PIXCLK_GV_ALWAYS_ONb |
90362306a36Sopenharmony_ci				 RADEON_PIXCLK_DIG_TMDS_ALWAYS_ONb |
90462306a36Sopenharmony_ci				 RADEON_PIXCLK_LVDS_ALWAYS_ONb |
90562306a36Sopenharmony_ci				 RADEON_PIXCLK_TMDS_ALWAYS_ONb);
90662306a36Sopenharmony_ci
90762306a36Sopenharmony_ci			WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
90862306a36Sopenharmony_ci			mdelay(16);
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_ci			tmp = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
91162306a36Sopenharmony_ci			tmp &= ~(RADEON_PIXCLK_ALWAYS_ONb |
91262306a36Sopenharmony_ci				 RADEON_PIXCLK_DAC_ALWAYS_ONb);
91362306a36Sopenharmony_ci			WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
91462306a36Sopenharmony_ci		}
91562306a36Sopenharmony_ci	}
91662306a36Sopenharmony_ci}
91762306a36Sopenharmony_ci
918