162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci#ifndef __R600_DPM_H__
2462306a36Sopenharmony_ci#define __R600_DPM_H__
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "radeon.h"
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci#define R600_ASI_DFLT                                10000
2962306a36Sopenharmony_ci#define R600_BSP_DFLT                                0x41EB
3062306a36Sopenharmony_ci#define R600_BSU_DFLT                                0x2
3162306a36Sopenharmony_ci#define R600_AH_DFLT                                 5
3262306a36Sopenharmony_ci#define R600_RLP_DFLT                                25
3362306a36Sopenharmony_ci#define R600_RMP_DFLT                                65
3462306a36Sopenharmony_ci#define R600_LHP_DFLT                                40
3562306a36Sopenharmony_ci#define R600_LMP_DFLT                                15
3662306a36Sopenharmony_ci#define R600_TD_DFLT                                 0
3762306a36Sopenharmony_ci#define R600_UTC_DFLT_00                             0x24
3862306a36Sopenharmony_ci#define R600_UTC_DFLT_01                             0x22
3962306a36Sopenharmony_ci#define R600_UTC_DFLT_02                             0x22
4062306a36Sopenharmony_ci#define R600_UTC_DFLT_03                             0x22
4162306a36Sopenharmony_ci#define R600_UTC_DFLT_04                             0x22
4262306a36Sopenharmony_ci#define R600_UTC_DFLT_05                             0x22
4362306a36Sopenharmony_ci#define R600_UTC_DFLT_06                             0x22
4462306a36Sopenharmony_ci#define R600_UTC_DFLT_07                             0x22
4562306a36Sopenharmony_ci#define R600_UTC_DFLT_08                             0x22
4662306a36Sopenharmony_ci#define R600_UTC_DFLT_09                             0x22
4762306a36Sopenharmony_ci#define R600_UTC_DFLT_10                             0x22
4862306a36Sopenharmony_ci#define R600_UTC_DFLT_11                             0x22
4962306a36Sopenharmony_ci#define R600_UTC_DFLT_12                             0x22
5062306a36Sopenharmony_ci#define R600_UTC_DFLT_13                             0x22
5162306a36Sopenharmony_ci#define R600_UTC_DFLT_14                             0x22
5262306a36Sopenharmony_ci#define R600_DTC_DFLT_00                             0x24
5362306a36Sopenharmony_ci#define R600_DTC_DFLT_01                             0x22
5462306a36Sopenharmony_ci#define R600_DTC_DFLT_02                             0x22
5562306a36Sopenharmony_ci#define R600_DTC_DFLT_03                             0x22
5662306a36Sopenharmony_ci#define R600_DTC_DFLT_04                             0x22
5762306a36Sopenharmony_ci#define R600_DTC_DFLT_05                             0x22
5862306a36Sopenharmony_ci#define R600_DTC_DFLT_06                             0x22
5962306a36Sopenharmony_ci#define R600_DTC_DFLT_07                             0x22
6062306a36Sopenharmony_ci#define R600_DTC_DFLT_08                             0x22
6162306a36Sopenharmony_ci#define R600_DTC_DFLT_09                             0x22
6262306a36Sopenharmony_ci#define R600_DTC_DFLT_10                             0x22
6362306a36Sopenharmony_ci#define R600_DTC_DFLT_11                             0x22
6462306a36Sopenharmony_ci#define R600_DTC_DFLT_12                             0x22
6562306a36Sopenharmony_ci#define R600_DTC_DFLT_13                             0x22
6662306a36Sopenharmony_ci#define R600_DTC_DFLT_14                             0x22
6762306a36Sopenharmony_ci#define R600_VRC_DFLT                                0x0000C003
6862306a36Sopenharmony_ci#define R600_VOLTAGERESPONSETIME_DFLT                1000
6962306a36Sopenharmony_ci#define R600_BACKBIASRESPONSETIME_DFLT               1000
7062306a36Sopenharmony_ci#define R600_VRU_DFLT                                0x3
7162306a36Sopenharmony_ci#define R600_SPLLSTEPTIME_DFLT                       0x1000
7262306a36Sopenharmony_ci#define R600_SPLLSTEPUNIT_DFLT                       0x3
7362306a36Sopenharmony_ci#define R600_TPU_DFLT                                0
7462306a36Sopenharmony_ci#define R600_TPC_DFLT                                0x200
7562306a36Sopenharmony_ci#define R600_SSTU_DFLT                               0
7662306a36Sopenharmony_ci#define R600_SST_DFLT                                0x00C8
7762306a36Sopenharmony_ci#define R600_GICST_DFLT                              0x200
7862306a36Sopenharmony_ci#define R600_FCT_DFLT                                0x0400
7962306a36Sopenharmony_ci#define R600_FCTU_DFLT                               0
8062306a36Sopenharmony_ci#define R600_CTXCGTT3DRPHC_DFLT                      0x20
8162306a36Sopenharmony_ci#define R600_CTXCGTT3DRSDC_DFLT                      0x40
8262306a36Sopenharmony_ci#define R600_VDDC3DOORPHC_DFLT                       0x100
8362306a36Sopenharmony_ci#define R600_VDDC3DOORSDC_DFLT                       0x7
8462306a36Sopenharmony_ci#define R600_VDDC3DOORSU_DFLT                        0
8562306a36Sopenharmony_ci#define R600_MPLLLOCKTIME_DFLT                       100
8662306a36Sopenharmony_ci#define R600_MPLLRESETTIME_DFLT                      150
8762306a36Sopenharmony_ci#define R600_VCOSTEPPCT_DFLT                          20
8862306a36Sopenharmony_ci#define R600_ENDINGVCOSTEPPCT_DFLT                    5
8962306a36Sopenharmony_ci#define R600_REFERENCEDIVIDER_DFLT                    4
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci#define R600_PM_NUMBER_OF_TC 15
9262306a36Sopenharmony_ci#define R600_PM_NUMBER_OF_SCLKS 20
9362306a36Sopenharmony_ci#define R600_PM_NUMBER_OF_MCLKS 4
9462306a36Sopenharmony_ci#define R600_PM_NUMBER_OF_VOLTAGE_LEVELS 4
9562306a36Sopenharmony_ci#define R600_PM_NUMBER_OF_ACTIVITY_LEVELS 3
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci/* XXX are these ok? */
9862306a36Sopenharmony_ci#define R600_TEMP_RANGE_MIN (90 * 1000)
9962306a36Sopenharmony_ci#define R600_TEMP_RANGE_MAX (120 * 1000)
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci#define FDO_PWM_MODE_STATIC  1
10262306a36Sopenharmony_ci#define FDO_PWM_MODE_STATIC_RPM 5
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_cienum r600_power_level {
10562306a36Sopenharmony_ci	R600_POWER_LEVEL_LOW = 0,
10662306a36Sopenharmony_ci	R600_POWER_LEVEL_MEDIUM = 1,
10762306a36Sopenharmony_ci	R600_POWER_LEVEL_HIGH = 2,
10862306a36Sopenharmony_ci	R600_POWER_LEVEL_CTXSW = 3,
10962306a36Sopenharmony_ci};
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cienum r600_td {
11262306a36Sopenharmony_ci	R600_TD_AUTO,
11362306a36Sopenharmony_ci	R600_TD_UP,
11462306a36Sopenharmony_ci	R600_TD_DOWN,
11562306a36Sopenharmony_ci};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cienum r600_display_watermark {
11862306a36Sopenharmony_ci	R600_DISPLAY_WATERMARK_LOW = 0,
11962306a36Sopenharmony_ci	R600_DISPLAY_WATERMARK_HIGH = 1,
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cienum r600_display_gap
12362306a36Sopenharmony_ci{
12462306a36Sopenharmony_ci    R600_PM_DISPLAY_GAP_VBLANK_OR_WM = 0,
12562306a36Sopenharmony_ci    R600_PM_DISPLAY_GAP_VBLANK       = 1,
12662306a36Sopenharmony_ci    R600_PM_DISPLAY_GAP_WATERMARK    = 2,
12762306a36Sopenharmony_ci    R600_PM_DISPLAY_GAP_IGNORE       = 3,
12862306a36Sopenharmony_ci};
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ciextern const u32 r600_utc[R600_PM_NUMBER_OF_TC];
13162306a36Sopenharmony_ciextern const u32 r600_dtc[R600_PM_NUMBER_OF_TC];
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_civoid r600_dpm_print_class_info(u32 class, u32 class2);
13462306a36Sopenharmony_civoid r600_dpm_print_cap_info(u32 caps);
13562306a36Sopenharmony_civoid r600_dpm_print_ps_status(struct radeon_device *rdev,
13662306a36Sopenharmony_ci			      struct radeon_ps *rps);
13762306a36Sopenharmony_ciu32 r600_dpm_get_vblank_time(struct radeon_device *rdev);
13862306a36Sopenharmony_ciu32 r600_dpm_get_vrefresh(struct radeon_device *rdev);
13962306a36Sopenharmony_cibool r600_is_uvd_state(u32 class, u32 class2);
14062306a36Sopenharmony_civoid r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
14162306a36Sopenharmony_ci			    u32 *p, u32 *u);
14262306a36Sopenharmony_ciint r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th);
14362306a36Sopenharmony_civoid r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable);
14462306a36Sopenharmony_civoid r600_dynamicpm_enable(struct radeon_device *rdev, bool enable);
14562306a36Sopenharmony_civoid r600_enable_thermal_protection(struct radeon_device *rdev, bool enable);
14662306a36Sopenharmony_civoid r600_enable_acpi_pm(struct radeon_device *rdev);
14762306a36Sopenharmony_civoid r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable);
14862306a36Sopenharmony_cibool r600_dynamicpm_enabled(struct radeon_device *rdev);
14962306a36Sopenharmony_civoid r600_enable_sclk_control(struct radeon_device *rdev, bool enable);
15062306a36Sopenharmony_civoid r600_enable_mclk_control(struct radeon_device *rdev, bool enable);
15162306a36Sopenharmony_civoid r600_enable_spll_bypass(struct radeon_device *rdev, bool enable);
15262306a36Sopenharmony_civoid r600_wait_for_spll_change(struct radeon_device *rdev);
15362306a36Sopenharmony_civoid r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p);
15462306a36Sopenharmony_civoid r600_set_at(struct radeon_device *rdev,
15562306a36Sopenharmony_ci		 u32 l_to_m, u32 m_to_h,
15662306a36Sopenharmony_ci		 u32 h_to_m, u32 m_to_l);
15762306a36Sopenharmony_civoid r600_set_tc(struct radeon_device *rdev, u32 index, u32 u_t, u32 d_t);
15862306a36Sopenharmony_civoid r600_select_td(struct radeon_device *rdev, enum r600_td td);
15962306a36Sopenharmony_civoid r600_set_vrc(struct radeon_device *rdev, u32 vrv);
16062306a36Sopenharmony_civoid r600_set_tpu(struct radeon_device *rdev, u32 u);
16162306a36Sopenharmony_civoid r600_set_tpc(struct radeon_device *rdev, u32 c);
16262306a36Sopenharmony_civoid r600_set_sstu(struct radeon_device *rdev, u32 u);
16362306a36Sopenharmony_civoid r600_set_sst(struct radeon_device *rdev, u32 t);
16462306a36Sopenharmony_civoid r600_set_git(struct radeon_device *rdev, u32 t);
16562306a36Sopenharmony_civoid r600_set_fctu(struct radeon_device *rdev, u32 u);
16662306a36Sopenharmony_civoid r600_set_fct(struct radeon_device *rdev, u32 t);
16762306a36Sopenharmony_civoid r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p);
16862306a36Sopenharmony_civoid r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s);
16962306a36Sopenharmony_civoid r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u);
17062306a36Sopenharmony_civoid r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p);
17162306a36Sopenharmony_civoid r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s);
17262306a36Sopenharmony_civoid r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time);
17362306a36Sopenharmony_civoid r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time);
17462306a36Sopenharmony_civoid r600_engine_clock_entry_enable(struct radeon_device *rdev,
17562306a36Sopenharmony_ci				    u32 index, bool enable);
17662306a36Sopenharmony_civoid r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
17762306a36Sopenharmony_ci						   u32 index, bool enable);
17862306a36Sopenharmony_civoid r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
17962306a36Sopenharmony_ci						 u32 index, bool enable);
18062306a36Sopenharmony_civoid r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
18162306a36Sopenharmony_ci					      u32 index, u32 divider);
18262306a36Sopenharmony_civoid r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
18362306a36Sopenharmony_ci						   u32 index, u32 divider);
18462306a36Sopenharmony_civoid r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
18562306a36Sopenharmony_ci						  u32 index, u32 divider);
18662306a36Sopenharmony_civoid r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
18762306a36Sopenharmony_ci					   u32 index, u32 step_time);
18862306a36Sopenharmony_civoid r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u);
18962306a36Sopenharmony_civoid r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u);
19062306a36Sopenharmony_civoid r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt);
19162306a36Sopenharmony_civoid r600_voltage_control_enable_pins(struct radeon_device *rdev,
19262306a36Sopenharmony_ci				      u64 mask);
19362306a36Sopenharmony_civoid r600_voltage_control_program_voltages(struct radeon_device *rdev,
19462306a36Sopenharmony_ci					   enum r600_power_level index, u64 pins);
19562306a36Sopenharmony_civoid r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
19662306a36Sopenharmony_ci						    u64 mask);
19762306a36Sopenharmony_civoid r600_power_level_enable(struct radeon_device *rdev,
19862306a36Sopenharmony_ci			     enum r600_power_level index, bool enable);
19962306a36Sopenharmony_civoid r600_power_level_set_voltage_index(struct radeon_device *rdev,
20062306a36Sopenharmony_ci					enum r600_power_level index, u32 voltage_index);
20162306a36Sopenharmony_civoid r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
20262306a36Sopenharmony_ci					  enum r600_power_level index, u32 mem_clock_index);
20362306a36Sopenharmony_civoid r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
20462306a36Sopenharmony_ci					  enum r600_power_level index, u32 eng_clock_index);
20562306a36Sopenharmony_civoid r600_power_level_set_watermark_id(struct radeon_device *rdev,
20662306a36Sopenharmony_ci				       enum r600_power_level index,
20762306a36Sopenharmony_ci				       enum r600_display_watermark watermark_id);
20862306a36Sopenharmony_civoid r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
20962306a36Sopenharmony_ci				    enum r600_power_level index, bool compatible);
21062306a36Sopenharmony_cienum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev);
21162306a36Sopenharmony_cienum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev);
21262306a36Sopenharmony_civoid r600_power_level_set_enter_index(struct radeon_device *rdev,
21362306a36Sopenharmony_ci				      enum r600_power_level index);
21462306a36Sopenharmony_civoid r600_wait_for_power_level_unequal(struct radeon_device *rdev,
21562306a36Sopenharmony_ci				       enum r600_power_level index);
21662306a36Sopenharmony_civoid r600_wait_for_power_level(struct radeon_device *rdev,
21762306a36Sopenharmony_ci			       enum r600_power_level index);
21862306a36Sopenharmony_civoid r600_start_dpm(struct radeon_device *rdev);
21962306a36Sopenharmony_civoid r600_stop_dpm(struct radeon_device *rdev);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_cibool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor);
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ciint r600_get_platform_caps(struct radeon_device *rdev);
22462306a36Sopenharmony_ci
22562306a36Sopenharmony_ciint r600_parse_extended_power_table(struct radeon_device *rdev);
22662306a36Sopenharmony_civoid r600_free_extended_power_table(struct radeon_device *rdev);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cienum radeon_pcie_gen r600_get_pcie_gen_support(struct radeon_device *rdev,
22962306a36Sopenharmony_ci					       u32 sys_mask,
23062306a36Sopenharmony_ci					       enum radeon_pcie_gen asic_gen,
23162306a36Sopenharmony_ci					       enum radeon_pcie_gen default_gen);
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ciu16 r600_get_pcie_lane_support(struct radeon_device *rdev,
23462306a36Sopenharmony_ci			       u16 asic_lanes,
23562306a36Sopenharmony_ci			       u16 default_lanes);
23662306a36Sopenharmony_ciu8 r600_encode_pci_lane_width(u32 lanes);
23762306a36Sopenharmony_ci
23862306a36Sopenharmony_ci#endif
239