162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci * Authors: Alex Deucher
2362306a36Sopenharmony_ci */
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include "radeon.h"
2662306a36Sopenharmony_ci#include "radeon_asic.h"
2762306a36Sopenharmony_ci#include "r600d.h"
2862306a36Sopenharmony_ci#include "r600_dpm.h"
2962306a36Sopenharmony_ci#include "atom.h"
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ciconst u32 r600_utc[R600_PM_NUMBER_OF_TC] =
3262306a36Sopenharmony_ci{
3362306a36Sopenharmony_ci	R600_UTC_DFLT_00,
3462306a36Sopenharmony_ci	R600_UTC_DFLT_01,
3562306a36Sopenharmony_ci	R600_UTC_DFLT_02,
3662306a36Sopenharmony_ci	R600_UTC_DFLT_03,
3762306a36Sopenharmony_ci	R600_UTC_DFLT_04,
3862306a36Sopenharmony_ci	R600_UTC_DFLT_05,
3962306a36Sopenharmony_ci	R600_UTC_DFLT_06,
4062306a36Sopenharmony_ci	R600_UTC_DFLT_07,
4162306a36Sopenharmony_ci	R600_UTC_DFLT_08,
4262306a36Sopenharmony_ci	R600_UTC_DFLT_09,
4362306a36Sopenharmony_ci	R600_UTC_DFLT_10,
4462306a36Sopenharmony_ci	R600_UTC_DFLT_11,
4562306a36Sopenharmony_ci	R600_UTC_DFLT_12,
4662306a36Sopenharmony_ci	R600_UTC_DFLT_13,
4762306a36Sopenharmony_ci	R600_UTC_DFLT_14,
4862306a36Sopenharmony_ci};
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ciconst u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
5162306a36Sopenharmony_ci{
5262306a36Sopenharmony_ci	R600_DTC_DFLT_00,
5362306a36Sopenharmony_ci	R600_DTC_DFLT_01,
5462306a36Sopenharmony_ci	R600_DTC_DFLT_02,
5562306a36Sopenharmony_ci	R600_DTC_DFLT_03,
5662306a36Sopenharmony_ci	R600_DTC_DFLT_04,
5762306a36Sopenharmony_ci	R600_DTC_DFLT_05,
5862306a36Sopenharmony_ci	R600_DTC_DFLT_06,
5962306a36Sopenharmony_ci	R600_DTC_DFLT_07,
6062306a36Sopenharmony_ci	R600_DTC_DFLT_08,
6162306a36Sopenharmony_ci	R600_DTC_DFLT_09,
6262306a36Sopenharmony_ci	R600_DTC_DFLT_10,
6362306a36Sopenharmony_ci	R600_DTC_DFLT_11,
6462306a36Sopenharmony_ci	R600_DTC_DFLT_12,
6562306a36Sopenharmony_ci	R600_DTC_DFLT_13,
6662306a36Sopenharmony_ci	R600_DTC_DFLT_14,
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_civoid r600_dpm_print_class_info(u32 class, u32 class2)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	const char *s;
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci	switch (class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
7462306a36Sopenharmony_ci	case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
7562306a36Sopenharmony_ci	default:
7662306a36Sopenharmony_ci		s = "none";
7762306a36Sopenharmony_ci		break;
7862306a36Sopenharmony_ci	case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
7962306a36Sopenharmony_ci		s = "battery";
8062306a36Sopenharmony_ci		break;
8162306a36Sopenharmony_ci	case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
8262306a36Sopenharmony_ci		s = "balanced";
8362306a36Sopenharmony_ci		break;
8462306a36Sopenharmony_ci	case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
8562306a36Sopenharmony_ci		s = "performance";
8662306a36Sopenharmony_ci		break;
8762306a36Sopenharmony_ci	}
8862306a36Sopenharmony_ci	printk("\tui class: %s\n", s);
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci	printk("\tinternal class:");
9162306a36Sopenharmony_ci	if (((class & ~ATOM_PPLIB_CLASSIFICATION_UI_MASK) == 0) &&
9262306a36Sopenharmony_ci	    (class2 == 0))
9362306a36Sopenharmony_ci		pr_cont(" none");
9462306a36Sopenharmony_ci	else {
9562306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_BOOT)
9662306a36Sopenharmony_ci			pr_cont(" boot");
9762306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
9862306a36Sopenharmony_ci			pr_cont(" thermal");
9962306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_LIMITEDPOWERSOURCE)
10062306a36Sopenharmony_ci			pr_cont(" limited_pwr");
10162306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_REST)
10262306a36Sopenharmony_ci			pr_cont(" rest");
10362306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_FORCED)
10462306a36Sopenharmony_ci			pr_cont(" forced");
10562306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
10662306a36Sopenharmony_ci			pr_cont(" 3d_perf");
10762306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_OVERDRIVETEMPLATE)
10862306a36Sopenharmony_ci			pr_cont(" ovrdrv");
10962306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
11062306a36Sopenharmony_ci			pr_cont(" uvd");
11162306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_3DLOW)
11262306a36Sopenharmony_ci			pr_cont(" 3d_low");
11362306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_ACPI)
11462306a36Sopenharmony_ci			pr_cont(" acpi");
11562306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
11662306a36Sopenharmony_ci			pr_cont(" uvd_hd2");
11762306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
11862306a36Sopenharmony_ci			pr_cont(" uvd_hd");
11962306a36Sopenharmony_ci		if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
12062306a36Sopenharmony_ci			pr_cont(" uvd_sd");
12162306a36Sopenharmony_ci		if (class2 & ATOM_PPLIB_CLASSIFICATION2_LIMITEDPOWERSOURCE_2)
12262306a36Sopenharmony_ci			pr_cont(" limited_pwr2");
12362306a36Sopenharmony_ci		if (class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
12462306a36Sopenharmony_ci			pr_cont(" ulv");
12562306a36Sopenharmony_ci		if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
12662306a36Sopenharmony_ci			pr_cont(" uvd_mvc");
12762306a36Sopenharmony_ci	}
12862306a36Sopenharmony_ci	pr_cont("\n");
12962306a36Sopenharmony_ci}
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_civoid r600_dpm_print_cap_info(u32 caps)
13262306a36Sopenharmony_ci{
13362306a36Sopenharmony_ci	printk("\tcaps:");
13462306a36Sopenharmony_ci	if (caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
13562306a36Sopenharmony_ci		pr_cont(" single_disp");
13662306a36Sopenharmony_ci	if (caps & ATOM_PPLIB_SUPPORTS_VIDEO_PLAYBACK)
13762306a36Sopenharmony_ci		pr_cont(" video");
13862306a36Sopenharmony_ci	if (caps & ATOM_PPLIB_DISALLOW_ON_DC)
13962306a36Sopenharmony_ci		pr_cont(" no_dc");
14062306a36Sopenharmony_ci	pr_cont("\n");
14162306a36Sopenharmony_ci}
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_civoid r600_dpm_print_ps_status(struct radeon_device *rdev,
14462306a36Sopenharmony_ci			      struct radeon_ps *rps)
14562306a36Sopenharmony_ci{
14662306a36Sopenharmony_ci	printk("\tstatus:");
14762306a36Sopenharmony_ci	if (rps == rdev->pm.dpm.current_ps)
14862306a36Sopenharmony_ci		pr_cont(" c");
14962306a36Sopenharmony_ci	if (rps == rdev->pm.dpm.requested_ps)
15062306a36Sopenharmony_ci		pr_cont(" r");
15162306a36Sopenharmony_ci	if (rps == rdev->pm.dpm.boot_ps)
15262306a36Sopenharmony_ci		pr_cont(" b");
15362306a36Sopenharmony_ci	pr_cont("\n");
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ciu32 r600_dpm_get_vblank_time(struct radeon_device *rdev)
15762306a36Sopenharmony_ci{
15862306a36Sopenharmony_ci	struct drm_device *dev = rdev->ddev;
15962306a36Sopenharmony_ci	struct drm_crtc *crtc;
16062306a36Sopenharmony_ci	struct radeon_crtc *radeon_crtc;
16162306a36Sopenharmony_ci	u32 vblank_in_pixels;
16262306a36Sopenharmony_ci	u32 vblank_time_us = 0xffffffff; /* if the displays are off, vblank time is max */
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
16562306a36Sopenharmony_ci		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
16662306a36Sopenharmony_ci			radeon_crtc = to_radeon_crtc(crtc);
16762306a36Sopenharmony_ci			if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
16862306a36Sopenharmony_ci				vblank_in_pixels =
16962306a36Sopenharmony_ci					radeon_crtc->hw_mode.crtc_htotal *
17062306a36Sopenharmony_ci					(radeon_crtc->hw_mode.crtc_vblank_end -
17162306a36Sopenharmony_ci					 radeon_crtc->hw_mode.crtc_vdisplay +
17262306a36Sopenharmony_ci					 (radeon_crtc->v_border * 2));
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci				vblank_time_us = vblank_in_pixels * 1000 / radeon_crtc->hw_mode.clock;
17562306a36Sopenharmony_ci				break;
17662306a36Sopenharmony_ci			}
17762306a36Sopenharmony_ci		}
17862306a36Sopenharmony_ci	}
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci	return vblank_time_us;
18162306a36Sopenharmony_ci}
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ciu32 r600_dpm_get_vrefresh(struct radeon_device *rdev)
18462306a36Sopenharmony_ci{
18562306a36Sopenharmony_ci	struct drm_device *dev = rdev->ddev;
18662306a36Sopenharmony_ci	struct drm_crtc *crtc;
18762306a36Sopenharmony_ci	struct radeon_crtc *radeon_crtc;
18862306a36Sopenharmony_ci	u32 vrefresh = 0;
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
19162306a36Sopenharmony_ci		list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
19262306a36Sopenharmony_ci			radeon_crtc = to_radeon_crtc(crtc);
19362306a36Sopenharmony_ci			if (crtc->enabled && radeon_crtc->enabled && radeon_crtc->hw_mode.clock) {
19462306a36Sopenharmony_ci				vrefresh = drm_mode_vrefresh(&radeon_crtc->hw_mode);
19562306a36Sopenharmony_ci				break;
19662306a36Sopenharmony_ci			}
19762306a36Sopenharmony_ci		}
19862306a36Sopenharmony_ci	}
19962306a36Sopenharmony_ci	return vrefresh;
20062306a36Sopenharmony_ci}
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_civoid r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
20362306a36Sopenharmony_ci			    u32 *p, u32 *u)
20462306a36Sopenharmony_ci{
20562306a36Sopenharmony_ci	u32 b_c = 0;
20662306a36Sopenharmony_ci	u32 i_c;
20762306a36Sopenharmony_ci	u32 tmp;
20862306a36Sopenharmony_ci
20962306a36Sopenharmony_ci	i_c = (i * r_c) / 100;
21062306a36Sopenharmony_ci	tmp = i_c >> p_b;
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	while (tmp) {
21362306a36Sopenharmony_ci		b_c++;
21462306a36Sopenharmony_ci		tmp >>= 1;
21562306a36Sopenharmony_ci	}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci	*u = (b_c + 1) / 2;
21862306a36Sopenharmony_ci	*p = i_c / (1 << (2 * (*u)));
21962306a36Sopenharmony_ci}
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ciint r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
22262306a36Sopenharmony_ci{
22362306a36Sopenharmony_ci	u32 k, a, ah, al;
22462306a36Sopenharmony_ci	u32 t1;
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci	if ((fl == 0) || (fh == 0) || (fl > fh))
22762306a36Sopenharmony_ci		return -EINVAL;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	k = (100 * fh) / fl;
23062306a36Sopenharmony_ci	t1 = (t * (k - 100));
23162306a36Sopenharmony_ci	a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
23262306a36Sopenharmony_ci	a = (a + 5) / 10;
23362306a36Sopenharmony_ci	ah = ((a * t) + 5000) / 10000;
23462306a36Sopenharmony_ci	al = a - ah;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	*th = t - ah;
23762306a36Sopenharmony_ci	*tl = t + al;
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	return 0;
24062306a36Sopenharmony_ci}
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_civoid r600_gfx_clockgating_enable(struct radeon_device *rdev, bool enable)
24362306a36Sopenharmony_ci{
24462306a36Sopenharmony_ci	int i;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	if (enable) {
24762306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
24862306a36Sopenharmony_ci	} else {
24962306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci		WREG32(CG_RLC_REQ_AND_RSP, 0x2);
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci		for (i = 0; i < rdev->usec_timeout; i++) {
25462306a36Sopenharmony_ci			if (((RREG32(CG_RLC_REQ_AND_RSP) & CG_RLC_RSP_TYPE_MASK) >> CG_RLC_RSP_TYPE_SHIFT) == 1)
25562306a36Sopenharmony_ci				break;
25662306a36Sopenharmony_ci			udelay(1);
25762306a36Sopenharmony_ci		}
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci		WREG32(CG_RLC_REQ_AND_RSP, 0x0);
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci		WREG32(GRBM_PWR_CNTL, 0x1);
26262306a36Sopenharmony_ci		RREG32(GRBM_PWR_CNTL);
26362306a36Sopenharmony_ci	}
26462306a36Sopenharmony_ci}
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_civoid r600_dynamicpm_enable(struct radeon_device *rdev, bool enable)
26762306a36Sopenharmony_ci{
26862306a36Sopenharmony_ci	if (enable)
26962306a36Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
27062306a36Sopenharmony_ci	else
27162306a36Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
27262306a36Sopenharmony_ci}
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_civoid r600_enable_thermal_protection(struct radeon_device *rdev, bool enable)
27562306a36Sopenharmony_ci{
27662306a36Sopenharmony_ci	if (enable)
27762306a36Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
27862306a36Sopenharmony_ci	else
27962306a36Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
28062306a36Sopenharmony_ci}
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_civoid r600_enable_acpi_pm(struct radeon_device *rdev)
28362306a36Sopenharmony_ci{
28462306a36Sopenharmony_ci	WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
28562306a36Sopenharmony_ci}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_civoid r600_enable_dynamic_pcie_gen2(struct radeon_device *rdev, bool enable)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	if (enable)
29062306a36Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
29162306a36Sopenharmony_ci	else
29262306a36Sopenharmony_ci		WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
29362306a36Sopenharmony_ci}
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_cibool r600_dynamicpm_enabled(struct radeon_device *rdev)
29662306a36Sopenharmony_ci{
29762306a36Sopenharmony_ci	if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
29862306a36Sopenharmony_ci		return true;
29962306a36Sopenharmony_ci	else
30062306a36Sopenharmony_ci		return false;
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_civoid r600_enable_sclk_control(struct radeon_device *rdev, bool enable)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	if (enable)
30662306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
30762306a36Sopenharmony_ci	else
30862306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_civoid r600_enable_mclk_control(struct radeon_device *rdev, bool enable)
31262306a36Sopenharmony_ci{
31362306a36Sopenharmony_ci	if (enable)
31462306a36Sopenharmony_ci		WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
31562306a36Sopenharmony_ci	else
31662306a36Sopenharmony_ci		WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
31762306a36Sopenharmony_ci}
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_civoid r600_enable_spll_bypass(struct radeon_device *rdev, bool enable)
32062306a36Sopenharmony_ci{
32162306a36Sopenharmony_ci	if (enable)
32262306a36Sopenharmony_ci		WREG32_P(CG_SPLL_FUNC_CNTL, SPLL_BYPASS_EN, ~SPLL_BYPASS_EN);
32362306a36Sopenharmony_ci	else
32462306a36Sopenharmony_ci		WREG32_P(CG_SPLL_FUNC_CNTL, 0, ~SPLL_BYPASS_EN);
32562306a36Sopenharmony_ci}
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_civoid r600_wait_for_spll_change(struct radeon_device *rdev)
32862306a36Sopenharmony_ci{
32962306a36Sopenharmony_ci	int i;
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
33262306a36Sopenharmony_ci		if (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_CHG_STATUS)
33362306a36Sopenharmony_ci			break;
33462306a36Sopenharmony_ci		udelay(1);
33562306a36Sopenharmony_ci	}
33662306a36Sopenharmony_ci}
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_civoid r600_set_bsp(struct radeon_device *rdev, u32 u, u32 p)
33962306a36Sopenharmony_ci{
34062306a36Sopenharmony_ci	WREG32(CG_BSP, BSP(p) | BSU(u));
34162306a36Sopenharmony_ci}
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_civoid r600_set_at(struct radeon_device *rdev,
34462306a36Sopenharmony_ci		 u32 l_to_m, u32 m_to_h,
34562306a36Sopenharmony_ci		 u32 h_to_m, u32 m_to_l)
34662306a36Sopenharmony_ci{
34762306a36Sopenharmony_ci	WREG32(CG_RT, FLS(l_to_m) | FMS(m_to_h));
34862306a36Sopenharmony_ci	WREG32(CG_LT, FHS(h_to_m) | FMS(m_to_l));
34962306a36Sopenharmony_ci}
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_civoid r600_set_tc(struct radeon_device *rdev,
35262306a36Sopenharmony_ci		 u32 index, u32 u_t, u32 d_t)
35362306a36Sopenharmony_ci{
35462306a36Sopenharmony_ci	WREG32(CG_FFCT_0 + (index * 4), UTC_0(u_t) | DTC_0(d_t));
35562306a36Sopenharmony_ci}
35662306a36Sopenharmony_ci
35762306a36Sopenharmony_civoid r600_select_td(struct radeon_device *rdev,
35862306a36Sopenharmony_ci		    enum r600_td td)
35962306a36Sopenharmony_ci{
36062306a36Sopenharmony_ci	if (td == R600_TD_AUTO)
36162306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
36262306a36Sopenharmony_ci	else
36362306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
36462306a36Sopenharmony_ci	if (td == R600_TD_UP)
36562306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
36662306a36Sopenharmony_ci	if (td == R600_TD_DOWN)
36762306a36Sopenharmony_ci		WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
36862306a36Sopenharmony_ci}
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_civoid r600_set_vrc(struct radeon_device *rdev, u32 vrv)
37162306a36Sopenharmony_ci{
37262306a36Sopenharmony_ci	WREG32(CG_FTV, vrv);
37362306a36Sopenharmony_ci}
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_civoid r600_set_tpu(struct radeon_device *rdev, u32 u)
37662306a36Sopenharmony_ci{
37762306a36Sopenharmony_ci	WREG32_P(CG_TPC, TPU(u), ~TPU_MASK);
37862306a36Sopenharmony_ci}
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_civoid r600_set_tpc(struct radeon_device *rdev, u32 c)
38162306a36Sopenharmony_ci{
38262306a36Sopenharmony_ci	WREG32_P(CG_TPC, TPCC(c), ~TPCC_MASK);
38362306a36Sopenharmony_ci}
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_civoid r600_set_sstu(struct radeon_device *rdev, u32 u)
38662306a36Sopenharmony_ci{
38762306a36Sopenharmony_ci	WREG32_P(CG_SSP, CG_SSTU(u), ~CG_SSTU_MASK);
38862306a36Sopenharmony_ci}
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_civoid r600_set_sst(struct radeon_device *rdev, u32 t)
39162306a36Sopenharmony_ci{
39262306a36Sopenharmony_ci	WREG32_P(CG_SSP, CG_SST(t), ~CG_SST_MASK);
39362306a36Sopenharmony_ci}
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_civoid r600_set_git(struct radeon_device *rdev, u32 t)
39662306a36Sopenharmony_ci{
39762306a36Sopenharmony_ci	WREG32_P(CG_GIT, CG_GICST(t), ~CG_GICST_MASK);
39862306a36Sopenharmony_ci}
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_civoid r600_set_fctu(struct radeon_device *rdev, u32 u)
40162306a36Sopenharmony_ci{
40262306a36Sopenharmony_ci	WREG32_P(CG_FC_T, FC_TU(u), ~FC_TU_MASK);
40362306a36Sopenharmony_ci}
40462306a36Sopenharmony_ci
40562306a36Sopenharmony_civoid r600_set_fct(struct radeon_device *rdev, u32 t)
40662306a36Sopenharmony_ci{
40762306a36Sopenharmony_ci	WREG32_P(CG_FC_T, FC_T(t), ~FC_T_MASK);
40862306a36Sopenharmony_ci}
40962306a36Sopenharmony_ci
41062306a36Sopenharmony_civoid r600_set_ctxcgtt3d_rphc(struct radeon_device *rdev, u32 p)
41162306a36Sopenharmony_ci{
41262306a36Sopenharmony_ci	WREG32_P(CG_CTX_CGTT3D_R, PHC(p), ~PHC_MASK);
41362306a36Sopenharmony_ci}
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_civoid r600_set_ctxcgtt3d_rsdc(struct radeon_device *rdev, u32 s)
41662306a36Sopenharmony_ci{
41762306a36Sopenharmony_ci	WREG32_P(CG_CTX_CGTT3D_R, SDC(s), ~SDC_MASK);
41862306a36Sopenharmony_ci}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_civoid r600_set_vddc3d_oorsu(struct radeon_device *rdev, u32 u)
42162306a36Sopenharmony_ci{
42262306a36Sopenharmony_ci	WREG32_P(CG_VDDC3D_OOR, SU(u), ~SU_MASK);
42362306a36Sopenharmony_ci}
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_civoid r600_set_vddc3d_oorphc(struct radeon_device *rdev, u32 p)
42662306a36Sopenharmony_ci{
42762306a36Sopenharmony_ci	WREG32_P(CG_VDDC3D_OOR, PHC(p), ~PHC_MASK);
42862306a36Sopenharmony_ci}
42962306a36Sopenharmony_ci
43062306a36Sopenharmony_civoid r600_set_vddc3d_oorsdc(struct radeon_device *rdev, u32 s)
43162306a36Sopenharmony_ci{
43262306a36Sopenharmony_ci	WREG32_P(CG_VDDC3D_OOR, SDC(s), ~SDC_MASK);
43362306a36Sopenharmony_ci}
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_civoid r600_set_mpll_lock_time(struct radeon_device *rdev, u32 lock_time)
43662306a36Sopenharmony_ci{
43762306a36Sopenharmony_ci	WREG32_P(MPLL_TIME, MPLL_LOCK_TIME(lock_time), ~MPLL_LOCK_TIME_MASK);
43862306a36Sopenharmony_ci}
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_civoid r600_set_mpll_reset_time(struct radeon_device *rdev, u32 reset_time)
44162306a36Sopenharmony_ci{
44262306a36Sopenharmony_ci	WREG32_P(MPLL_TIME, MPLL_RESET_TIME(reset_time), ~MPLL_RESET_TIME_MASK);
44362306a36Sopenharmony_ci}
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_civoid r600_engine_clock_entry_enable(struct radeon_device *rdev,
44662306a36Sopenharmony_ci				    u32 index, bool enable)
44762306a36Sopenharmony_ci{
44862306a36Sopenharmony_ci	if (enable)
44962306a36Sopenharmony_ci		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
45062306a36Sopenharmony_ci			 STEP_0_SPLL_ENTRY_VALID, ~STEP_0_SPLL_ENTRY_VALID);
45162306a36Sopenharmony_ci	else
45262306a36Sopenharmony_ci		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
45362306a36Sopenharmony_ci			 0, ~STEP_0_SPLL_ENTRY_VALID);
45462306a36Sopenharmony_ci}
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_civoid r600_engine_clock_entry_enable_pulse_skipping(struct radeon_device *rdev,
45762306a36Sopenharmony_ci						   u32 index, bool enable)
45862306a36Sopenharmony_ci{
45962306a36Sopenharmony_ci	if (enable)
46062306a36Sopenharmony_ci		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
46162306a36Sopenharmony_ci			 STEP_0_SPLL_STEP_ENABLE, ~STEP_0_SPLL_STEP_ENABLE);
46262306a36Sopenharmony_ci	else
46362306a36Sopenharmony_ci		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
46462306a36Sopenharmony_ci			 0, ~STEP_0_SPLL_STEP_ENABLE);
46562306a36Sopenharmony_ci}
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_civoid r600_engine_clock_entry_enable_post_divider(struct radeon_device *rdev,
46862306a36Sopenharmony_ci						 u32 index, bool enable)
46962306a36Sopenharmony_ci{
47062306a36Sopenharmony_ci	if (enable)
47162306a36Sopenharmony_ci		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
47262306a36Sopenharmony_ci			 STEP_0_POST_DIV_EN, ~STEP_0_POST_DIV_EN);
47362306a36Sopenharmony_ci	else
47462306a36Sopenharmony_ci		WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART2 + (index * 4 * 2),
47562306a36Sopenharmony_ci			 0, ~STEP_0_POST_DIV_EN);
47662306a36Sopenharmony_ci}
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_civoid r600_engine_clock_entry_set_post_divider(struct radeon_device *rdev,
47962306a36Sopenharmony_ci					      u32 index, u32 divider)
48062306a36Sopenharmony_ci{
48162306a36Sopenharmony_ci	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
48262306a36Sopenharmony_ci		 STEP_0_SPLL_POST_DIV(divider), ~STEP_0_SPLL_POST_DIV_MASK);
48362306a36Sopenharmony_ci}
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_civoid r600_engine_clock_entry_set_reference_divider(struct radeon_device *rdev,
48662306a36Sopenharmony_ci						   u32 index, u32 divider)
48762306a36Sopenharmony_ci{
48862306a36Sopenharmony_ci	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
48962306a36Sopenharmony_ci		 STEP_0_SPLL_REF_DIV(divider), ~STEP_0_SPLL_REF_DIV_MASK);
49062306a36Sopenharmony_ci}
49162306a36Sopenharmony_ci
49262306a36Sopenharmony_civoid r600_engine_clock_entry_set_feedback_divider(struct radeon_device *rdev,
49362306a36Sopenharmony_ci						  u32 index, u32 divider)
49462306a36Sopenharmony_ci{
49562306a36Sopenharmony_ci	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
49662306a36Sopenharmony_ci		 STEP_0_SPLL_FB_DIV(divider), ~STEP_0_SPLL_FB_DIV_MASK);
49762306a36Sopenharmony_ci}
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_civoid r600_engine_clock_entry_set_step_time(struct radeon_device *rdev,
50062306a36Sopenharmony_ci					   u32 index, u32 step_time)
50162306a36Sopenharmony_ci{
50262306a36Sopenharmony_ci	WREG32_P(SCLK_FREQ_SETTING_STEP_0_PART1 + (index * 4 * 2),
50362306a36Sopenharmony_ci		 STEP_0_SPLL_STEP_TIME(step_time), ~STEP_0_SPLL_STEP_TIME_MASK);
50462306a36Sopenharmony_ci}
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_civoid r600_vid_rt_set_ssu(struct radeon_device *rdev, u32 u)
50762306a36Sopenharmony_ci{
50862306a36Sopenharmony_ci	WREG32_P(VID_RT, SSTU(u), ~SSTU_MASK);
50962306a36Sopenharmony_ci}
51062306a36Sopenharmony_ci
51162306a36Sopenharmony_civoid r600_vid_rt_set_vru(struct radeon_device *rdev, u32 u)
51262306a36Sopenharmony_ci{
51362306a36Sopenharmony_ci	WREG32_P(VID_RT, VID_CRTU(u), ~VID_CRTU_MASK);
51462306a36Sopenharmony_ci}
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_civoid r600_vid_rt_set_vrt(struct radeon_device *rdev, u32 rt)
51762306a36Sopenharmony_ci{
51862306a36Sopenharmony_ci	WREG32_P(VID_RT, VID_CRT(rt), ~VID_CRT_MASK);
51962306a36Sopenharmony_ci}
52062306a36Sopenharmony_ci
52162306a36Sopenharmony_civoid r600_voltage_control_enable_pins(struct radeon_device *rdev,
52262306a36Sopenharmony_ci				      u64 mask)
52362306a36Sopenharmony_ci{
52462306a36Sopenharmony_ci	WREG32(LOWER_GPIO_ENABLE, mask & 0xffffffff);
52562306a36Sopenharmony_ci	WREG32(UPPER_GPIO_ENABLE, upper_32_bits(mask));
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_ci
52962306a36Sopenharmony_civoid r600_voltage_control_program_voltages(struct radeon_device *rdev,
53062306a36Sopenharmony_ci					   enum r600_power_level index, u64 pins)
53162306a36Sopenharmony_ci{
53262306a36Sopenharmony_ci	u32 tmp, mask;
53362306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
53462306a36Sopenharmony_ci
53562306a36Sopenharmony_ci	WREG32(CTXSW_VID_LOWER_GPIO_CNTL + (ix * 4), pins & 0xffffffff);
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci	mask = 7 << (3 * ix);
53862306a36Sopenharmony_ci	tmp = RREG32(VID_UPPER_GPIO_CNTL);
53962306a36Sopenharmony_ci	tmp = (tmp & ~mask) | ((pins >> (32 - (3 * ix))) & mask);
54062306a36Sopenharmony_ci	WREG32(VID_UPPER_GPIO_CNTL, tmp);
54162306a36Sopenharmony_ci}
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_civoid r600_voltage_control_deactivate_static_control(struct radeon_device *rdev,
54462306a36Sopenharmony_ci						    u64 mask)
54562306a36Sopenharmony_ci{
54662306a36Sopenharmony_ci	u32 gpio;
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_ci	gpio = RREG32(GPIOPAD_MASK);
54962306a36Sopenharmony_ci	gpio &= ~mask;
55062306a36Sopenharmony_ci	WREG32(GPIOPAD_MASK, gpio);
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci	gpio = RREG32(GPIOPAD_EN);
55362306a36Sopenharmony_ci	gpio &= ~mask;
55462306a36Sopenharmony_ci	WREG32(GPIOPAD_EN, gpio);
55562306a36Sopenharmony_ci
55662306a36Sopenharmony_ci	gpio = RREG32(GPIOPAD_A);
55762306a36Sopenharmony_ci	gpio &= ~mask;
55862306a36Sopenharmony_ci	WREG32(GPIOPAD_A, gpio);
55962306a36Sopenharmony_ci}
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_civoid r600_power_level_enable(struct radeon_device *rdev,
56262306a36Sopenharmony_ci			     enum r600_power_level index, bool enable)
56362306a36Sopenharmony_ci{
56462306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	if (enable)
56762306a36Sopenharmony_ci		WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), CTXSW_FREQ_STATE_ENABLE,
56862306a36Sopenharmony_ci			 ~CTXSW_FREQ_STATE_ENABLE);
56962306a36Sopenharmony_ci	else
57062306a36Sopenharmony_ci		WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), 0,
57162306a36Sopenharmony_ci			 ~CTXSW_FREQ_STATE_ENABLE);
57262306a36Sopenharmony_ci}
57362306a36Sopenharmony_ci
57462306a36Sopenharmony_civoid r600_power_level_set_voltage_index(struct radeon_device *rdev,
57562306a36Sopenharmony_ci					enum r600_power_level index, u32 voltage_index)
57662306a36Sopenharmony_ci{
57762306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
57862306a36Sopenharmony_ci
57962306a36Sopenharmony_ci	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
58062306a36Sopenharmony_ci		 CTXSW_FREQ_VIDS_CFG_INDEX(voltage_index), ~CTXSW_FREQ_VIDS_CFG_INDEX_MASK);
58162306a36Sopenharmony_ci}
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_civoid r600_power_level_set_mem_clock_index(struct radeon_device *rdev,
58462306a36Sopenharmony_ci					  enum r600_power_level index, u32 mem_clock_index)
58562306a36Sopenharmony_ci{
58662306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
58762306a36Sopenharmony_ci
58862306a36Sopenharmony_ci	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
58962306a36Sopenharmony_ci		 CTXSW_FREQ_MCLK_CFG_INDEX(mem_clock_index), ~CTXSW_FREQ_MCLK_CFG_INDEX_MASK);
59062306a36Sopenharmony_ci}
59162306a36Sopenharmony_ci
59262306a36Sopenharmony_civoid r600_power_level_set_eng_clock_index(struct radeon_device *rdev,
59362306a36Sopenharmony_ci					  enum r600_power_level index, u32 eng_clock_index)
59462306a36Sopenharmony_ci{
59562306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_ci	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4),
59862306a36Sopenharmony_ci		 CTXSW_FREQ_SCLK_CFG_INDEX(eng_clock_index), ~CTXSW_FREQ_SCLK_CFG_INDEX_MASK);
59962306a36Sopenharmony_ci}
60062306a36Sopenharmony_ci
60162306a36Sopenharmony_civoid r600_power_level_set_watermark_id(struct radeon_device *rdev,
60262306a36Sopenharmony_ci				       enum r600_power_level index,
60362306a36Sopenharmony_ci				       enum r600_display_watermark watermark_id)
60462306a36Sopenharmony_ci{
60562306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
60662306a36Sopenharmony_ci	u32 tmp = 0;
60762306a36Sopenharmony_ci
60862306a36Sopenharmony_ci	if (watermark_id == R600_DISPLAY_WATERMARK_HIGH)
60962306a36Sopenharmony_ci		tmp = CTXSW_FREQ_DISPLAY_WATERMARK;
61062306a36Sopenharmony_ci	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_DISPLAY_WATERMARK);
61162306a36Sopenharmony_ci}
61262306a36Sopenharmony_ci
61362306a36Sopenharmony_civoid r600_power_level_set_pcie_gen2(struct radeon_device *rdev,
61462306a36Sopenharmony_ci				    enum r600_power_level index, bool compatible)
61562306a36Sopenharmony_ci{
61662306a36Sopenharmony_ci	u32 ix = 3 - (3 & index);
61762306a36Sopenharmony_ci	u32 tmp = 0;
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_ci	if (compatible)
62062306a36Sopenharmony_ci		tmp = CTXSW_FREQ_GEN2PCIE_VOLT;
62162306a36Sopenharmony_ci	WREG32_P(CTXSW_PROFILE_INDEX + (ix * 4), tmp, ~CTXSW_FREQ_GEN2PCIE_VOLT);
62262306a36Sopenharmony_ci}
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_cienum r600_power_level r600_power_level_get_current_index(struct radeon_device *rdev)
62562306a36Sopenharmony_ci{
62662306a36Sopenharmony_ci	u32 tmp;
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci	tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK;
62962306a36Sopenharmony_ci	tmp >>= CURRENT_PROFILE_INDEX_SHIFT;
63062306a36Sopenharmony_ci	return tmp;
63162306a36Sopenharmony_ci}
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cienum r600_power_level r600_power_level_get_target_index(struct radeon_device *rdev)
63462306a36Sopenharmony_ci{
63562306a36Sopenharmony_ci	u32 tmp;
63662306a36Sopenharmony_ci
63762306a36Sopenharmony_ci	tmp = RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & TARGET_PROFILE_INDEX_MASK;
63862306a36Sopenharmony_ci	tmp >>= TARGET_PROFILE_INDEX_SHIFT;
63962306a36Sopenharmony_ci	return tmp;
64062306a36Sopenharmony_ci}
64162306a36Sopenharmony_ci
64262306a36Sopenharmony_civoid r600_power_level_set_enter_index(struct radeon_device *rdev,
64362306a36Sopenharmony_ci				      enum r600_power_level index)
64462306a36Sopenharmony_ci{
64562306a36Sopenharmony_ci	WREG32_P(TARGET_AND_CURRENT_PROFILE_INDEX, DYN_PWR_ENTER_INDEX(index),
64662306a36Sopenharmony_ci		 ~DYN_PWR_ENTER_INDEX_MASK);
64762306a36Sopenharmony_ci}
64862306a36Sopenharmony_ci
64962306a36Sopenharmony_civoid r600_wait_for_power_level_unequal(struct radeon_device *rdev,
65062306a36Sopenharmony_ci				       enum r600_power_level index)
65162306a36Sopenharmony_ci{
65262306a36Sopenharmony_ci	int i;
65362306a36Sopenharmony_ci
65462306a36Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
65562306a36Sopenharmony_ci		if (r600_power_level_get_target_index(rdev) != index)
65662306a36Sopenharmony_ci			break;
65762306a36Sopenharmony_ci		udelay(1);
65862306a36Sopenharmony_ci	}
65962306a36Sopenharmony_ci
66062306a36Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
66162306a36Sopenharmony_ci		if (r600_power_level_get_current_index(rdev) != index)
66262306a36Sopenharmony_ci			break;
66362306a36Sopenharmony_ci		udelay(1);
66462306a36Sopenharmony_ci	}
66562306a36Sopenharmony_ci}
66662306a36Sopenharmony_ci
66762306a36Sopenharmony_civoid r600_wait_for_power_level(struct radeon_device *rdev,
66862306a36Sopenharmony_ci			       enum r600_power_level index)
66962306a36Sopenharmony_ci{
67062306a36Sopenharmony_ci	int i;
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
67362306a36Sopenharmony_ci		if (r600_power_level_get_target_index(rdev) == index)
67462306a36Sopenharmony_ci			break;
67562306a36Sopenharmony_ci		udelay(1);
67662306a36Sopenharmony_ci	}
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_ci	for (i = 0; i < rdev->usec_timeout; i++) {
67962306a36Sopenharmony_ci		if (r600_power_level_get_current_index(rdev) == index)
68062306a36Sopenharmony_ci			break;
68162306a36Sopenharmony_ci		udelay(1);
68262306a36Sopenharmony_ci	}
68362306a36Sopenharmony_ci}
68462306a36Sopenharmony_ci
68562306a36Sopenharmony_civoid r600_start_dpm(struct radeon_device *rdev)
68662306a36Sopenharmony_ci{
68762306a36Sopenharmony_ci	r600_enable_sclk_control(rdev, false);
68862306a36Sopenharmony_ci	r600_enable_mclk_control(rdev, false);
68962306a36Sopenharmony_ci
69062306a36Sopenharmony_ci	r600_dynamicpm_enable(rdev, true);
69162306a36Sopenharmony_ci
69262306a36Sopenharmony_ci	radeon_wait_for_vblank(rdev, 0);
69362306a36Sopenharmony_ci	radeon_wait_for_vblank(rdev, 1);
69462306a36Sopenharmony_ci
69562306a36Sopenharmony_ci	r600_enable_spll_bypass(rdev, true);
69662306a36Sopenharmony_ci	r600_wait_for_spll_change(rdev);
69762306a36Sopenharmony_ci	r600_enable_spll_bypass(rdev, false);
69862306a36Sopenharmony_ci	r600_wait_for_spll_change(rdev);
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci	r600_enable_spll_bypass(rdev, true);
70162306a36Sopenharmony_ci	r600_wait_for_spll_change(rdev);
70262306a36Sopenharmony_ci	r600_enable_spll_bypass(rdev, false);
70362306a36Sopenharmony_ci	r600_wait_for_spll_change(rdev);
70462306a36Sopenharmony_ci
70562306a36Sopenharmony_ci	r600_enable_sclk_control(rdev, true);
70662306a36Sopenharmony_ci	r600_enable_mclk_control(rdev, true);
70762306a36Sopenharmony_ci}
70862306a36Sopenharmony_ci
70962306a36Sopenharmony_civoid r600_stop_dpm(struct radeon_device *rdev)
71062306a36Sopenharmony_ci{
71162306a36Sopenharmony_ci	r600_dynamicpm_enable(rdev, false);
71262306a36Sopenharmony_ci}
71362306a36Sopenharmony_ci
71462306a36Sopenharmony_ciint r600_dpm_pre_set_power_state(struct radeon_device *rdev)
71562306a36Sopenharmony_ci{
71662306a36Sopenharmony_ci	return 0;
71762306a36Sopenharmony_ci}
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_civoid r600_dpm_post_set_power_state(struct radeon_device *rdev)
72062306a36Sopenharmony_ci{
72162306a36Sopenharmony_ci
72262306a36Sopenharmony_ci}
72362306a36Sopenharmony_ci
72462306a36Sopenharmony_cibool r600_is_uvd_state(u32 class, u32 class2)
72562306a36Sopenharmony_ci{
72662306a36Sopenharmony_ci	if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
72762306a36Sopenharmony_ci		return true;
72862306a36Sopenharmony_ci	if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
72962306a36Sopenharmony_ci		return true;
73062306a36Sopenharmony_ci	if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
73162306a36Sopenharmony_ci		return true;
73262306a36Sopenharmony_ci	if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
73362306a36Sopenharmony_ci		return true;
73462306a36Sopenharmony_ci	if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
73562306a36Sopenharmony_ci		return true;
73662306a36Sopenharmony_ci	return false;
73762306a36Sopenharmony_ci}
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_cistatic int r600_set_thermal_temperature_range(struct radeon_device *rdev,
74062306a36Sopenharmony_ci					      int min_temp, int max_temp)
74162306a36Sopenharmony_ci{
74262306a36Sopenharmony_ci	int low_temp = 0 * 1000;
74362306a36Sopenharmony_ci	int high_temp = 255 * 1000;
74462306a36Sopenharmony_ci
74562306a36Sopenharmony_ci	if (low_temp < min_temp)
74662306a36Sopenharmony_ci		low_temp = min_temp;
74762306a36Sopenharmony_ci	if (high_temp > max_temp)
74862306a36Sopenharmony_ci		high_temp = max_temp;
74962306a36Sopenharmony_ci	if (high_temp < low_temp) {
75062306a36Sopenharmony_ci		DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
75162306a36Sopenharmony_ci		return -EINVAL;
75262306a36Sopenharmony_ci	}
75362306a36Sopenharmony_ci
75462306a36Sopenharmony_ci	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
75562306a36Sopenharmony_ci	WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
75662306a36Sopenharmony_ci	WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	rdev->pm.dpm.thermal.min_temp = low_temp;
75962306a36Sopenharmony_ci	rdev->pm.dpm.thermal.max_temp = high_temp;
76062306a36Sopenharmony_ci
76162306a36Sopenharmony_ci	return 0;
76262306a36Sopenharmony_ci}
76362306a36Sopenharmony_ci
76462306a36Sopenharmony_cibool r600_is_internal_thermal_sensor(enum radeon_int_thermal_type sensor)
76562306a36Sopenharmony_ci{
76662306a36Sopenharmony_ci	switch (sensor) {
76762306a36Sopenharmony_ci	case THERMAL_TYPE_RV6XX:
76862306a36Sopenharmony_ci	case THERMAL_TYPE_RV770:
76962306a36Sopenharmony_ci	case THERMAL_TYPE_EVERGREEN:
77062306a36Sopenharmony_ci	case THERMAL_TYPE_SUMO:
77162306a36Sopenharmony_ci	case THERMAL_TYPE_NI:
77262306a36Sopenharmony_ci	case THERMAL_TYPE_SI:
77362306a36Sopenharmony_ci	case THERMAL_TYPE_CI:
77462306a36Sopenharmony_ci	case THERMAL_TYPE_KV:
77562306a36Sopenharmony_ci		return true;
77662306a36Sopenharmony_ci	case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
77762306a36Sopenharmony_ci	case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
77862306a36Sopenharmony_ci		return false; /* need special handling */
77962306a36Sopenharmony_ci	case THERMAL_TYPE_NONE:
78062306a36Sopenharmony_ci	case THERMAL_TYPE_EXTERNAL:
78162306a36Sopenharmony_ci	case THERMAL_TYPE_EXTERNAL_GPIO:
78262306a36Sopenharmony_ci	default:
78362306a36Sopenharmony_ci		return false;
78462306a36Sopenharmony_ci	}
78562306a36Sopenharmony_ci}
78662306a36Sopenharmony_ci
78762306a36Sopenharmony_ciint r600_dpm_late_enable(struct radeon_device *rdev)
78862306a36Sopenharmony_ci{
78962306a36Sopenharmony_ci	int ret;
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_ci	if (rdev->irq.installed &&
79262306a36Sopenharmony_ci	    r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
79362306a36Sopenharmony_ci		ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
79462306a36Sopenharmony_ci		if (ret)
79562306a36Sopenharmony_ci			return ret;
79662306a36Sopenharmony_ci		rdev->irq.dpm_thermal = true;
79762306a36Sopenharmony_ci		radeon_irq_set(rdev);
79862306a36Sopenharmony_ci	}
79962306a36Sopenharmony_ci
80062306a36Sopenharmony_ci	return 0;
80162306a36Sopenharmony_ci}
80262306a36Sopenharmony_ci
80362306a36Sopenharmony_ciunion power_info {
80462306a36Sopenharmony_ci	struct _ATOM_POWERPLAY_INFO info;
80562306a36Sopenharmony_ci	struct _ATOM_POWERPLAY_INFO_V2 info_2;
80662306a36Sopenharmony_ci	struct _ATOM_POWERPLAY_INFO_V3 info_3;
80762306a36Sopenharmony_ci	struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
80862306a36Sopenharmony_ci	struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
80962306a36Sopenharmony_ci	struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
81062306a36Sopenharmony_ci	struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
81162306a36Sopenharmony_ci	struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
81262306a36Sopenharmony_ci};
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ciunion fan_info {
81562306a36Sopenharmony_ci	struct _ATOM_PPLIB_FANTABLE fan;
81662306a36Sopenharmony_ci	struct _ATOM_PPLIB_FANTABLE2 fan2;
81762306a36Sopenharmony_ci	struct _ATOM_PPLIB_FANTABLE3 fan3;
81862306a36Sopenharmony_ci};
81962306a36Sopenharmony_ci
82062306a36Sopenharmony_cistatic int r600_parse_clk_voltage_dep_table(struct radeon_clock_voltage_dependency_table *radeon_table,
82162306a36Sopenharmony_ci					    ATOM_PPLIB_Clock_Voltage_Dependency_Table *atom_table)
82262306a36Sopenharmony_ci{
82362306a36Sopenharmony_ci	int i;
82462306a36Sopenharmony_ci	ATOM_PPLIB_Clock_Voltage_Dependency_Record *entry;
82562306a36Sopenharmony_ci
82662306a36Sopenharmony_ci	radeon_table->entries = kcalloc(atom_table->ucNumEntries,
82762306a36Sopenharmony_ci					sizeof(struct radeon_clock_voltage_dependency_entry),
82862306a36Sopenharmony_ci					GFP_KERNEL);
82962306a36Sopenharmony_ci	if (!radeon_table->entries)
83062306a36Sopenharmony_ci		return -ENOMEM;
83162306a36Sopenharmony_ci
83262306a36Sopenharmony_ci	entry = &atom_table->entries[0];
83362306a36Sopenharmony_ci	for (i = 0; i < atom_table->ucNumEntries; i++) {
83462306a36Sopenharmony_ci		radeon_table->entries[i].clk = le16_to_cpu(entry->usClockLow) |
83562306a36Sopenharmony_ci			(entry->ucClockHigh << 16);
83662306a36Sopenharmony_ci		radeon_table->entries[i].v = le16_to_cpu(entry->usVoltage);
83762306a36Sopenharmony_ci		entry = (ATOM_PPLIB_Clock_Voltage_Dependency_Record *)
83862306a36Sopenharmony_ci			((u8 *)entry + sizeof(ATOM_PPLIB_Clock_Voltage_Dependency_Record));
83962306a36Sopenharmony_ci	}
84062306a36Sopenharmony_ci	radeon_table->count = atom_table->ucNumEntries;
84162306a36Sopenharmony_ci
84262306a36Sopenharmony_ci	return 0;
84362306a36Sopenharmony_ci}
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ciint r600_get_platform_caps(struct radeon_device *rdev)
84662306a36Sopenharmony_ci{
84762306a36Sopenharmony_ci	struct radeon_mode_info *mode_info = &rdev->mode_info;
84862306a36Sopenharmony_ci	union power_info *power_info;
84962306a36Sopenharmony_ci	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
85062306a36Sopenharmony_ci	u16 data_offset;
85162306a36Sopenharmony_ci	u8 frev, crev;
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_ci	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
85462306a36Sopenharmony_ci				   &frev, &crev, &data_offset))
85562306a36Sopenharmony_ci		return -EINVAL;
85662306a36Sopenharmony_ci	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
85762306a36Sopenharmony_ci
85862306a36Sopenharmony_ci	rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
85962306a36Sopenharmony_ci	rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
86062306a36Sopenharmony_ci	rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
86162306a36Sopenharmony_ci
86262306a36Sopenharmony_ci	return 0;
86362306a36Sopenharmony_ci}
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci/* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
86662306a36Sopenharmony_ci#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
86762306a36Sopenharmony_ci#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
86862306a36Sopenharmony_ci#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
86962306a36Sopenharmony_ci#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
87062306a36Sopenharmony_ci#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
87162306a36Sopenharmony_ci#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
87262306a36Sopenharmony_ci
87362306a36Sopenharmony_ciint r600_parse_extended_power_table(struct radeon_device *rdev)
87462306a36Sopenharmony_ci{
87562306a36Sopenharmony_ci	struct radeon_mode_info *mode_info = &rdev->mode_info;
87662306a36Sopenharmony_ci	union power_info *power_info;
87762306a36Sopenharmony_ci	union fan_info *fan_info;
87862306a36Sopenharmony_ci	ATOM_PPLIB_Clock_Voltage_Dependency_Table *dep_table;
87962306a36Sopenharmony_ci	int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
88062306a36Sopenharmony_ci	u16 data_offset;
88162306a36Sopenharmony_ci	u8 frev, crev;
88262306a36Sopenharmony_ci	int ret, i;
88362306a36Sopenharmony_ci
88462306a36Sopenharmony_ci	if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
88562306a36Sopenharmony_ci				   &frev, &crev, &data_offset))
88662306a36Sopenharmony_ci		return -EINVAL;
88762306a36Sopenharmony_ci	power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
88862306a36Sopenharmony_ci
88962306a36Sopenharmony_ci	/* fan table */
89062306a36Sopenharmony_ci	if (le16_to_cpu(power_info->pplib.usTableSize) >=
89162306a36Sopenharmony_ci	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
89262306a36Sopenharmony_ci		if (power_info->pplib3.usFanTableOffset) {
89362306a36Sopenharmony_ci			fan_info = (union fan_info *)(mode_info->atom_context->bios + data_offset +
89462306a36Sopenharmony_ci						      le16_to_cpu(power_info->pplib3.usFanTableOffset));
89562306a36Sopenharmony_ci			rdev->pm.dpm.fan.t_hyst = fan_info->fan.ucTHyst;
89662306a36Sopenharmony_ci			rdev->pm.dpm.fan.t_min = le16_to_cpu(fan_info->fan.usTMin);
89762306a36Sopenharmony_ci			rdev->pm.dpm.fan.t_med = le16_to_cpu(fan_info->fan.usTMed);
89862306a36Sopenharmony_ci			rdev->pm.dpm.fan.t_high = le16_to_cpu(fan_info->fan.usTHigh);
89962306a36Sopenharmony_ci			rdev->pm.dpm.fan.pwm_min = le16_to_cpu(fan_info->fan.usPWMMin);
90062306a36Sopenharmony_ci			rdev->pm.dpm.fan.pwm_med = le16_to_cpu(fan_info->fan.usPWMMed);
90162306a36Sopenharmony_ci			rdev->pm.dpm.fan.pwm_high = le16_to_cpu(fan_info->fan.usPWMHigh);
90262306a36Sopenharmony_ci			if (fan_info->fan.ucFanTableFormat >= 2)
90362306a36Sopenharmony_ci				rdev->pm.dpm.fan.t_max = le16_to_cpu(fan_info->fan2.usTMax);
90462306a36Sopenharmony_ci			else
90562306a36Sopenharmony_ci				rdev->pm.dpm.fan.t_max = 10900;
90662306a36Sopenharmony_ci			rdev->pm.dpm.fan.cycle_delay = 100000;
90762306a36Sopenharmony_ci			if (fan_info->fan.ucFanTableFormat >= 3) {
90862306a36Sopenharmony_ci				rdev->pm.dpm.fan.control_mode = fan_info->fan3.ucFanControlMode;
90962306a36Sopenharmony_ci				rdev->pm.dpm.fan.default_max_fan_pwm =
91062306a36Sopenharmony_ci					le16_to_cpu(fan_info->fan3.usFanPWMMax);
91162306a36Sopenharmony_ci				rdev->pm.dpm.fan.default_fan_output_sensitivity = 4836;
91262306a36Sopenharmony_ci				rdev->pm.dpm.fan.fan_output_sensitivity =
91362306a36Sopenharmony_ci					le16_to_cpu(fan_info->fan3.usFanOutputSensitivity);
91462306a36Sopenharmony_ci			}
91562306a36Sopenharmony_ci			rdev->pm.dpm.fan.ucode_fan_control = true;
91662306a36Sopenharmony_ci		}
91762306a36Sopenharmony_ci	}
91862306a36Sopenharmony_ci
91962306a36Sopenharmony_ci	/* clock dependancy tables, shedding tables */
92062306a36Sopenharmony_ci	if (le16_to_cpu(power_info->pplib.usTableSize) >=
92162306a36Sopenharmony_ci	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE4)) {
92262306a36Sopenharmony_ci		if (power_info->pplib4.usVddcDependencyOnSCLKOffset) {
92362306a36Sopenharmony_ci			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
92462306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
92562306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib4.usVddcDependencyOnSCLKOffset));
92662306a36Sopenharmony_ci			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
92762306a36Sopenharmony_ci							       dep_table);
92862306a36Sopenharmony_ci			if (ret)
92962306a36Sopenharmony_ci				return ret;
93062306a36Sopenharmony_ci		}
93162306a36Sopenharmony_ci		if (power_info->pplib4.usVddciDependencyOnMCLKOffset) {
93262306a36Sopenharmony_ci			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
93362306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
93462306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib4.usVddciDependencyOnMCLKOffset));
93562306a36Sopenharmony_ci			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
93662306a36Sopenharmony_ci							       dep_table);
93762306a36Sopenharmony_ci			if (ret) {
93862306a36Sopenharmony_ci				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
93962306a36Sopenharmony_ci				return ret;
94062306a36Sopenharmony_ci			}
94162306a36Sopenharmony_ci		}
94262306a36Sopenharmony_ci		if (power_info->pplib4.usVddcDependencyOnMCLKOffset) {
94362306a36Sopenharmony_ci			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
94462306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
94562306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib4.usVddcDependencyOnMCLKOffset));
94662306a36Sopenharmony_ci			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
94762306a36Sopenharmony_ci							       dep_table);
94862306a36Sopenharmony_ci			if (ret) {
94962306a36Sopenharmony_ci				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
95062306a36Sopenharmony_ci				kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
95162306a36Sopenharmony_ci				return ret;
95262306a36Sopenharmony_ci			}
95362306a36Sopenharmony_ci		}
95462306a36Sopenharmony_ci		if (power_info->pplib4.usMvddDependencyOnMCLKOffset) {
95562306a36Sopenharmony_ci			dep_table = (ATOM_PPLIB_Clock_Voltage_Dependency_Table *)
95662306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
95762306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib4.usMvddDependencyOnMCLKOffset));
95862306a36Sopenharmony_ci			ret = r600_parse_clk_voltage_dep_table(&rdev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
95962306a36Sopenharmony_ci							       dep_table);
96062306a36Sopenharmony_ci			if (ret) {
96162306a36Sopenharmony_ci				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries);
96262306a36Sopenharmony_ci				kfree(rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries);
96362306a36Sopenharmony_ci				kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries);
96462306a36Sopenharmony_ci				return ret;
96562306a36Sopenharmony_ci			}
96662306a36Sopenharmony_ci		}
96762306a36Sopenharmony_ci		if (power_info->pplib4.usMaxClockVoltageOnDCOffset) {
96862306a36Sopenharmony_ci			ATOM_PPLIB_Clock_Voltage_Limit_Table *clk_v =
96962306a36Sopenharmony_ci				(ATOM_PPLIB_Clock_Voltage_Limit_Table *)
97062306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
97162306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib4.usMaxClockVoltageOnDCOffset));
97262306a36Sopenharmony_ci			if (clk_v->ucNumEntries) {
97362306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk =
97462306a36Sopenharmony_ci					le16_to_cpu(clk_v->entries[0].usSclkLow) |
97562306a36Sopenharmony_ci					(clk_v->entries[0].ucSclkHigh << 16);
97662306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk =
97762306a36Sopenharmony_ci					le16_to_cpu(clk_v->entries[0].usMclkLow) |
97862306a36Sopenharmony_ci					(clk_v->entries[0].ucMclkHigh << 16);
97962306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc =
98062306a36Sopenharmony_ci					le16_to_cpu(clk_v->entries[0].usVddc);
98162306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddci =
98262306a36Sopenharmony_ci					le16_to_cpu(clk_v->entries[0].usVddci);
98362306a36Sopenharmony_ci			}
98462306a36Sopenharmony_ci		}
98562306a36Sopenharmony_ci		if (power_info->pplib4.usVddcPhaseShedLimitsTableOffset) {
98662306a36Sopenharmony_ci			ATOM_PPLIB_PhaseSheddingLimits_Table *psl =
98762306a36Sopenharmony_ci				(ATOM_PPLIB_PhaseSheddingLimits_Table *)
98862306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
98962306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib4.usVddcPhaseShedLimitsTableOffset));
99062306a36Sopenharmony_ci			ATOM_PPLIB_PhaseSheddingLimits_Record *entry;
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries =
99362306a36Sopenharmony_ci				kcalloc(psl->ucNumEntries,
99462306a36Sopenharmony_ci					sizeof(struct radeon_phase_shedding_limits_entry),
99562306a36Sopenharmony_ci					GFP_KERNEL);
99662306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries) {
99762306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
99862306a36Sopenharmony_ci				return -ENOMEM;
99962306a36Sopenharmony_ci			}
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci			entry = &psl->entries[0];
100262306a36Sopenharmony_ci			for (i = 0; i < psl->ucNumEntries; i++) {
100362306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].sclk =
100462306a36Sopenharmony_ci					le16_to_cpu(entry->usSclkLow) | (entry->ucSclkHigh << 16);
100562306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].mclk =
100662306a36Sopenharmony_ci					le16_to_cpu(entry->usMclkLow) | (entry->ucMclkHigh << 16);
100762306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.phase_shedding_limits_table.entries[i].voltage =
100862306a36Sopenharmony_ci					le16_to_cpu(entry->usVoltage);
100962306a36Sopenharmony_ci				entry = (ATOM_PPLIB_PhaseSheddingLimits_Record *)
101062306a36Sopenharmony_ci					((u8 *)entry + sizeof(ATOM_PPLIB_PhaseSheddingLimits_Record));
101162306a36Sopenharmony_ci			}
101262306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.phase_shedding_limits_table.count =
101362306a36Sopenharmony_ci				psl->ucNumEntries;
101462306a36Sopenharmony_ci		}
101562306a36Sopenharmony_ci	}
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_ci	/* cac data */
101862306a36Sopenharmony_ci	if (le16_to_cpu(power_info->pplib.usTableSize) >=
101962306a36Sopenharmony_ci	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE5)) {
102062306a36Sopenharmony_ci		rdev->pm.dpm.tdp_limit = le32_to_cpu(power_info->pplib5.ulTDPLimit);
102162306a36Sopenharmony_ci		rdev->pm.dpm.near_tdp_limit = le32_to_cpu(power_info->pplib5.ulNearTDPLimit);
102262306a36Sopenharmony_ci		rdev->pm.dpm.near_tdp_limit_adjusted = rdev->pm.dpm.near_tdp_limit;
102362306a36Sopenharmony_ci		rdev->pm.dpm.tdp_od_limit = le16_to_cpu(power_info->pplib5.usTDPODLimit);
102462306a36Sopenharmony_ci		if (rdev->pm.dpm.tdp_od_limit)
102562306a36Sopenharmony_ci			rdev->pm.dpm.power_control = true;
102662306a36Sopenharmony_ci		else
102762306a36Sopenharmony_ci			rdev->pm.dpm.power_control = false;
102862306a36Sopenharmony_ci		rdev->pm.dpm.tdp_adjustment = 0;
102962306a36Sopenharmony_ci		rdev->pm.dpm.sq_ramping_threshold = le32_to_cpu(power_info->pplib5.ulSQRampingThreshold);
103062306a36Sopenharmony_ci		rdev->pm.dpm.cac_leakage = le32_to_cpu(power_info->pplib5.ulCACLeakage);
103162306a36Sopenharmony_ci		rdev->pm.dpm.load_line_slope = le16_to_cpu(power_info->pplib5.usLoadLineSlope);
103262306a36Sopenharmony_ci		if (power_info->pplib5.usCACLeakageTableOffset) {
103362306a36Sopenharmony_ci			ATOM_PPLIB_CAC_Leakage_Table *cac_table =
103462306a36Sopenharmony_ci				(ATOM_PPLIB_CAC_Leakage_Table *)
103562306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
103662306a36Sopenharmony_ci				 le16_to_cpu(power_info->pplib5.usCACLeakageTableOffset));
103762306a36Sopenharmony_ci			ATOM_PPLIB_CAC_Leakage_Record *entry;
103862306a36Sopenharmony_ci			u32 size = cac_table->ucNumEntries * sizeof(struct radeon_cac_leakage_table);
103962306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_leakage_table.entries = kzalloc(size, GFP_KERNEL);
104062306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
104162306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
104262306a36Sopenharmony_ci				return -ENOMEM;
104362306a36Sopenharmony_ci			}
104462306a36Sopenharmony_ci			entry = &cac_table->entries[0];
104562306a36Sopenharmony_ci			for (i = 0; i < cac_table->ucNumEntries; i++) {
104662306a36Sopenharmony_ci				if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
104762306a36Sopenharmony_ci					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1 =
104862306a36Sopenharmony_ci						le16_to_cpu(entry->usVddc1);
104962306a36Sopenharmony_ci					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2 =
105062306a36Sopenharmony_ci						le16_to_cpu(entry->usVddc2);
105162306a36Sopenharmony_ci					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3 =
105262306a36Sopenharmony_ci						le16_to_cpu(entry->usVddc3);
105362306a36Sopenharmony_ci				} else {
105462306a36Sopenharmony_ci					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc =
105562306a36Sopenharmony_ci						le16_to_cpu(entry->usVddc);
105662306a36Sopenharmony_ci					rdev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage =
105762306a36Sopenharmony_ci						le32_to_cpu(entry->ulLeakageValue);
105862306a36Sopenharmony_ci				}
105962306a36Sopenharmony_ci				entry = (ATOM_PPLIB_CAC_Leakage_Record *)
106062306a36Sopenharmony_ci					((u8 *)entry + sizeof(ATOM_PPLIB_CAC_Leakage_Record));
106162306a36Sopenharmony_ci			}
106262306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_leakage_table.count = cac_table->ucNumEntries;
106362306a36Sopenharmony_ci		}
106462306a36Sopenharmony_ci	}
106562306a36Sopenharmony_ci
106662306a36Sopenharmony_ci	/* ext tables */
106762306a36Sopenharmony_ci	if (le16_to_cpu(power_info->pplib.usTableSize) >=
106862306a36Sopenharmony_ci	    sizeof(struct _ATOM_PPLIB_POWERPLAYTABLE3)) {
106962306a36Sopenharmony_ci		ATOM_PPLIB_EXTENDEDHEADER *ext_hdr = (ATOM_PPLIB_EXTENDEDHEADER *)
107062306a36Sopenharmony_ci			(mode_info->atom_context->bios + data_offset +
107162306a36Sopenharmony_ci			 le16_to_cpu(power_info->pplib3.usExtendendedHeaderOffset));
107262306a36Sopenharmony_ci		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2) &&
107362306a36Sopenharmony_ci			ext_hdr->usVCETableOffset) {
107462306a36Sopenharmony_ci			VCEClockInfoArray *array = (VCEClockInfoArray *)
107562306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
107662306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usVCETableOffset) + 1);
107762306a36Sopenharmony_ci			ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *limits =
107862306a36Sopenharmony_ci				(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Table *)
107962306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
108062306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
108162306a36Sopenharmony_ci				 1 + array->ucNumEntries * sizeof(VCEClockInfo));
108262306a36Sopenharmony_ci			ATOM_PPLIB_VCE_State_Table *states =
108362306a36Sopenharmony_ci				(ATOM_PPLIB_VCE_State_Table *)
108462306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
108562306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usVCETableOffset) + 1 +
108662306a36Sopenharmony_ci				 1 + (array->ucNumEntries * sizeof (VCEClockInfo)) +
108762306a36Sopenharmony_ci				 1 + (limits->numEntries * sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record)));
108862306a36Sopenharmony_ci			ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *entry;
108962306a36Sopenharmony_ci			ATOM_PPLIB_VCE_State_Record *state_entry;
109062306a36Sopenharmony_ci			VCEClockInfo *vce_clk;
109162306a36Sopenharmony_ci			u32 size = limits->numEntries *
109262306a36Sopenharmony_ci				sizeof(struct radeon_vce_clock_voltage_dependency_entry);
109362306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries =
109462306a36Sopenharmony_ci				kzalloc(size, GFP_KERNEL);
109562306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries) {
109662306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
109762306a36Sopenharmony_ci				return -ENOMEM;
109862306a36Sopenharmony_ci			}
109962306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count =
110062306a36Sopenharmony_ci				limits->numEntries;
110162306a36Sopenharmony_ci			entry = &limits->entries[0];
110262306a36Sopenharmony_ci			state_entry = &states->entries[0];
110362306a36Sopenharmony_ci			for (i = 0; i < limits->numEntries; i++) {
110462306a36Sopenharmony_ci				vce_clk = (VCEClockInfo *)
110562306a36Sopenharmony_ci					((u8 *)&array->entries[0] +
110662306a36Sopenharmony_ci					 (entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
110762306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].evclk =
110862306a36Sopenharmony_ci					le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
110962306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].ecclk =
111062306a36Sopenharmony_ci					le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
111162306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v =
111262306a36Sopenharmony_ci					le16_to_cpu(entry->usVoltage);
111362306a36Sopenharmony_ci				entry = (ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record *)
111462306a36Sopenharmony_ci					((u8 *)entry + sizeof(ATOM_PPLIB_VCE_Clock_Voltage_Limit_Record));
111562306a36Sopenharmony_ci			}
111662306a36Sopenharmony_ci			for (i = 0; i < states->numEntries; i++) {
111762306a36Sopenharmony_ci				if (i >= RADEON_MAX_VCE_LEVELS)
111862306a36Sopenharmony_ci					break;
111962306a36Sopenharmony_ci				vce_clk = (VCEClockInfo *)
112062306a36Sopenharmony_ci					((u8 *)&array->entries[0] +
112162306a36Sopenharmony_ci					 (state_entry->ucVCEClockInfoIndex * sizeof(VCEClockInfo)));
112262306a36Sopenharmony_ci				rdev->pm.dpm.vce_states[i].evclk =
112362306a36Sopenharmony_ci					le16_to_cpu(vce_clk->usEVClkLow) | (vce_clk->ucEVClkHigh << 16);
112462306a36Sopenharmony_ci				rdev->pm.dpm.vce_states[i].ecclk =
112562306a36Sopenharmony_ci					le16_to_cpu(vce_clk->usECClkLow) | (vce_clk->ucECClkHigh << 16);
112662306a36Sopenharmony_ci				rdev->pm.dpm.vce_states[i].clk_idx =
112762306a36Sopenharmony_ci					state_entry->ucClockInfoIndex & 0x3f;
112862306a36Sopenharmony_ci				rdev->pm.dpm.vce_states[i].pstate =
112962306a36Sopenharmony_ci					(state_entry->ucClockInfoIndex & 0xc0) >> 6;
113062306a36Sopenharmony_ci				state_entry = (ATOM_PPLIB_VCE_State_Record *)
113162306a36Sopenharmony_ci					((u8 *)state_entry + sizeof(ATOM_PPLIB_VCE_State_Record));
113262306a36Sopenharmony_ci			}
113362306a36Sopenharmony_ci		}
113462306a36Sopenharmony_ci		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3) &&
113562306a36Sopenharmony_ci			ext_hdr->usUVDTableOffset) {
113662306a36Sopenharmony_ci			UVDClockInfoArray *array = (UVDClockInfoArray *)
113762306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
113862306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usUVDTableOffset) + 1);
113962306a36Sopenharmony_ci			ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *limits =
114062306a36Sopenharmony_ci				(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Table *)
114162306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
114262306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usUVDTableOffset) + 1 +
114362306a36Sopenharmony_ci				 1 + (array->ucNumEntries * sizeof (UVDClockInfo)));
114462306a36Sopenharmony_ci			ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *entry;
114562306a36Sopenharmony_ci			u32 size = limits->numEntries *
114662306a36Sopenharmony_ci				sizeof(struct radeon_uvd_clock_voltage_dependency_entry);
114762306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries =
114862306a36Sopenharmony_ci				kzalloc(size, GFP_KERNEL);
114962306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries) {
115062306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
115162306a36Sopenharmony_ci				return -ENOMEM;
115262306a36Sopenharmony_ci			}
115362306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count =
115462306a36Sopenharmony_ci				limits->numEntries;
115562306a36Sopenharmony_ci			entry = &limits->entries[0];
115662306a36Sopenharmony_ci			for (i = 0; i < limits->numEntries; i++) {
115762306a36Sopenharmony_ci				UVDClockInfo *uvd_clk = (UVDClockInfo *)
115862306a36Sopenharmony_ci					((u8 *)&array->entries[0] +
115962306a36Sopenharmony_ci					 (entry->ucUVDClockInfoIndex * sizeof(UVDClockInfo)));
116062306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].vclk =
116162306a36Sopenharmony_ci					le16_to_cpu(uvd_clk->usVClkLow) | (uvd_clk->ucVClkHigh << 16);
116262306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].dclk =
116362306a36Sopenharmony_ci					le16_to_cpu(uvd_clk->usDClkLow) | (uvd_clk->ucDClkHigh << 16);
116462306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v =
116562306a36Sopenharmony_ci					le16_to_cpu(entry->usVoltage);
116662306a36Sopenharmony_ci				entry = (ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record *)
116762306a36Sopenharmony_ci					((u8 *)entry + sizeof(ATOM_PPLIB_UVD_Clock_Voltage_Limit_Record));
116862306a36Sopenharmony_ci			}
116962306a36Sopenharmony_ci		}
117062306a36Sopenharmony_ci		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4) &&
117162306a36Sopenharmony_ci			ext_hdr->usSAMUTableOffset) {
117262306a36Sopenharmony_ci			ATOM_PPLIB_SAMClk_Voltage_Limit_Table *limits =
117362306a36Sopenharmony_ci				(ATOM_PPLIB_SAMClk_Voltage_Limit_Table *)
117462306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
117562306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usSAMUTableOffset) + 1);
117662306a36Sopenharmony_ci			ATOM_PPLIB_SAMClk_Voltage_Limit_Record *entry;
117762306a36Sopenharmony_ci			u32 size = limits->numEntries *
117862306a36Sopenharmony_ci				sizeof(struct radeon_clock_voltage_dependency_entry);
117962306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries =
118062306a36Sopenharmony_ci				kzalloc(size, GFP_KERNEL);
118162306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries) {
118262306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
118362306a36Sopenharmony_ci				return -ENOMEM;
118462306a36Sopenharmony_ci			}
118562306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count =
118662306a36Sopenharmony_ci				limits->numEntries;
118762306a36Sopenharmony_ci			entry = &limits->entries[0];
118862306a36Sopenharmony_ci			for (i = 0; i < limits->numEntries; i++) {
118962306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].clk =
119062306a36Sopenharmony_ci					le16_to_cpu(entry->usSAMClockLow) | (entry->ucSAMClockHigh << 16);
119162306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v =
119262306a36Sopenharmony_ci					le16_to_cpu(entry->usVoltage);
119362306a36Sopenharmony_ci				entry = (ATOM_PPLIB_SAMClk_Voltage_Limit_Record *)
119462306a36Sopenharmony_ci					((u8 *)entry + sizeof(ATOM_PPLIB_SAMClk_Voltage_Limit_Record));
119562306a36Sopenharmony_ci			}
119662306a36Sopenharmony_ci		}
119762306a36Sopenharmony_ci		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5) &&
119862306a36Sopenharmony_ci		    ext_hdr->usPPMTableOffset) {
119962306a36Sopenharmony_ci			ATOM_PPLIB_PPM_Table *ppm = (ATOM_PPLIB_PPM_Table *)
120062306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
120162306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usPPMTableOffset));
120262306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table =
120362306a36Sopenharmony_ci				kzalloc(sizeof(struct radeon_ppm_table), GFP_KERNEL);
120462306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.ppm_table) {
120562306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
120662306a36Sopenharmony_ci				return -ENOMEM;
120762306a36Sopenharmony_ci			}
120862306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->ppm_design = ppm->ucPpmDesign;
120962306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->cpu_core_number =
121062306a36Sopenharmony_ci				le16_to_cpu(ppm->usCpuCoreNumber);
121162306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->platform_tdp =
121262306a36Sopenharmony_ci				le32_to_cpu(ppm->ulPlatformTDP);
121362306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdp =
121462306a36Sopenharmony_ci				le32_to_cpu(ppm->ulSmallACPlatformTDP);
121562306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->platform_tdc =
121662306a36Sopenharmony_ci				le32_to_cpu(ppm->ulPlatformTDC);
121762306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->small_ac_platform_tdc =
121862306a36Sopenharmony_ci				le32_to_cpu(ppm->ulSmallACPlatformTDC);
121962306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->apu_tdp =
122062306a36Sopenharmony_ci				le32_to_cpu(ppm->ulApuTDP);
122162306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->dgpu_tdp =
122262306a36Sopenharmony_ci				le32_to_cpu(ppm->ulDGpuTDP);
122362306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->dgpu_ulv_power =
122462306a36Sopenharmony_ci				le32_to_cpu(ppm->ulDGpuUlvPower);
122562306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.ppm_table->tj_max =
122662306a36Sopenharmony_ci				le32_to_cpu(ppm->ulTjmax);
122762306a36Sopenharmony_ci		}
122862306a36Sopenharmony_ci		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6) &&
122962306a36Sopenharmony_ci			ext_hdr->usACPTableOffset) {
123062306a36Sopenharmony_ci			ATOM_PPLIB_ACPClk_Voltage_Limit_Table *limits =
123162306a36Sopenharmony_ci				(ATOM_PPLIB_ACPClk_Voltage_Limit_Table *)
123262306a36Sopenharmony_ci				(mode_info->atom_context->bios + data_offset +
123362306a36Sopenharmony_ci				 le16_to_cpu(ext_hdr->usACPTableOffset) + 1);
123462306a36Sopenharmony_ci			ATOM_PPLIB_ACPClk_Voltage_Limit_Record *entry;
123562306a36Sopenharmony_ci			u32 size = limits->numEntries *
123662306a36Sopenharmony_ci				sizeof(struct radeon_clock_voltage_dependency_entry);
123762306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries =
123862306a36Sopenharmony_ci				kzalloc(size, GFP_KERNEL);
123962306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries) {
124062306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
124162306a36Sopenharmony_ci				return -ENOMEM;
124262306a36Sopenharmony_ci			}
124362306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count =
124462306a36Sopenharmony_ci				limits->numEntries;
124562306a36Sopenharmony_ci			entry = &limits->entries[0];
124662306a36Sopenharmony_ci			for (i = 0; i < limits->numEntries; i++) {
124762306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].clk =
124862306a36Sopenharmony_ci					le16_to_cpu(entry->usACPClockLow) | (entry->ucACPClockHigh << 16);
124962306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v =
125062306a36Sopenharmony_ci					le16_to_cpu(entry->usVoltage);
125162306a36Sopenharmony_ci				entry = (ATOM_PPLIB_ACPClk_Voltage_Limit_Record *)
125262306a36Sopenharmony_ci					((u8 *)entry + sizeof(ATOM_PPLIB_ACPClk_Voltage_Limit_Record));
125362306a36Sopenharmony_ci			}
125462306a36Sopenharmony_ci		}
125562306a36Sopenharmony_ci		if ((le16_to_cpu(ext_hdr->usSize) >= SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7) &&
125662306a36Sopenharmony_ci			ext_hdr->usPowerTuneTableOffset) {
125762306a36Sopenharmony_ci			u8 rev = *(u8 *)(mode_info->atom_context->bios + data_offset +
125862306a36Sopenharmony_ci					 le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
125962306a36Sopenharmony_ci			ATOM_PowerTune_Table *pt;
126062306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table =
126162306a36Sopenharmony_ci				kzalloc(sizeof(struct radeon_cac_tdp_table), GFP_KERNEL);
126262306a36Sopenharmony_ci			if (!rdev->pm.dpm.dyn_state.cac_tdp_table) {
126362306a36Sopenharmony_ci				r600_free_extended_power_table(rdev);
126462306a36Sopenharmony_ci				return -ENOMEM;
126562306a36Sopenharmony_ci			}
126662306a36Sopenharmony_ci			if (rev > 0) {
126762306a36Sopenharmony_ci				ATOM_PPLIB_POWERTUNE_Table_V1 *ppt = (ATOM_PPLIB_POWERTUNE_Table_V1 *)
126862306a36Sopenharmony_ci					(mode_info->atom_context->bios + data_offset +
126962306a36Sopenharmony_ci					 le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
127062306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit =
127162306a36Sopenharmony_ci					le16_to_cpu(ppt->usMaximumPowerDeliveryLimit);
127262306a36Sopenharmony_ci				pt = &ppt->power_tune_table;
127362306a36Sopenharmony_ci			} else {
127462306a36Sopenharmony_ci				ATOM_PPLIB_POWERTUNE_Table *ppt = (ATOM_PPLIB_POWERTUNE_Table *)
127562306a36Sopenharmony_ci					(mode_info->atom_context->bios + data_offset +
127662306a36Sopenharmony_ci					 le16_to_cpu(ext_hdr->usPowerTuneTableOffset));
127762306a36Sopenharmony_ci				rdev->pm.dpm.dyn_state.cac_tdp_table->maximum_power_delivery_limit = 255;
127862306a36Sopenharmony_ci				pt = &ppt->power_tune_table;
127962306a36Sopenharmony_ci			}
128062306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->tdp = le16_to_cpu(pt->usTDP);
128162306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->configurable_tdp =
128262306a36Sopenharmony_ci				le16_to_cpu(pt->usConfigurableTDP);
128362306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->tdc = le16_to_cpu(pt->usTDC);
128462306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->battery_power_limit =
128562306a36Sopenharmony_ci				le16_to_cpu(pt->usBatteryPowerLimit);
128662306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->small_power_limit =
128762306a36Sopenharmony_ci				le16_to_cpu(pt->usSmallPowerLimit);
128862306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->low_cac_leakage =
128962306a36Sopenharmony_ci				le16_to_cpu(pt->usLowCACLeakage);
129062306a36Sopenharmony_ci			rdev->pm.dpm.dyn_state.cac_tdp_table->high_cac_leakage =
129162306a36Sopenharmony_ci				le16_to_cpu(pt->usHighCACLeakage);
129262306a36Sopenharmony_ci		}
129362306a36Sopenharmony_ci	}
129462306a36Sopenharmony_ci
129562306a36Sopenharmony_ci	return 0;
129662306a36Sopenharmony_ci}
129762306a36Sopenharmony_ci
129862306a36Sopenharmony_civoid r600_free_extended_power_table(struct radeon_device *rdev)
129962306a36Sopenharmony_ci{
130062306a36Sopenharmony_ci	struct radeon_dpm_dynamic_state *dyn_state = &rdev->pm.dpm.dyn_state;
130162306a36Sopenharmony_ci
130262306a36Sopenharmony_ci	kfree(dyn_state->vddc_dependency_on_sclk.entries);
130362306a36Sopenharmony_ci	kfree(dyn_state->vddci_dependency_on_mclk.entries);
130462306a36Sopenharmony_ci	kfree(dyn_state->vddc_dependency_on_mclk.entries);
130562306a36Sopenharmony_ci	kfree(dyn_state->mvdd_dependency_on_mclk.entries);
130662306a36Sopenharmony_ci	kfree(dyn_state->cac_leakage_table.entries);
130762306a36Sopenharmony_ci	kfree(dyn_state->phase_shedding_limits_table.entries);
130862306a36Sopenharmony_ci	kfree(dyn_state->ppm_table);
130962306a36Sopenharmony_ci	kfree(dyn_state->cac_tdp_table);
131062306a36Sopenharmony_ci	kfree(dyn_state->vce_clock_voltage_dependency_table.entries);
131162306a36Sopenharmony_ci	kfree(dyn_state->uvd_clock_voltage_dependency_table.entries);
131262306a36Sopenharmony_ci	kfree(dyn_state->samu_clock_voltage_dependency_table.entries);
131362306a36Sopenharmony_ci	kfree(dyn_state->acp_clock_voltage_dependency_table.entries);
131462306a36Sopenharmony_ci}
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_cienum radeon_pcie_gen r600_get_pcie_gen_support(struct radeon_device *rdev,
131762306a36Sopenharmony_ci					       u32 sys_mask,
131862306a36Sopenharmony_ci					       enum radeon_pcie_gen asic_gen,
131962306a36Sopenharmony_ci					       enum radeon_pcie_gen default_gen)
132062306a36Sopenharmony_ci{
132162306a36Sopenharmony_ci	switch (asic_gen) {
132262306a36Sopenharmony_ci	case RADEON_PCIE_GEN1:
132362306a36Sopenharmony_ci		return RADEON_PCIE_GEN1;
132462306a36Sopenharmony_ci	case RADEON_PCIE_GEN2:
132562306a36Sopenharmony_ci		return RADEON_PCIE_GEN2;
132662306a36Sopenharmony_ci	case RADEON_PCIE_GEN3:
132762306a36Sopenharmony_ci		return RADEON_PCIE_GEN3;
132862306a36Sopenharmony_ci	default:
132962306a36Sopenharmony_ci		if ((sys_mask & RADEON_PCIE_SPEED_80) && (default_gen == RADEON_PCIE_GEN3))
133062306a36Sopenharmony_ci			return RADEON_PCIE_GEN3;
133162306a36Sopenharmony_ci		else if ((sys_mask & RADEON_PCIE_SPEED_50) && (default_gen == RADEON_PCIE_GEN2))
133262306a36Sopenharmony_ci			return RADEON_PCIE_GEN2;
133362306a36Sopenharmony_ci		else
133462306a36Sopenharmony_ci			return RADEON_PCIE_GEN1;
133562306a36Sopenharmony_ci	}
133662306a36Sopenharmony_ci	return RADEON_PCIE_GEN1;
133762306a36Sopenharmony_ci}
133862306a36Sopenharmony_ci
133962306a36Sopenharmony_ciu16 r600_get_pcie_lane_support(struct radeon_device *rdev,
134062306a36Sopenharmony_ci			       u16 asic_lanes,
134162306a36Sopenharmony_ci			       u16 default_lanes)
134262306a36Sopenharmony_ci{
134362306a36Sopenharmony_ci	switch (asic_lanes) {
134462306a36Sopenharmony_ci	case 0:
134562306a36Sopenharmony_ci	default:
134662306a36Sopenharmony_ci		return default_lanes;
134762306a36Sopenharmony_ci	case 1:
134862306a36Sopenharmony_ci		return 1;
134962306a36Sopenharmony_ci	case 2:
135062306a36Sopenharmony_ci		return 2;
135162306a36Sopenharmony_ci	case 4:
135262306a36Sopenharmony_ci		return 4;
135362306a36Sopenharmony_ci	case 8:
135462306a36Sopenharmony_ci		return 8;
135562306a36Sopenharmony_ci	case 12:
135662306a36Sopenharmony_ci		return 12;
135762306a36Sopenharmony_ci	case 16:
135862306a36Sopenharmony_ci		return 16;
135962306a36Sopenharmony_ci	}
136062306a36Sopenharmony_ci}
136162306a36Sopenharmony_ci
136262306a36Sopenharmony_ciu8 r600_encode_pci_lane_width(u32 lanes)
136362306a36Sopenharmony_ci{
136462306a36Sopenharmony_ci	static const u8 encoded_lanes[] = {
136562306a36Sopenharmony_ci		0, 1, 2, 0, 3, 0, 0, 0, 4, 0, 0, 0, 5, 0, 0, 0, 6
136662306a36Sopenharmony_ci	};
136762306a36Sopenharmony_ci
136862306a36Sopenharmony_ci	if (lanes > 16)
136962306a36Sopenharmony_ci		return 0;
137062306a36Sopenharmony_ci
137162306a36Sopenharmony_ci	return encoded_lanes[lanes];
137262306a36Sopenharmony_ci}
1373