162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * Copyright 2008 Red Hat Inc. 462306a36Sopenharmony_ci * Copyright 2009 Jerome Glisse. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 762306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 862306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 962306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 1062306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 1162306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1262306a36Sopenharmony_ci * 1362306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1462306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1562306a36Sopenharmony_ci * 1662306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1762306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1862306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1962306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 2062306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2162306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2262306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2362306a36Sopenharmony_ci * 2462306a36Sopenharmony_ci * Authors: Dave Airlie 2562306a36Sopenharmony_ci * Alex Deucher 2662306a36Sopenharmony_ci * Jerome Glisse 2762306a36Sopenharmony_ci */ 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci#include <linux/pci.h> 3062306a36Sopenharmony_ci#include <linux/seq_file.h> 3162306a36Sopenharmony_ci#include <linux/slab.h> 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci#include <drm/drm_device.h> 3462306a36Sopenharmony_ci#include <drm/drm_file.h> 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#include "atom.h" 3762306a36Sopenharmony_ci#include "r100d.h" 3862306a36Sopenharmony_ci#include "r420_reg_safe.h" 3962306a36Sopenharmony_ci#include "r420d.h" 4062306a36Sopenharmony_ci#include "radeon.h" 4162306a36Sopenharmony_ci#include "radeon_asic.h" 4262306a36Sopenharmony_ci#include "radeon_reg.h" 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_civoid r420_pm_init_profile(struct radeon_device *rdev) 4562306a36Sopenharmony_ci{ 4662306a36Sopenharmony_ci /* default */ 4762306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 4862306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 4962306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 5062306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 5162306a36Sopenharmony_ci /* low sh */ 5262306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 5362306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 5462306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 5562306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 5662306a36Sopenharmony_ci /* mid sh */ 5762306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; 5862306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1; 5962306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; 6062306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; 6162306a36Sopenharmony_ci /* high sh */ 6262306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 6362306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 6462306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 6562306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 6662306a36Sopenharmony_ci /* low mh */ 6762306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 6862306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 6962306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 7062306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 7162306a36Sopenharmony_ci /* mid mh */ 7262306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; 7362306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 7462306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; 7562306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; 7662306a36Sopenharmony_ci /* high mh */ 7762306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 7862306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 7962306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 8062306a36Sopenharmony_ci rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 8162306a36Sopenharmony_ci} 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_cistatic void r420_set_reg_safe(struct radeon_device *rdev) 8462306a36Sopenharmony_ci{ 8562306a36Sopenharmony_ci rdev->config.r300.reg_safe_bm = r420_reg_safe_bm; 8662306a36Sopenharmony_ci rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm); 8762306a36Sopenharmony_ci} 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_civoid r420_pipes_init(struct radeon_device *rdev) 9062306a36Sopenharmony_ci{ 9162306a36Sopenharmony_ci unsigned tmp; 9262306a36Sopenharmony_ci unsigned gb_pipe_select; 9362306a36Sopenharmony_ci unsigned num_pipes; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci /* GA_ENHANCE workaround TCL deadlock issue */ 9662306a36Sopenharmony_ci WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL | 9762306a36Sopenharmony_ci (1 << 2) | (1 << 3)); 9862306a36Sopenharmony_ci /* add idle wait as per freedesktop.org bug 24041 */ 9962306a36Sopenharmony_ci if (r100_gui_wait_for_idle(rdev)) { 10062306a36Sopenharmony_ci pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 10162306a36Sopenharmony_ci } 10262306a36Sopenharmony_ci /* get max number of pipes */ 10362306a36Sopenharmony_ci gb_pipe_select = RREG32(R400_GB_PIPE_SELECT); 10462306a36Sopenharmony_ci num_pipes = ((gb_pipe_select >> 12) & 3) + 1; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* SE chips have 1 pipe */ 10762306a36Sopenharmony_ci if ((rdev->pdev->device == 0x5e4c) || 10862306a36Sopenharmony_ci (rdev->pdev->device == 0x5e4f)) 10962306a36Sopenharmony_ci num_pipes = 1; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci rdev->num_gb_pipes = num_pipes; 11262306a36Sopenharmony_ci tmp = 0; 11362306a36Sopenharmony_ci switch (num_pipes) { 11462306a36Sopenharmony_ci default: 11562306a36Sopenharmony_ci /* force to 1 pipe */ 11662306a36Sopenharmony_ci num_pipes = 1; 11762306a36Sopenharmony_ci fallthrough; 11862306a36Sopenharmony_ci case 1: 11962306a36Sopenharmony_ci tmp = (0 << 1); 12062306a36Sopenharmony_ci break; 12162306a36Sopenharmony_ci case 2: 12262306a36Sopenharmony_ci tmp = (3 << 1); 12362306a36Sopenharmony_ci break; 12462306a36Sopenharmony_ci case 3: 12562306a36Sopenharmony_ci tmp = (6 << 1); 12662306a36Sopenharmony_ci break; 12762306a36Sopenharmony_ci case 4: 12862306a36Sopenharmony_ci tmp = (7 << 1); 12962306a36Sopenharmony_ci break; 13062306a36Sopenharmony_ci } 13162306a36Sopenharmony_ci WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1); 13262306a36Sopenharmony_ci /* Sub pixel 1/12 so we can have 4K rendering according to doc */ 13362306a36Sopenharmony_ci tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING; 13462306a36Sopenharmony_ci WREG32(R300_GB_TILE_CONFIG, tmp); 13562306a36Sopenharmony_ci if (r100_gui_wait_for_idle(rdev)) { 13662306a36Sopenharmony_ci pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 13762306a36Sopenharmony_ci } 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci tmp = RREG32(R300_DST_PIPE_CONFIG); 14062306a36Sopenharmony_ci WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci WREG32(R300_RB2D_DSTCACHE_MODE, 14362306a36Sopenharmony_ci RREG32(R300_RB2D_DSTCACHE_MODE) | 14462306a36Sopenharmony_ci R300_DC_AUTOFLUSH_ENABLE | 14562306a36Sopenharmony_ci R300_DC_DC_DISABLE_IGNORE_PE); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci if (r100_gui_wait_for_idle(rdev)) { 14862306a36Sopenharmony_ci pr_warn("Failed to wait GUI idle while programming pipes. Bad things might happen.\n"); 14962306a36Sopenharmony_ci } 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci if (rdev->family == CHIP_RV530) { 15262306a36Sopenharmony_ci tmp = RREG32(RV530_GB_PIPE_SELECT2); 15362306a36Sopenharmony_ci if ((tmp & 3) == 3) 15462306a36Sopenharmony_ci rdev->num_z_pipes = 2; 15562306a36Sopenharmony_ci else 15662306a36Sopenharmony_ci rdev->num_z_pipes = 1; 15762306a36Sopenharmony_ci } else 15862306a36Sopenharmony_ci rdev->num_z_pipes = 1; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", 16162306a36Sopenharmony_ci rdev->num_gb_pipes, rdev->num_z_pipes); 16262306a36Sopenharmony_ci} 16362306a36Sopenharmony_ci 16462306a36Sopenharmony_ciu32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) 16562306a36Sopenharmony_ci{ 16662306a36Sopenharmony_ci unsigned long flags; 16762306a36Sopenharmony_ci u32 r; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci spin_lock_irqsave(&rdev->mc_idx_lock, flags); 17062306a36Sopenharmony_ci WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); 17162306a36Sopenharmony_ci r = RREG32(R_0001FC_MC_IND_DATA); 17262306a36Sopenharmony_ci spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 17362306a36Sopenharmony_ci return r; 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_civoid r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) 17762306a36Sopenharmony_ci{ 17862306a36Sopenharmony_ci unsigned long flags; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci spin_lock_irqsave(&rdev->mc_idx_lock, flags); 18162306a36Sopenharmony_ci WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | 18262306a36Sopenharmony_ci S_0001F8_MC_IND_WR_EN(1)); 18362306a36Sopenharmony_ci WREG32(R_0001FC_MC_IND_DATA, v); 18462306a36Sopenharmony_ci spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); 18562306a36Sopenharmony_ci} 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic void r420_debugfs(struct radeon_device *rdev) 18862306a36Sopenharmony_ci{ 18962306a36Sopenharmony_ci r100_debugfs_rbbm_init(rdev); 19062306a36Sopenharmony_ci r420_debugfs_pipes_info_init(rdev); 19162306a36Sopenharmony_ci} 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_cistatic void r420_clock_resume(struct radeon_device *rdev) 19462306a36Sopenharmony_ci{ 19562306a36Sopenharmony_ci u32 sclk_cntl; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci if (radeon_dynclks != -1 && radeon_dynclks) 19862306a36Sopenharmony_ci radeon_atom_set_clock_gating(rdev, 1); 19962306a36Sopenharmony_ci sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); 20062306a36Sopenharmony_ci sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 20162306a36Sopenharmony_ci if (rdev->family == CHIP_R420) 20262306a36Sopenharmony_ci sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); 20362306a36Sopenharmony_ci WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); 20462306a36Sopenharmony_ci} 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic void r420_cp_errata_init(struct radeon_device *rdev) 20762306a36Sopenharmony_ci{ 20862306a36Sopenharmony_ci int r; 20962306a36Sopenharmony_ci struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci /* RV410 and R420 can lock up if CP DMA to host memory happens 21262306a36Sopenharmony_ci * while the 2D engine is busy. 21362306a36Sopenharmony_ci * 21462306a36Sopenharmony_ci * The proper workaround is to queue a RESYNC at the beginning 21562306a36Sopenharmony_ci * of the CP init, apparently. 21662306a36Sopenharmony_ci */ 21762306a36Sopenharmony_ci radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch); 21862306a36Sopenharmony_ci r = radeon_ring_lock(rdev, ring, 8); 21962306a36Sopenharmony_ci WARN_ON(r); 22062306a36Sopenharmony_ci radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1)); 22162306a36Sopenharmony_ci radeon_ring_write(ring, rdev->config.r300.resync_scratch); 22262306a36Sopenharmony_ci radeon_ring_write(ring, 0xDEADBEEF); 22362306a36Sopenharmony_ci radeon_ring_unlock_commit(rdev, ring, false); 22462306a36Sopenharmony_ci} 22562306a36Sopenharmony_ci 22662306a36Sopenharmony_cistatic void r420_cp_errata_fini(struct radeon_device *rdev) 22762306a36Sopenharmony_ci{ 22862306a36Sopenharmony_ci int r; 22962306a36Sopenharmony_ci struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci /* Catch the RESYNC we dispatched all the way back, 23262306a36Sopenharmony_ci * at the very beginning of the CP init. 23362306a36Sopenharmony_ci */ 23462306a36Sopenharmony_ci r = radeon_ring_lock(rdev, ring, 8); 23562306a36Sopenharmony_ci WARN_ON(r); 23662306a36Sopenharmony_ci radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); 23762306a36Sopenharmony_ci radeon_ring_write(ring, R300_RB3D_DC_FINISH); 23862306a36Sopenharmony_ci radeon_ring_unlock_commit(rdev, ring, false); 23962306a36Sopenharmony_ci radeon_scratch_free(rdev, rdev->config.r300.resync_scratch); 24062306a36Sopenharmony_ci} 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_cistatic int r420_startup(struct radeon_device *rdev) 24362306a36Sopenharmony_ci{ 24462306a36Sopenharmony_ci int r; 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci /* set common regs */ 24762306a36Sopenharmony_ci r100_set_common_regs(rdev); 24862306a36Sopenharmony_ci /* program mc */ 24962306a36Sopenharmony_ci r300_mc_program(rdev); 25062306a36Sopenharmony_ci /* Resume clock */ 25162306a36Sopenharmony_ci r420_clock_resume(rdev); 25262306a36Sopenharmony_ci /* Initialize GART (initialize after TTM so we can allocate 25362306a36Sopenharmony_ci * memory through TTM but finalize after TTM) */ 25462306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) { 25562306a36Sopenharmony_ci r = rv370_pcie_gart_enable(rdev); 25662306a36Sopenharmony_ci if (r) 25762306a36Sopenharmony_ci return r; 25862306a36Sopenharmony_ci } 25962306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCI) { 26062306a36Sopenharmony_ci r = r100_pci_gart_enable(rdev); 26162306a36Sopenharmony_ci if (r) 26262306a36Sopenharmony_ci return r; 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci r420_pipes_init(rdev); 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci /* allocate wb buffer */ 26762306a36Sopenharmony_ci r = radeon_wb_init(rdev); 26862306a36Sopenharmony_ci if (r) 26962306a36Sopenharmony_ci return r; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); 27262306a36Sopenharmony_ci if (r) { 27362306a36Sopenharmony_ci dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); 27462306a36Sopenharmony_ci return r; 27562306a36Sopenharmony_ci } 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci /* Enable IRQ */ 27862306a36Sopenharmony_ci if (!rdev->irq.installed) { 27962306a36Sopenharmony_ci r = radeon_irq_kms_init(rdev); 28062306a36Sopenharmony_ci if (r) 28162306a36Sopenharmony_ci return r; 28262306a36Sopenharmony_ci } 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci r100_irq_set(rdev); 28562306a36Sopenharmony_ci rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 28662306a36Sopenharmony_ci /* 1M ring buffer */ 28762306a36Sopenharmony_ci r = r100_cp_init(rdev, 1024 * 1024); 28862306a36Sopenharmony_ci if (r) { 28962306a36Sopenharmony_ci dev_err(rdev->dev, "failed initializing CP (%d).\n", r); 29062306a36Sopenharmony_ci return r; 29162306a36Sopenharmony_ci } 29262306a36Sopenharmony_ci r420_cp_errata_init(rdev); 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci r = radeon_ib_pool_init(rdev); 29562306a36Sopenharmony_ci if (r) { 29662306a36Sopenharmony_ci dev_err(rdev->dev, "IB initialization failed (%d).\n", r); 29762306a36Sopenharmony_ci return r; 29862306a36Sopenharmony_ci } 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci return 0; 30162306a36Sopenharmony_ci} 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ciint r420_resume(struct radeon_device *rdev) 30462306a36Sopenharmony_ci{ 30562306a36Sopenharmony_ci int r; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci /* Make sur GART are not working */ 30862306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) 30962306a36Sopenharmony_ci rv370_pcie_gart_disable(rdev); 31062306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCI) 31162306a36Sopenharmony_ci r100_pci_gart_disable(rdev); 31262306a36Sopenharmony_ci /* Resume clock before doing reset */ 31362306a36Sopenharmony_ci r420_clock_resume(rdev); 31462306a36Sopenharmony_ci /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 31562306a36Sopenharmony_ci if (radeon_asic_reset(rdev)) { 31662306a36Sopenharmony_ci dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 31762306a36Sopenharmony_ci RREG32(R_000E40_RBBM_STATUS), 31862306a36Sopenharmony_ci RREG32(R_0007C0_CP_STAT)); 31962306a36Sopenharmony_ci } 32062306a36Sopenharmony_ci /* check if cards are posted or not */ 32162306a36Sopenharmony_ci if (rdev->is_atom_bios) { 32262306a36Sopenharmony_ci atom_asic_init(rdev->mode_info.atom_context); 32362306a36Sopenharmony_ci } else { 32462306a36Sopenharmony_ci radeon_combios_asic_init(rdev->ddev); 32562306a36Sopenharmony_ci } 32662306a36Sopenharmony_ci /* Resume clock after posting */ 32762306a36Sopenharmony_ci r420_clock_resume(rdev); 32862306a36Sopenharmony_ci /* Initialize surface registers */ 32962306a36Sopenharmony_ci radeon_surface_init(rdev); 33062306a36Sopenharmony_ci 33162306a36Sopenharmony_ci rdev->accel_working = true; 33262306a36Sopenharmony_ci r = r420_startup(rdev); 33362306a36Sopenharmony_ci if (r) { 33462306a36Sopenharmony_ci rdev->accel_working = false; 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci return r; 33762306a36Sopenharmony_ci} 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ciint r420_suspend(struct radeon_device *rdev) 34062306a36Sopenharmony_ci{ 34162306a36Sopenharmony_ci radeon_pm_suspend(rdev); 34262306a36Sopenharmony_ci r420_cp_errata_fini(rdev); 34362306a36Sopenharmony_ci r100_cp_disable(rdev); 34462306a36Sopenharmony_ci radeon_wb_disable(rdev); 34562306a36Sopenharmony_ci r100_irq_disable(rdev); 34662306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) 34762306a36Sopenharmony_ci rv370_pcie_gart_disable(rdev); 34862306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCI) 34962306a36Sopenharmony_ci r100_pci_gart_disable(rdev); 35062306a36Sopenharmony_ci return 0; 35162306a36Sopenharmony_ci} 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_civoid r420_fini(struct radeon_device *rdev) 35462306a36Sopenharmony_ci{ 35562306a36Sopenharmony_ci radeon_pm_fini(rdev); 35662306a36Sopenharmony_ci r100_cp_fini(rdev); 35762306a36Sopenharmony_ci radeon_wb_fini(rdev); 35862306a36Sopenharmony_ci radeon_ib_pool_fini(rdev); 35962306a36Sopenharmony_ci radeon_gem_fini(rdev); 36062306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) 36162306a36Sopenharmony_ci rv370_pcie_gart_fini(rdev); 36262306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCI) 36362306a36Sopenharmony_ci r100_pci_gart_fini(rdev); 36462306a36Sopenharmony_ci radeon_agp_fini(rdev); 36562306a36Sopenharmony_ci radeon_irq_kms_fini(rdev); 36662306a36Sopenharmony_ci radeon_fence_driver_fini(rdev); 36762306a36Sopenharmony_ci radeon_bo_fini(rdev); 36862306a36Sopenharmony_ci if (rdev->is_atom_bios) { 36962306a36Sopenharmony_ci radeon_atombios_fini(rdev); 37062306a36Sopenharmony_ci } else { 37162306a36Sopenharmony_ci radeon_combios_fini(rdev); 37262306a36Sopenharmony_ci } 37362306a36Sopenharmony_ci kfree(rdev->bios); 37462306a36Sopenharmony_ci rdev->bios = NULL; 37562306a36Sopenharmony_ci} 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ciint r420_init(struct radeon_device *rdev) 37862306a36Sopenharmony_ci{ 37962306a36Sopenharmony_ci int r; 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci /* Initialize scratch registers */ 38262306a36Sopenharmony_ci radeon_scratch_init(rdev); 38362306a36Sopenharmony_ci /* Initialize surface registers */ 38462306a36Sopenharmony_ci radeon_surface_init(rdev); 38562306a36Sopenharmony_ci /* TODO: disable VGA need to use VGA request */ 38662306a36Sopenharmony_ci /* restore some register to sane defaults */ 38762306a36Sopenharmony_ci r100_restore_sanity(rdev); 38862306a36Sopenharmony_ci /* BIOS*/ 38962306a36Sopenharmony_ci if (!radeon_get_bios(rdev)) { 39062306a36Sopenharmony_ci if (ASIC_IS_AVIVO(rdev)) 39162306a36Sopenharmony_ci return -EINVAL; 39262306a36Sopenharmony_ci } 39362306a36Sopenharmony_ci if (rdev->is_atom_bios) { 39462306a36Sopenharmony_ci r = radeon_atombios_init(rdev); 39562306a36Sopenharmony_ci if (r) { 39662306a36Sopenharmony_ci return r; 39762306a36Sopenharmony_ci } 39862306a36Sopenharmony_ci } else { 39962306a36Sopenharmony_ci r = radeon_combios_init(rdev); 40062306a36Sopenharmony_ci if (r) { 40162306a36Sopenharmony_ci return r; 40262306a36Sopenharmony_ci } 40362306a36Sopenharmony_ci } 40462306a36Sopenharmony_ci /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 40562306a36Sopenharmony_ci if (radeon_asic_reset(rdev)) { 40662306a36Sopenharmony_ci dev_warn(rdev->dev, 40762306a36Sopenharmony_ci "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 40862306a36Sopenharmony_ci RREG32(R_000E40_RBBM_STATUS), 40962306a36Sopenharmony_ci RREG32(R_0007C0_CP_STAT)); 41062306a36Sopenharmony_ci } 41162306a36Sopenharmony_ci /* check if cards are posted or not */ 41262306a36Sopenharmony_ci if (radeon_boot_test_post_card(rdev) == false) 41362306a36Sopenharmony_ci return -EINVAL; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci /* Initialize clocks */ 41662306a36Sopenharmony_ci radeon_get_clock_info(rdev->ddev); 41762306a36Sopenharmony_ci /* initialize AGP */ 41862306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_AGP) { 41962306a36Sopenharmony_ci r = radeon_agp_init(rdev); 42062306a36Sopenharmony_ci if (r) { 42162306a36Sopenharmony_ci radeon_agp_disable(rdev); 42262306a36Sopenharmony_ci } 42362306a36Sopenharmony_ci } 42462306a36Sopenharmony_ci /* initialize memory controller */ 42562306a36Sopenharmony_ci r300_mc_init(rdev); 42662306a36Sopenharmony_ci r420_debugfs(rdev); 42762306a36Sopenharmony_ci /* Fence driver */ 42862306a36Sopenharmony_ci radeon_fence_driver_init(rdev); 42962306a36Sopenharmony_ci /* Memory manager */ 43062306a36Sopenharmony_ci r = radeon_bo_init(rdev); 43162306a36Sopenharmony_ci if (r) { 43262306a36Sopenharmony_ci return r; 43362306a36Sopenharmony_ci } 43462306a36Sopenharmony_ci if (rdev->family == CHIP_R420) 43562306a36Sopenharmony_ci r100_enable_bm(rdev); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) { 43862306a36Sopenharmony_ci r = rv370_pcie_gart_init(rdev); 43962306a36Sopenharmony_ci if (r) 44062306a36Sopenharmony_ci return r; 44162306a36Sopenharmony_ci } 44262306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCI) { 44362306a36Sopenharmony_ci r = r100_pci_gart_init(rdev); 44462306a36Sopenharmony_ci if (r) 44562306a36Sopenharmony_ci return r; 44662306a36Sopenharmony_ci } 44762306a36Sopenharmony_ci r420_set_reg_safe(rdev); 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci /* Initialize power management */ 45062306a36Sopenharmony_ci radeon_pm_init(rdev); 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci rdev->accel_working = true; 45362306a36Sopenharmony_ci r = r420_startup(rdev); 45462306a36Sopenharmony_ci if (r) { 45562306a36Sopenharmony_ci /* Somethings want wront with the accel init stop accel */ 45662306a36Sopenharmony_ci dev_err(rdev->dev, "Disabling GPU acceleration\n"); 45762306a36Sopenharmony_ci r100_cp_fini(rdev); 45862306a36Sopenharmony_ci radeon_wb_fini(rdev); 45962306a36Sopenharmony_ci radeon_ib_pool_fini(rdev); 46062306a36Sopenharmony_ci radeon_irq_kms_fini(rdev); 46162306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCIE) 46262306a36Sopenharmony_ci rv370_pcie_gart_fini(rdev); 46362306a36Sopenharmony_ci if (rdev->flags & RADEON_IS_PCI) 46462306a36Sopenharmony_ci r100_pci_gart_fini(rdev); 46562306a36Sopenharmony_ci radeon_agp_fini(rdev); 46662306a36Sopenharmony_ci rdev->accel_working = false; 46762306a36Sopenharmony_ci } 46862306a36Sopenharmony_ci return 0; 46962306a36Sopenharmony_ci} 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci/* 47262306a36Sopenharmony_ci * Debugfs info 47362306a36Sopenharmony_ci */ 47462306a36Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 47562306a36Sopenharmony_cistatic int r420_debugfs_pipes_info_show(struct seq_file *m, void *unused) 47662306a36Sopenharmony_ci{ 47762306a36Sopenharmony_ci struct radeon_device *rdev = m->private; 47862306a36Sopenharmony_ci uint32_t tmp; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci tmp = RREG32(R400_GB_PIPE_SELECT); 48162306a36Sopenharmony_ci seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); 48262306a36Sopenharmony_ci tmp = RREG32(R300_GB_TILE_CONFIG); 48362306a36Sopenharmony_ci seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); 48462306a36Sopenharmony_ci tmp = RREG32(R300_DST_PIPE_CONFIG); 48562306a36Sopenharmony_ci seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); 48662306a36Sopenharmony_ci return 0; 48762306a36Sopenharmony_ci} 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ciDEFINE_SHOW_ATTRIBUTE(r420_debugfs_pipes_info); 49062306a36Sopenharmony_ci#endif 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_civoid r420_debugfs_pipes_info_init(struct radeon_device *rdev) 49362306a36Sopenharmony_ci{ 49462306a36Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) 49562306a36Sopenharmony_ci struct dentry *root = rdev->ddev->primary->debugfs_root; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci debugfs_create_file("r420_pipes_info", 0444, root, rdev, 49862306a36Sopenharmony_ci &r420_debugfs_pipes_info_fops); 49962306a36Sopenharmony_ci#endif 50062306a36Sopenharmony_ci} 501