162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2008 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci * Copyright 2008 Red Hat Inc.
462306a36Sopenharmony_ci * Copyright 2009 Christian König.
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
762306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
862306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
962306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
1062306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
1162306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1462306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1562306a36Sopenharmony_ci *
1662306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1762306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1862306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1962306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
2062306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2162306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2262306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2362306a36Sopenharmony_ci *
2462306a36Sopenharmony_ci * Authors: Christian König
2562306a36Sopenharmony_ci *          Rafał Miłecki
2662306a36Sopenharmony_ci */
2762306a36Sopenharmony_ci#include <linux/hdmi.h>
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#include <drm/radeon_drm.h>
3062306a36Sopenharmony_ci#include "evergreen_hdmi.h"
3162306a36Sopenharmony_ci#include "radeon.h"
3262306a36Sopenharmony_ci#include "radeon_asic.h"
3362306a36Sopenharmony_ci#include "radeon_audio.h"
3462306a36Sopenharmony_ci#include "evergreend.h"
3562306a36Sopenharmony_ci#include "atom.h"
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci/* enable the audio stream */
3862306a36Sopenharmony_civoid dce4_audio_enable(struct radeon_device *rdev,
3962306a36Sopenharmony_ci			      struct r600_audio_pin *pin,
4062306a36Sopenharmony_ci			      u8 enable_mask)
4162306a36Sopenharmony_ci{
4262306a36Sopenharmony_ci	u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	if (!pin)
4562306a36Sopenharmony_ci		return;
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci	if (enable_mask) {
4862306a36Sopenharmony_ci		tmp |= AUDIO_ENABLED;
4962306a36Sopenharmony_ci		if (enable_mask & 1)
5062306a36Sopenharmony_ci			tmp |= PIN0_AUDIO_ENABLED;
5162306a36Sopenharmony_ci		if (enable_mask & 2)
5262306a36Sopenharmony_ci			tmp |= PIN1_AUDIO_ENABLED;
5362306a36Sopenharmony_ci		if (enable_mask & 4)
5462306a36Sopenharmony_ci			tmp |= PIN2_AUDIO_ENABLED;
5562306a36Sopenharmony_ci		if (enable_mask & 8)
5662306a36Sopenharmony_ci			tmp |= PIN3_AUDIO_ENABLED;
5762306a36Sopenharmony_ci	} else {
5862306a36Sopenharmony_ci		tmp &= ~(AUDIO_ENABLED |
5962306a36Sopenharmony_ci			 PIN0_AUDIO_ENABLED |
6062306a36Sopenharmony_ci			 PIN1_AUDIO_ENABLED |
6162306a36Sopenharmony_ci			 PIN2_AUDIO_ENABLED |
6262306a36Sopenharmony_ci			 PIN3_AUDIO_ENABLED);
6362306a36Sopenharmony_ci	}
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	WREG32(AZ_HOT_PLUG_CONTROL, tmp);
6662306a36Sopenharmony_ci}
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_civoid evergreen_hdmi_update_acr(struct drm_encoder *encoder, long offset,
6962306a36Sopenharmony_ci	const struct radeon_hdmi_acr *acr)
7062306a36Sopenharmony_ci{
7162306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
7262306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
7362306a36Sopenharmony_ci	int bpc = 8;
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci	if (encoder->crtc) {
7662306a36Sopenharmony_ci		struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
7762306a36Sopenharmony_ci		bpc = radeon_crtc->bpc;
7862306a36Sopenharmony_ci	}
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci	if (bpc > 8)
8162306a36Sopenharmony_ci		WREG32(HDMI_ACR_PACKET_CONTROL + offset,
8262306a36Sopenharmony_ci			HDMI_ACR_AUTO_SEND);	/* allow hw to sent ACR packets when required */
8362306a36Sopenharmony_ci	else
8462306a36Sopenharmony_ci		WREG32(HDMI_ACR_PACKET_CONTROL + offset,
8562306a36Sopenharmony_ci			HDMI_ACR_SOURCE |		/* select SW CTS value */
8662306a36Sopenharmony_ci			HDMI_ACR_AUTO_SEND);	/* allow hw to sent ACR packets when required */
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci	WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr->cts_32khz));
8962306a36Sopenharmony_ci	WREG32(HDMI_ACR_32_1 + offset, acr->n_32khz);
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci	WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr->cts_44_1khz));
9262306a36Sopenharmony_ci	WREG32(HDMI_ACR_44_1 + offset, acr->n_44_1khz);
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr->cts_48khz));
9562306a36Sopenharmony_ci	WREG32(HDMI_ACR_48_1 + offset, acr->n_48khz);
9662306a36Sopenharmony_ci}
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_civoid dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
9962306a36Sopenharmony_ci		struct drm_connector *connector, struct drm_display_mode *mode)
10062306a36Sopenharmony_ci{
10162306a36Sopenharmony_ci	struct radeon_device *rdev = encoder->dev->dev_private;
10262306a36Sopenharmony_ci	u32 tmp = 0;
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
10562306a36Sopenharmony_ci		if (connector->latency_present[1])
10662306a36Sopenharmony_ci			tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
10762306a36Sopenharmony_ci				AUDIO_LIPSYNC(connector->audio_latency[1]);
10862306a36Sopenharmony_ci		else
10962306a36Sopenharmony_ci			tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
11062306a36Sopenharmony_ci	} else {
11162306a36Sopenharmony_ci		if (connector->latency_present[0])
11262306a36Sopenharmony_ci			tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
11362306a36Sopenharmony_ci				AUDIO_LIPSYNC(connector->audio_latency[0]);
11462306a36Sopenharmony_ci		else
11562306a36Sopenharmony_ci			tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
11662306a36Sopenharmony_ci	}
11762306a36Sopenharmony_ci	WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
11862306a36Sopenharmony_ci}
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_civoid dce4_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
12162306a36Sopenharmony_ci	u8 *sadb, int sad_count)
12262306a36Sopenharmony_ci{
12362306a36Sopenharmony_ci	struct radeon_device *rdev = encoder->dev->dev_private;
12462306a36Sopenharmony_ci	u32 tmp;
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* program the speaker allocation */
12762306a36Sopenharmony_ci	tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
12862306a36Sopenharmony_ci	tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
12962306a36Sopenharmony_ci	/* set HDMI mode */
13062306a36Sopenharmony_ci	tmp |= HDMI_CONNECTION;
13162306a36Sopenharmony_ci	if (sad_count)
13262306a36Sopenharmony_ci		tmp |= SPEAKER_ALLOCATION(sadb[0]);
13362306a36Sopenharmony_ci	else
13462306a36Sopenharmony_ci		tmp |= SPEAKER_ALLOCATION(5); /* stereo */
13562306a36Sopenharmony_ci	WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
13662306a36Sopenharmony_ci}
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_civoid dce4_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
13962306a36Sopenharmony_ci	u8 *sadb, int sad_count)
14062306a36Sopenharmony_ci{
14162306a36Sopenharmony_ci	struct radeon_device *rdev = encoder->dev->dev_private;
14262306a36Sopenharmony_ci	u32 tmp;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	/* program the speaker allocation */
14562306a36Sopenharmony_ci	tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
14662306a36Sopenharmony_ci	tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
14762306a36Sopenharmony_ci	/* set DP mode */
14862306a36Sopenharmony_ci	tmp |= DP_CONNECTION;
14962306a36Sopenharmony_ci	if (sad_count)
15062306a36Sopenharmony_ci		tmp |= SPEAKER_ALLOCATION(sadb[0]);
15162306a36Sopenharmony_ci	else
15262306a36Sopenharmony_ci		tmp |= SPEAKER_ALLOCATION(5); /* stereo */
15362306a36Sopenharmony_ci	WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
15462306a36Sopenharmony_ci}
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_civoid evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder,
15762306a36Sopenharmony_ci	struct cea_sad *sads, int sad_count)
15862306a36Sopenharmony_ci{
15962306a36Sopenharmony_ci	int i;
16062306a36Sopenharmony_ci	struct radeon_device *rdev = encoder->dev->dev_private;
16162306a36Sopenharmony_ci	static const u16 eld_reg_to_type[][2] = {
16262306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
16362306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
16462306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
16562306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
16662306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
16762306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
16862306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
16962306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
17062306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
17162306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
17262306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
17362306a36Sopenharmony_ci		{ AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
17462306a36Sopenharmony_ci	};
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
17762306a36Sopenharmony_ci		u32 value = 0;
17862306a36Sopenharmony_ci		u8 stereo_freqs = 0;
17962306a36Sopenharmony_ci		int max_channels = -1;
18062306a36Sopenharmony_ci		int j;
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci		for (j = 0; j < sad_count; j++) {
18362306a36Sopenharmony_ci			struct cea_sad *sad = &sads[j];
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci			if (sad->format == eld_reg_to_type[i][1]) {
18662306a36Sopenharmony_ci				if (sad->channels > max_channels) {
18762306a36Sopenharmony_ci					value = MAX_CHANNELS(sad->channels) |
18862306a36Sopenharmony_ci						DESCRIPTOR_BYTE_2(sad->byte2) |
18962306a36Sopenharmony_ci						SUPPORTED_FREQUENCIES(sad->freq);
19062306a36Sopenharmony_ci					max_channels = sad->channels;
19162306a36Sopenharmony_ci				}
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci				if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
19462306a36Sopenharmony_ci					stereo_freqs |= sad->freq;
19562306a36Sopenharmony_ci				else
19662306a36Sopenharmony_ci					break;
19762306a36Sopenharmony_ci			}
19862306a36Sopenharmony_ci		}
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci		value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci		WREG32_ENDPOINT(0, eld_reg_to_type[i][0], value);
20362306a36Sopenharmony_ci	}
20462306a36Sopenharmony_ci}
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci/*
20762306a36Sopenharmony_ci * build a AVI Info Frame
20862306a36Sopenharmony_ci */
20962306a36Sopenharmony_civoid evergreen_set_avi_packet(struct radeon_device *rdev, u32 offset,
21062306a36Sopenharmony_ci			      unsigned char *buffer, size_t size)
21162306a36Sopenharmony_ci{
21262306a36Sopenharmony_ci	uint8_t *frame = buffer + 3;
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci	WREG32(AFMT_AVI_INFO0 + offset,
21562306a36Sopenharmony_ci		frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
21662306a36Sopenharmony_ci	WREG32(AFMT_AVI_INFO1 + offset,
21762306a36Sopenharmony_ci		frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
21862306a36Sopenharmony_ci	WREG32(AFMT_AVI_INFO2 + offset,
21962306a36Sopenharmony_ci		frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
22062306a36Sopenharmony_ci	WREG32(AFMT_AVI_INFO3 + offset,
22162306a36Sopenharmony_ci		frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
22262306a36Sopenharmony_ci
22362306a36Sopenharmony_ci	WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
22462306a36Sopenharmony_ci		 HDMI_AVI_INFO_LINE(2),	/* anything other than 0 */
22562306a36Sopenharmony_ci		 ~HDMI_AVI_INFO_LINE_MASK);
22662306a36Sopenharmony_ci}
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_civoid dce4_hdmi_audio_set_dto(struct radeon_device *rdev,
22962306a36Sopenharmony_ci	struct radeon_crtc *crtc, unsigned int clock)
23062306a36Sopenharmony_ci{
23162306a36Sopenharmony_ci	unsigned int max_ratio = clock / 24000;
23262306a36Sopenharmony_ci	u32 dto_phase;
23362306a36Sopenharmony_ci	u32 wallclock_ratio;
23462306a36Sopenharmony_ci	u32 value;
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci	if (max_ratio >= 8) {
23762306a36Sopenharmony_ci		dto_phase = 192 * 1000;
23862306a36Sopenharmony_ci		wallclock_ratio = 3;
23962306a36Sopenharmony_ci	} else if (max_ratio >= 4) {
24062306a36Sopenharmony_ci		dto_phase = 96 * 1000;
24162306a36Sopenharmony_ci		wallclock_ratio = 2;
24262306a36Sopenharmony_ci	} else if (max_ratio >= 2) {
24362306a36Sopenharmony_ci		dto_phase = 48 * 1000;
24462306a36Sopenharmony_ci		wallclock_ratio = 1;
24562306a36Sopenharmony_ci	} else {
24662306a36Sopenharmony_ci		dto_phase = 24 * 1000;
24762306a36Sopenharmony_ci		wallclock_ratio = 0;
24862306a36Sopenharmony_ci	}
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	value = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
25162306a36Sopenharmony_ci	value |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
25262306a36Sopenharmony_ci	value &= ~DCCG_AUDIO_DTO1_USE_512FBR_DTO;
25362306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO0_CNTL, value);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	/* Two dtos; generally use dto0 for HDMI */
25662306a36Sopenharmony_ci	value = 0;
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	if (crtc)
25962306a36Sopenharmony_ci		value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO_SOURCE, value);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	/* Express [24MHz / target pixel clock] as an exact rational
26462306a36Sopenharmony_ci	 * number (coefficient of two integer numbers.  DCCG_AUDIO_DTOx_PHASE
26562306a36Sopenharmony_ci	 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
26662306a36Sopenharmony_ci	 */
26762306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
26862306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO0_MODULE, clock);
26962306a36Sopenharmony_ci}
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_civoid dce4_dp_audio_set_dto(struct radeon_device *rdev,
27262306a36Sopenharmony_ci			   struct radeon_crtc *crtc, unsigned int clock)
27362306a36Sopenharmony_ci{
27462306a36Sopenharmony_ci	u32 value;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci	value = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
27762306a36Sopenharmony_ci	value |= DCCG_AUDIO_DTO1_USE_512FBR_DTO;
27862306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO1_CNTL, value);
27962306a36Sopenharmony_ci
28062306a36Sopenharmony_ci	/* Two dtos; generally use dto1 for DP */
28162306a36Sopenharmony_ci	value = 0;
28262306a36Sopenharmony_ci	value |= DCCG_AUDIO_DTO_SEL;
28362306a36Sopenharmony_ci
28462306a36Sopenharmony_ci	if (crtc)
28562306a36Sopenharmony_ci		value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO_SOURCE, value);
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	/* Express [24MHz / target pixel clock] as an exact rational
29062306a36Sopenharmony_ci	 * number (coefficient of two integer numbers.  DCCG_AUDIO_DTOx_PHASE
29162306a36Sopenharmony_ci	 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
29262306a36Sopenharmony_ci	 */
29362306a36Sopenharmony_ci	if (ASIC_IS_DCE41(rdev)) {
29462306a36Sopenharmony_ci		unsigned int div = (RREG32(DCE41_DENTIST_DISPCLK_CNTL) &
29562306a36Sopenharmony_ci			DENTIST_DPREFCLK_WDIVIDER_MASK) >>
29662306a36Sopenharmony_ci			DENTIST_DPREFCLK_WDIVIDER_SHIFT;
29762306a36Sopenharmony_ci		div = radeon_audio_decode_dfs_div(div);
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci		if (div)
30062306a36Sopenharmony_ci			clock = 100 * clock / div;
30162306a36Sopenharmony_ci	}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO1_PHASE, 24000);
30462306a36Sopenharmony_ci	WREG32(DCCG_AUDIO_DTO1_MODULE, clock);
30562306a36Sopenharmony_ci}
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_civoid dce4_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
30862306a36Sopenharmony_ci{
30962306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
31062306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	WREG32(HDMI_VBI_PACKET_CONTROL + offset,
31362306a36Sopenharmony_ci		HDMI_NULL_SEND |	/* send null packets when required */
31462306a36Sopenharmony_ci		HDMI_GC_SEND |		/* send general control packets */
31562306a36Sopenharmony_ci		HDMI_GC_CONT);		/* send general control packets every frame */
31662306a36Sopenharmony_ci}
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_civoid dce4_hdmi_set_color_depth(struct drm_encoder *encoder, u32 offset, int bpc)
31962306a36Sopenharmony_ci{
32062306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
32162306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
32262306a36Sopenharmony_ci	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
32362306a36Sopenharmony_ci	uint32_t val;
32462306a36Sopenharmony_ci
32562306a36Sopenharmony_ci	val = RREG32(HDMI_CONTROL + offset);
32662306a36Sopenharmony_ci	val &= ~HDMI_DEEP_COLOR_ENABLE;
32762306a36Sopenharmony_ci	val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	switch (bpc) {
33062306a36Sopenharmony_ci		case 0:
33162306a36Sopenharmony_ci		case 6:
33262306a36Sopenharmony_ci		case 8:
33362306a36Sopenharmony_ci		case 16:
33462306a36Sopenharmony_ci		default:
33562306a36Sopenharmony_ci			DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
33662306a36Sopenharmony_ci					 connector->name, bpc);
33762306a36Sopenharmony_ci			break;
33862306a36Sopenharmony_ci		case 10:
33962306a36Sopenharmony_ci			val |= HDMI_DEEP_COLOR_ENABLE;
34062306a36Sopenharmony_ci			val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
34162306a36Sopenharmony_ci			DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
34262306a36Sopenharmony_ci					 connector->name);
34362306a36Sopenharmony_ci			break;
34462306a36Sopenharmony_ci		case 12:
34562306a36Sopenharmony_ci			val |= HDMI_DEEP_COLOR_ENABLE;
34662306a36Sopenharmony_ci			val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
34762306a36Sopenharmony_ci			DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
34862306a36Sopenharmony_ci					 connector->name);
34962306a36Sopenharmony_ci			break;
35062306a36Sopenharmony_ci	}
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	WREG32(HDMI_CONTROL + offset, val);
35362306a36Sopenharmony_ci}
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_civoid dce4_set_audio_packet(struct drm_encoder *encoder, u32 offset)
35662306a36Sopenharmony_ci{
35762306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
35862306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
36162306a36Sopenharmony_ci		AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_ci	WREG32(AFMT_60958_0 + offset,
36462306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_L(1));
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	WREG32(AFMT_60958_1 + offset,
36762306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_R(2));
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci	WREG32(AFMT_60958_2 + offset,
37062306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
37162306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
37262306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
37362306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
37462306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
37562306a36Sopenharmony_ci		AFMT_60958_CS_CHANNEL_NUMBER_7(8));
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_ci	WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
37862306a36Sopenharmony_ci		AFMT_AUDIO_CHANNEL_ENABLE(0xff));
37962306a36Sopenharmony_ci
38062306a36Sopenharmony_ci	WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
38162306a36Sopenharmony_ci	       HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
38262306a36Sopenharmony_ci	       HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	/* allow 60958 channel status and send audio packets fields to be updated */
38562306a36Sopenharmony_ci	WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
38662306a36Sopenharmony_ci		  AFMT_RESET_FIFO_WHEN_AUDIO_DIS | AFMT_60958_CS_UPDATE);
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_civoid dce4_set_mute(struct drm_encoder *encoder, u32 offset, bool mute)
39162306a36Sopenharmony_ci{
39262306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
39362306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	if (mute)
39662306a36Sopenharmony_ci		WREG32_OR(HDMI_GC + offset, HDMI_GC_AVMUTE);
39762306a36Sopenharmony_ci	else
39862306a36Sopenharmony_ci		WREG32_AND(HDMI_GC + offset, ~HDMI_GC_AVMUTE);
39962306a36Sopenharmony_ci}
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_civoid evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
40262306a36Sopenharmony_ci{
40362306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
40462306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
40562306a36Sopenharmony_ci	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
40662306a36Sopenharmony_ci	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	if (!dig || !dig->afmt)
40962306a36Sopenharmony_ci		return;
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	if (enable) {
41262306a36Sopenharmony_ci		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci		if (connector && drm_detect_monitor_audio(radeon_connector_edid(connector))) {
41562306a36Sopenharmony_ci			WREG32(HDMI_INFOFRAME_CONTROL0 + dig->afmt->offset,
41662306a36Sopenharmony_ci			       HDMI_AVI_INFO_SEND | /* enable AVI info frames */
41762306a36Sopenharmony_ci			       HDMI_AVI_INFO_CONT | /* required for audio info values to be updated */
41862306a36Sopenharmony_ci			       HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
41962306a36Sopenharmony_ci			       HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
42062306a36Sopenharmony_ci			WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
42162306a36Sopenharmony_ci				  AFMT_AUDIO_SAMPLE_SEND);
42262306a36Sopenharmony_ci		} else {
42362306a36Sopenharmony_ci			WREG32(HDMI_INFOFRAME_CONTROL0 + dig->afmt->offset,
42462306a36Sopenharmony_ci			       HDMI_AVI_INFO_SEND | /* enable AVI info frames */
42562306a36Sopenharmony_ci			       HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
42662306a36Sopenharmony_ci			WREG32_AND(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
42762306a36Sopenharmony_ci				   ~AFMT_AUDIO_SAMPLE_SEND);
42862306a36Sopenharmony_ci		}
42962306a36Sopenharmony_ci	} else {
43062306a36Sopenharmony_ci		WREG32_AND(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
43162306a36Sopenharmony_ci			   ~AFMT_AUDIO_SAMPLE_SEND);
43262306a36Sopenharmony_ci		WREG32(HDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, 0);
43362306a36Sopenharmony_ci	}
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci	dig->afmt->enabled = enable;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
43862306a36Sopenharmony_ci		  enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
43962306a36Sopenharmony_ci}
44062306a36Sopenharmony_ci
44162306a36Sopenharmony_civoid evergreen_dp_enable(struct drm_encoder *encoder, bool enable)
44262306a36Sopenharmony_ci{
44362306a36Sopenharmony_ci	struct drm_device *dev = encoder->dev;
44462306a36Sopenharmony_ci	struct radeon_device *rdev = dev->dev_private;
44562306a36Sopenharmony_ci	struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
44662306a36Sopenharmony_ci	struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
44762306a36Sopenharmony_ci	struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
44862306a36Sopenharmony_ci
44962306a36Sopenharmony_ci	if (!dig || !dig->afmt)
45062306a36Sopenharmony_ci		return;
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci	if (enable && connector &&
45362306a36Sopenharmony_ci	    drm_detect_monitor_audio(radeon_connector_edid(connector))) {
45462306a36Sopenharmony_ci		struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
45562306a36Sopenharmony_ci		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
45662306a36Sopenharmony_ci		struct radeon_connector_atom_dig *dig_connector;
45762306a36Sopenharmony_ci		uint32_t val;
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci		WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
46062306a36Sopenharmony_ci			  AFMT_AUDIO_SAMPLE_SEND);
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci		WREG32(EVERGREEN_DP_SEC_TIMESTAMP + dig->afmt->offset,
46362306a36Sopenharmony_ci		       EVERGREEN_DP_SEC_TIMESTAMP_MODE(1));
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci		if (!ASIC_IS_DCE6(rdev) && radeon_connector->con_priv) {
46662306a36Sopenharmony_ci			dig_connector = radeon_connector->con_priv;
46762306a36Sopenharmony_ci			val = RREG32(EVERGREEN_DP_SEC_AUD_N + dig->afmt->offset);
46862306a36Sopenharmony_ci			val &= ~EVERGREEN_DP_SEC_N_BASE_MULTIPLE(0xf);
46962306a36Sopenharmony_ci
47062306a36Sopenharmony_ci			if (dig_connector->dp_clock == 162000)
47162306a36Sopenharmony_ci				val |= EVERGREEN_DP_SEC_N_BASE_MULTIPLE(3);
47262306a36Sopenharmony_ci			else
47362306a36Sopenharmony_ci				val |= EVERGREEN_DP_SEC_N_BASE_MULTIPLE(5);
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci			WREG32(EVERGREEN_DP_SEC_AUD_N + dig->afmt->offset, val);
47662306a36Sopenharmony_ci		}
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci		WREG32(EVERGREEN_DP_SEC_CNTL + dig->afmt->offset,
47962306a36Sopenharmony_ci			EVERGREEN_DP_SEC_ASP_ENABLE |		/* Audio packet transmission */
48062306a36Sopenharmony_ci			EVERGREEN_DP_SEC_ATP_ENABLE |		/* Audio timestamp packet transmission */
48162306a36Sopenharmony_ci			EVERGREEN_DP_SEC_AIP_ENABLE |		/* Audio infoframe packet transmission */
48262306a36Sopenharmony_ci			EVERGREEN_DP_SEC_STREAM_ENABLE);	/* Master enable for secondary stream engine */
48362306a36Sopenharmony_ci	} else {
48462306a36Sopenharmony_ci		WREG32(EVERGREEN_DP_SEC_CNTL + dig->afmt->offset, 0);
48562306a36Sopenharmony_ci		WREG32_AND(AFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset,
48662306a36Sopenharmony_ci			   ~AFMT_AUDIO_SAMPLE_SEND);
48762306a36Sopenharmony_ci	}
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci	dig->afmt->enabled = enable;
49062306a36Sopenharmony_ci}
491