162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2011 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci#ifndef __CYPRESS_DPM_H__ 2462306a36Sopenharmony_ci#define __CYPRESS_DPM_H__ 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include "rv770_dpm.h" 2762306a36Sopenharmony_ci#include "evergreen_smc.h" 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_cistruct evergreen_mc_reg_entry { 3062306a36Sopenharmony_ci u32 mclk_max; 3162306a36Sopenharmony_ci u32 mc_data[SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE]; 3262306a36Sopenharmony_ci}; 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_cistruct evergreen_mc_reg_table { 3562306a36Sopenharmony_ci u8 last; 3662306a36Sopenharmony_ci u8 num_entries; 3762306a36Sopenharmony_ci u16 valid_flag; 3862306a36Sopenharmony_ci struct evergreen_mc_reg_entry mc_reg_table_entry[MAX_AC_TIMING_ENTRIES]; 3962306a36Sopenharmony_ci SMC_Evergreen_MCRegisterAddress mc_reg_address[SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE]; 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cistruct evergreen_ulv_param { 4362306a36Sopenharmony_ci bool supported; 4462306a36Sopenharmony_ci struct rv7xx_pl *pl; 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_cistruct evergreen_arb_registers { 4862306a36Sopenharmony_ci u32 mc_arb_dram_timing; 4962306a36Sopenharmony_ci u32 mc_arb_dram_timing2; 5062306a36Sopenharmony_ci u32 mc_arb_rfsh_rate; 5162306a36Sopenharmony_ci u32 mc_arb_burst_time; 5262306a36Sopenharmony_ci}; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistruct at { 5562306a36Sopenharmony_ci u32 rlp; 5662306a36Sopenharmony_ci u32 rmp; 5762306a36Sopenharmony_ci u32 lhp; 5862306a36Sopenharmony_ci u32 lmp; 5962306a36Sopenharmony_ci}; 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_cistruct evergreen_power_info { 6262306a36Sopenharmony_ci /* must be first! */ 6362306a36Sopenharmony_ci struct rv7xx_power_info rv7xx; 6462306a36Sopenharmony_ci /* flags */ 6562306a36Sopenharmony_ci bool vddci_control; 6662306a36Sopenharmony_ci bool dynamic_ac_timing; 6762306a36Sopenharmony_ci bool abm; 6862306a36Sopenharmony_ci bool mcls; 6962306a36Sopenharmony_ci bool light_sleep; 7062306a36Sopenharmony_ci bool memory_transition; 7162306a36Sopenharmony_ci bool pcie_performance_request; 7262306a36Sopenharmony_ci bool pcie_performance_request_registered; 7362306a36Sopenharmony_ci bool sclk_deep_sleep; 7462306a36Sopenharmony_ci bool dll_default_on; 7562306a36Sopenharmony_ci bool ls_clock_gating; 7662306a36Sopenharmony_ci bool smu_uvd_hs; 7762306a36Sopenharmony_ci bool uvd_enabled; 7862306a36Sopenharmony_ci /* stored values */ 7962306a36Sopenharmony_ci u16 acpi_vddci; 8062306a36Sopenharmony_ci u8 mvdd_high_index; 8162306a36Sopenharmony_ci u8 mvdd_low_index; 8262306a36Sopenharmony_ci u32 mclk_edc_wr_enable_threshold; 8362306a36Sopenharmony_ci struct evergreen_mc_reg_table mc_reg_table; 8462306a36Sopenharmony_ci struct atom_voltage_table vddc_voltage_table; 8562306a36Sopenharmony_ci struct atom_voltage_table vddci_voltage_table; 8662306a36Sopenharmony_ci struct evergreen_arb_registers bootup_arb_registers; 8762306a36Sopenharmony_ci struct evergreen_ulv_param ulv; 8862306a36Sopenharmony_ci struct at ats[2]; 8962306a36Sopenharmony_ci /* smc offsets */ 9062306a36Sopenharmony_ci u16 mc_reg_table_start; 9162306a36Sopenharmony_ci struct radeon_ps current_rps; 9262306a36Sopenharmony_ci struct rv7xx_ps current_ps; 9362306a36Sopenharmony_ci struct radeon_ps requested_rps; 9462306a36Sopenharmony_ci struct rv7xx_ps requested_ps; 9562306a36Sopenharmony_ci}; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci#define CYPRESS_HASI_DFLT 400000 9862306a36Sopenharmony_ci#define CYPRESS_MGCGTTLOCAL0_DFLT 0x00000000 9962306a36Sopenharmony_ci#define CYPRESS_MGCGTTLOCAL1_DFLT 0x00000000 10062306a36Sopenharmony_ci#define CYPRESS_MGCGTTLOCAL2_DFLT 0x00000000 10162306a36Sopenharmony_ci#define CYPRESS_MGCGTTLOCAL3_DFLT 0x00000000 10262306a36Sopenharmony_ci#define CYPRESS_MGCGCGTSSMCTRL_DFLT 0x81944bc0 10362306a36Sopenharmony_ci#define REDWOOD_MGCGCGTSSMCTRL_DFLT 0x6e944040 10462306a36Sopenharmony_ci#define CEDAR_MGCGCGTSSMCTRL_DFLT 0x46944040 10562306a36Sopenharmony_ci#define CYPRESS_VRC_DFLT 0xC00033 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci#define PCIE_PERF_REQ_REMOVE_REGISTRY 0 10862306a36Sopenharmony_ci#define PCIE_PERF_REQ_FORCE_LOWPOWER 1 10962306a36Sopenharmony_ci#define PCIE_PERF_REQ_PECI_GEN1 2 11062306a36Sopenharmony_ci#define PCIE_PERF_REQ_PECI_GEN2 3 11162306a36Sopenharmony_ci#define PCIE_PERF_REQ_PECI_GEN3 4 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ciint cypress_convert_power_level_to_smc(struct radeon_device *rdev, 11462306a36Sopenharmony_ci struct rv7xx_pl *pl, 11562306a36Sopenharmony_ci RV770_SMC_HW_PERFORMANCE_LEVEL *level, 11662306a36Sopenharmony_ci u8 watermark_level); 11762306a36Sopenharmony_ciint cypress_populate_smc_acpi_state(struct radeon_device *rdev, 11862306a36Sopenharmony_ci RV770_SMC_STATETABLE *table); 11962306a36Sopenharmony_ciint cypress_populate_smc_voltage_tables(struct radeon_device *rdev, 12062306a36Sopenharmony_ci RV770_SMC_STATETABLE *table); 12162306a36Sopenharmony_ciint cypress_populate_smc_initial_state(struct radeon_device *rdev, 12262306a36Sopenharmony_ci struct radeon_ps *radeon_initial_state, 12362306a36Sopenharmony_ci RV770_SMC_STATETABLE *table); 12462306a36Sopenharmony_ciu32 cypress_calculate_burst_time(struct radeon_device *rdev, 12562306a36Sopenharmony_ci u32 engine_clock, u32 memory_clock); 12662306a36Sopenharmony_civoid cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev, 12762306a36Sopenharmony_ci struct radeon_ps *radeon_new_state, 12862306a36Sopenharmony_ci struct radeon_ps *radeon_current_state); 12962306a36Sopenharmony_ciint cypress_upload_sw_state(struct radeon_device *rdev, 13062306a36Sopenharmony_ci struct radeon_ps *radeon_new_state); 13162306a36Sopenharmony_ciint cypress_upload_mc_reg_table(struct radeon_device *rdev, 13262306a36Sopenharmony_ci struct radeon_ps *radeon_new_state); 13362306a36Sopenharmony_civoid cypress_program_memory_timing_parameters(struct radeon_device *rdev, 13462306a36Sopenharmony_ci struct radeon_ps *radeon_new_state); 13562306a36Sopenharmony_civoid cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev, 13662306a36Sopenharmony_ci struct radeon_ps *radeon_new_state, 13762306a36Sopenharmony_ci struct radeon_ps *radeon_current_state); 13862306a36Sopenharmony_ciint cypress_construct_voltage_tables(struct radeon_device *rdev); 13962306a36Sopenharmony_ciint cypress_get_mvdd_configuration(struct radeon_device *rdev); 14062306a36Sopenharmony_civoid cypress_enable_spread_spectrum(struct radeon_device *rdev, 14162306a36Sopenharmony_ci bool enable); 14262306a36Sopenharmony_civoid cypress_enable_display_gap(struct radeon_device *rdev); 14362306a36Sopenharmony_ciint cypress_get_table_locations(struct radeon_device *rdev); 14462306a36Sopenharmony_ciint cypress_populate_mc_reg_table(struct radeon_device *rdev, 14562306a36Sopenharmony_ci struct radeon_ps *radeon_boot_state); 14662306a36Sopenharmony_civoid cypress_program_response_times(struct radeon_device *rdev); 14762306a36Sopenharmony_ciint cypress_notify_smc_display_change(struct radeon_device *rdev, 14862306a36Sopenharmony_ci bool has_display); 14962306a36Sopenharmony_civoid cypress_enable_sclk_control(struct radeon_device *rdev, 15062306a36Sopenharmony_ci bool enable); 15162306a36Sopenharmony_civoid cypress_enable_mclk_control(struct radeon_device *rdev, 15262306a36Sopenharmony_ci bool enable); 15362306a36Sopenharmony_civoid cypress_start_dpm(struct radeon_device *rdev); 15462306a36Sopenharmony_civoid cypress_advertise_gen2_capability(struct radeon_device *rdev); 15562306a36Sopenharmony_ciu32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf); 15662306a36Sopenharmony_ciu8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev, 15762306a36Sopenharmony_ci u32 memory_clock, bool strobe_mode); 15862306a36Sopenharmony_ciu8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci#endif 161