162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2007-8 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * Copyright 2008 Red Hat Inc. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 662306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 762306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 862306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 962306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 1062306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1362306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1462306a36Sopenharmony_ci * 1562306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1662306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1762306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1862306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1962306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 2062306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2162306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2262306a36Sopenharmony_ci * 2362306a36Sopenharmony_ci * Authors: Dave Airlie 2462306a36Sopenharmony_ci * Alex Deucher 2562306a36Sopenharmony_ci * Jerome Glisse 2662306a36Sopenharmony_ci */ 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include <drm/radeon_drm.h> 2962306a36Sopenharmony_ci#include "radeon.h" 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci#include "atom.h" 3262306a36Sopenharmony_ci#include "atom-bits.h" 3362306a36Sopenharmony_ci#include <drm/display/drm_dp_helper.h> 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* move these to drm_dp_helper.c/h */ 3662306a36Sopenharmony_ci#define DP_LINK_CONFIGURATION_SIZE 9 3762306a36Sopenharmony_ci#define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_cistatic char *voltage_names[] = { 4062306a36Sopenharmony_ci "0.4V", "0.6V", "0.8V", "1.2V" 4162306a36Sopenharmony_ci}; 4262306a36Sopenharmony_cistatic char *pre_emph_names[] = { 4362306a36Sopenharmony_ci "0dB", "3.5dB", "6dB", "9.5dB" 4462306a36Sopenharmony_ci}; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci/***** radeon AUX functions *****/ 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* Atom needs data in little endian format so swap as appropriate when copying 4962306a36Sopenharmony_ci * data to or from atom. Note that atom operates on dw units. 5062306a36Sopenharmony_ci * 5162306a36Sopenharmony_ci * Use to_le=true when sending data to atom and provide at least 5262306a36Sopenharmony_ci * ALIGN(num_bytes,4) bytes in the dst buffer. 5362306a36Sopenharmony_ci * 5462306a36Sopenharmony_ci * Use to_le=false when receiving data from atom and provide ALIGN(num_bytes,4) 5562306a36Sopenharmony_ci * byes in the src buffer. 5662306a36Sopenharmony_ci */ 5762306a36Sopenharmony_civoid radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le) 5862306a36Sopenharmony_ci{ 5962306a36Sopenharmony_ci#ifdef __BIG_ENDIAN 6062306a36Sopenharmony_ci u32 src_tmp[5], dst_tmp[5]; 6162306a36Sopenharmony_ci int i; 6262306a36Sopenharmony_ci u8 align_num_bytes = ALIGN(num_bytes, 4); 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci if (to_le) { 6562306a36Sopenharmony_ci memcpy(src_tmp, src, num_bytes); 6662306a36Sopenharmony_ci for (i = 0; i < align_num_bytes / 4; i++) 6762306a36Sopenharmony_ci dst_tmp[i] = cpu_to_le32(src_tmp[i]); 6862306a36Sopenharmony_ci memcpy(dst, dst_tmp, align_num_bytes); 6962306a36Sopenharmony_ci } else { 7062306a36Sopenharmony_ci memcpy(src_tmp, src, align_num_bytes); 7162306a36Sopenharmony_ci for (i = 0; i < align_num_bytes / 4; i++) 7262306a36Sopenharmony_ci dst_tmp[i] = le32_to_cpu(src_tmp[i]); 7362306a36Sopenharmony_ci memcpy(dst, dst_tmp, num_bytes); 7462306a36Sopenharmony_ci } 7562306a36Sopenharmony_ci#else 7662306a36Sopenharmony_ci memcpy(dst, src, num_bytes); 7762306a36Sopenharmony_ci#endif 7862306a36Sopenharmony_ci} 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ciunion aux_channel_transaction { 8162306a36Sopenharmony_ci PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1; 8262306a36Sopenharmony_ci PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2; 8362306a36Sopenharmony_ci}; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic int radeon_process_aux_ch(struct radeon_i2c_chan *chan, 8662306a36Sopenharmony_ci u8 *send, int send_bytes, 8762306a36Sopenharmony_ci u8 *recv, int recv_size, 8862306a36Sopenharmony_ci u8 delay, u8 *ack) 8962306a36Sopenharmony_ci{ 9062306a36Sopenharmony_ci struct drm_device *dev = chan->dev; 9162306a36Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 9262306a36Sopenharmony_ci union aux_channel_transaction args; 9362306a36Sopenharmony_ci int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction); 9462306a36Sopenharmony_ci unsigned char *base; 9562306a36Sopenharmony_ci int recv_bytes; 9662306a36Sopenharmony_ci int r = 0; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci memset(&args, 0, sizeof(args)); 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci mutex_lock(&chan->mutex); 10162306a36Sopenharmony_ci mutex_lock(&rdev->mode_info.atom_context->scratch_mutex); 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1); 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci radeon_atom_copy_swap(base, send, send_bytes, true); 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4)); 10862306a36Sopenharmony_ci args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4)); 10962306a36Sopenharmony_ci args.v1.ucDataOutLen = 0; 11062306a36Sopenharmony_ci args.v1.ucChannelID = chan->rec.i2c_id; 11162306a36Sopenharmony_ci args.v1.ucDelay = delay / 10; 11262306a36Sopenharmony_ci if (ASIC_IS_DCE4(rdev)) 11362306a36Sopenharmony_ci args.v2.ucHPD_ID = chan->rec.hpd; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args); 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci *ack = args.v1.ucReplyStatus; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci /* timeout */ 12062306a36Sopenharmony_ci if (args.v1.ucReplyStatus == 1) { 12162306a36Sopenharmony_ci DRM_DEBUG_KMS("dp_aux_ch timeout\n"); 12262306a36Sopenharmony_ci r = -ETIMEDOUT; 12362306a36Sopenharmony_ci goto done; 12462306a36Sopenharmony_ci } 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci /* flags not zero */ 12762306a36Sopenharmony_ci if (args.v1.ucReplyStatus == 2) { 12862306a36Sopenharmony_ci DRM_DEBUG_KMS("dp_aux_ch flags not zero\n"); 12962306a36Sopenharmony_ci r = -EIO; 13062306a36Sopenharmony_ci goto done; 13162306a36Sopenharmony_ci } 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci /* error */ 13462306a36Sopenharmony_ci if (args.v1.ucReplyStatus == 3) { 13562306a36Sopenharmony_ci DRM_DEBUG_KMS("dp_aux_ch error\n"); 13662306a36Sopenharmony_ci r = -EIO; 13762306a36Sopenharmony_ci goto done; 13862306a36Sopenharmony_ci } 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci recv_bytes = args.v1.ucDataOutLen; 14162306a36Sopenharmony_ci if (recv_bytes > recv_size) 14262306a36Sopenharmony_ci recv_bytes = recv_size; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci if (recv && recv_size) 14562306a36Sopenharmony_ci radeon_atom_copy_swap(recv, base + 16, recv_bytes, false); 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci r = recv_bytes; 14862306a36Sopenharmony_cidone: 14962306a36Sopenharmony_ci mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex); 15062306a36Sopenharmony_ci mutex_unlock(&chan->mutex); 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci return r; 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci#define BARE_ADDRESS_SIZE 3 15662306a36Sopenharmony_ci#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1) 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic ssize_t 15962306a36Sopenharmony_ciradeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg) 16062306a36Sopenharmony_ci{ 16162306a36Sopenharmony_ci struct radeon_i2c_chan *chan = 16262306a36Sopenharmony_ci container_of(aux, struct radeon_i2c_chan, aux); 16362306a36Sopenharmony_ci int ret; 16462306a36Sopenharmony_ci u8 tx_buf[20]; 16562306a36Sopenharmony_ci size_t tx_size; 16662306a36Sopenharmony_ci u8 ack, delay = 0; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci if (WARN_ON(msg->size > 16)) 16962306a36Sopenharmony_ci return -E2BIG; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci tx_buf[0] = msg->address & 0xff; 17262306a36Sopenharmony_ci tx_buf[1] = (msg->address >> 8) & 0xff; 17362306a36Sopenharmony_ci tx_buf[2] = (msg->request << 4) | 17462306a36Sopenharmony_ci ((msg->address >> 16) & 0xf); 17562306a36Sopenharmony_ci tx_buf[3] = msg->size ? (msg->size - 1) : 0; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci switch (msg->request & ~DP_AUX_I2C_MOT) { 17862306a36Sopenharmony_ci case DP_AUX_NATIVE_WRITE: 17962306a36Sopenharmony_ci case DP_AUX_I2C_WRITE: 18062306a36Sopenharmony_ci case DP_AUX_I2C_WRITE_STATUS_UPDATE: 18162306a36Sopenharmony_ci /* The atom implementation only supports writes with a max payload of 18262306a36Sopenharmony_ci * 12 bytes since it uses 4 bits for the total count (header + payload) 18362306a36Sopenharmony_ci * in the parameter space. The atom interface supports 16 byte 18462306a36Sopenharmony_ci * payloads for reads. The hw itself supports up to 16 bytes of payload. 18562306a36Sopenharmony_ci */ 18662306a36Sopenharmony_ci if (WARN_ON_ONCE(msg->size > 12)) 18762306a36Sopenharmony_ci return -E2BIG; 18862306a36Sopenharmony_ci /* tx_size needs to be 4 even for bare address packets since the atom 18962306a36Sopenharmony_ci * table needs the info in tx_buf[3]. 19062306a36Sopenharmony_ci */ 19162306a36Sopenharmony_ci tx_size = HEADER_SIZE + msg->size; 19262306a36Sopenharmony_ci if (msg->size == 0) 19362306a36Sopenharmony_ci tx_buf[3] |= BARE_ADDRESS_SIZE << 4; 19462306a36Sopenharmony_ci else 19562306a36Sopenharmony_ci tx_buf[3] |= tx_size << 4; 19662306a36Sopenharmony_ci memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size); 19762306a36Sopenharmony_ci ret = radeon_process_aux_ch(chan, 19862306a36Sopenharmony_ci tx_buf, tx_size, NULL, 0, delay, &ack); 19962306a36Sopenharmony_ci if (ret >= 0) 20062306a36Sopenharmony_ci /* Return payload size. */ 20162306a36Sopenharmony_ci ret = msg->size; 20262306a36Sopenharmony_ci break; 20362306a36Sopenharmony_ci case DP_AUX_NATIVE_READ: 20462306a36Sopenharmony_ci case DP_AUX_I2C_READ: 20562306a36Sopenharmony_ci /* tx_size needs to be 4 even for bare address packets since the atom 20662306a36Sopenharmony_ci * table needs the info in tx_buf[3]. 20762306a36Sopenharmony_ci */ 20862306a36Sopenharmony_ci tx_size = HEADER_SIZE; 20962306a36Sopenharmony_ci if (msg->size == 0) 21062306a36Sopenharmony_ci tx_buf[3] |= BARE_ADDRESS_SIZE << 4; 21162306a36Sopenharmony_ci else 21262306a36Sopenharmony_ci tx_buf[3] |= tx_size << 4; 21362306a36Sopenharmony_ci ret = radeon_process_aux_ch(chan, 21462306a36Sopenharmony_ci tx_buf, tx_size, msg->buffer, msg->size, delay, &ack); 21562306a36Sopenharmony_ci break; 21662306a36Sopenharmony_ci default: 21762306a36Sopenharmony_ci ret = -EINVAL; 21862306a36Sopenharmony_ci break; 21962306a36Sopenharmony_ci } 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci if (ret >= 0) 22262306a36Sopenharmony_ci msg->reply = ack >> 4; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci return ret; 22562306a36Sopenharmony_ci} 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_civoid radeon_dp_aux_init(struct radeon_connector *radeon_connector) 22862306a36Sopenharmony_ci{ 22962306a36Sopenharmony_ci struct drm_device *dev = radeon_connector->base.dev; 23062306a36Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 23162306a36Sopenharmony_ci int ret; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_ci radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd; 23462306a36Sopenharmony_ci radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev; 23562306a36Sopenharmony_ci radeon_connector->ddc_bus->aux.drm_dev = radeon_connector->base.dev; 23662306a36Sopenharmony_ci if (ASIC_IS_DCE5(rdev)) { 23762306a36Sopenharmony_ci if (radeon_auxch) 23862306a36Sopenharmony_ci radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native; 23962306a36Sopenharmony_ci else 24062306a36Sopenharmony_ci radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom; 24162306a36Sopenharmony_ci } else { 24262306a36Sopenharmony_ci radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom; 24362306a36Sopenharmony_ci } 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux); 24662306a36Sopenharmony_ci if (!ret) 24762306a36Sopenharmony_ci radeon_connector->ddc_bus->has_aux = true; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret); 25062306a36Sopenharmony_ci} 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci/***** general DP utility functions *****/ 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci#define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3 25562306a36Sopenharmony_ci#define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistatic void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE], 25862306a36Sopenharmony_ci int lane_count, 25962306a36Sopenharmony_ci u8 train_set[4]) 26062306a36Sopenharmony_ci{ 26162306a36Sopenharmony_ci u8 v = 0; 26262306a36Sopenharmony_ci u8 p = 0; 26362306a36Sopenharmony_ci int lane; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci for (lane = 0; lane < lane_count; lane++) { 26662306a36Sopenharmony_ci u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane); 26762306a36Sopenharmony_ci u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane); 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n", 27062306a36Sopenharmony_ci lane, 27162306a36Sopenharmony_ci voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT], 27262306a36Sopenharmony_ci pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci if (this_v > v) 27562306a36Sopenharmony_ci v = this_v; 27662306a36Sopenharmony_ci if (this_p > p) 27762306a36Sopenharmony_ci p = this_p; 27862306a36Sopenharmony_ci } 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci if (v >= DP_VOLTAGE_MAX) 28162306a36Sopenharmony_ci v |= DP_TRAIN_MAX_SWING_REACHED; 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci if (p >= DP_PRE_EMPHASIS_MAX) 28462306a36Sopenharmony_ci p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n", 28762306a36Sopenharmony_ci voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT], 28862306a36Sopenharmony_ci pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]); 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci for (lane = 0; lane < 4; lane++) 29162306a36Sopenharmony_ci train_set[lane] = v | p; 29262306a36Sopenharmony_ci} 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci/* convert bits per color to bits per pixel */ 29562306a36Sopenharmony_ci/* get bpc from the EDID */ 29662306a36Sopenharmony_cistatic int convert_bpc_to_bpp(int bpc) 29762306a36Sopenharmony_ci{ 29862306a36Sopenharmony_ci if (bpc == 0) 29962306a36Sopenharmony_ci return 24; 30062306a36Sopenharmony_ci else 30162306a36Sopenharmony_ci return bpc * 3; 30262306a36Sopenharmony_ci} 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci/***** radeon specific DP functions *****/ 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_cistatic int radeon_dp_get_dp_link_config(struct drm_connector *connector, 30762306a36Sopenharmony_ci const u8 dpcd[DP_DPCD_SIZE], 30862306a36Sopenharmony_ci unsigned pix_clock, 30962306a36Sopenharmony_ci unsigned *dp_lanes, unsigned *dp_rate) 31062306a36Sopenharmony_ci{ 31162306a36Sopenharmony_ci int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector)); 31262306a36Sopenharmony_ci static const unsigned link_rates[3] = { 162000, 270000, 540000 }; 31362306a36Sopenharmony_ci unsigned max_link_rate = drm_dp_max_link_rate(dpcd); 31462306a36Sopenharmony_ci unsigned max_lane_num = drm_dp_max_lane_count(dpcd); 31562306a36Sopenharmony_ci unsigned lane_num, i, max_pix_clock; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) == 31862306a36Sopenharmony_ci ENCODER_OBJECT_ID_NUTMEG) { 31962306a36Sopenharmony_ci for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) { 32062306a36Sopenharmony_ci max_pix_clock = (lane_num * 270000 * 8) / bpp; 32162306a36Sopenharmony_ci if (max_pix_clock >= pix_clock) { 32262306a36Sopenharmony_ci *dp_lanes = lane_num; 32362306a36Sopenharmony_ci *dp_rate = 270000; 32462306a36Sopenharmony_ci return 0; 32562306a36Sopenharmony_ci } 32662306a36Sopenharmony_ci } 32762306a36Sopenharmony_ci } else { 32862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) { 32962306a36Sopenharmony_ci for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) { 33062306a36Sopenharmony_ci max_pix_clock = (lane_num * link_rates[i] * 8) / bpp; 33162306a36Sopenharmony_ci if (max_pix_clock >= pix_clock) { 33262306a36Sopenharmony_ci *dp_lanes = lane_num; 33362306a36Sopenharmony_ci *dp_rate = link_rates[i]; 33462306a36Sopenharmony_ci return 0; 33562306a36Sopenharmony_ci } 33662306a36Sopenharmony_ci } 33762306a36Sopenharmony_ci } 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci return -EINVAL; 34162306a36Sopenharmony_ci} 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic u8 radeon_dp_encoder_service(struct radeon_device *rdev, 34462306a36Sopenharmony_ci int action, int dp_clock, 34562306a36Sopenharmony_ci u8 ucconfig, u8 lane_num) 34662306a36Sopenharmony_ci{ 34762306a36Sopenharmony_ci DP_ENCODER_SERVICE_PARAMETERS args; 34862306a36Sopenharmony_ci int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService); 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci memset(&args, 0, sizeof(args)); 35162306a36Sopenharmony_ci args.ucLinkClock = dp_clock / 10; 35262306a36Sopenharmony_ci args.ucConfig = ucconfig; 35362306a36Sopenharmony_ci args.ucAction = action; 35462306a36Sopenharmony_ci args.ucLaneNum = lane_num; 35562306a36Sopenharmony_ci args.ucStatus = 0; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 35862306a36Sopenharmony_ci return args.ucStatus; 35962306a36Sopenharmony_ci} 36062306a36Sopenharmony_ci 36162306a36Sopenharmony_ciu8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector) 36262306a36Sopenharmony_ci{ 36362306a36Sopenharmony_ci struct drm_device *dev = radeon_connector->base.dev; 36462306a36Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 36562306a36Sopenharmony_ci 36662306a36Sopenharmony_ci return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0, 36762306a36Sopenharmony_ci radeon_connector->ddc_bus->rec.i2c_id, 0); 36862306a36Sopenharmony_ci} 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_cistatic void radeon_dp_probe_oui(struct radeon_connector *radeon_connector) 37162306a36Sopenharmony_ci{ 37262306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; 37362306a36Sopenharmony_ci u8 buf[3]; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT)) 37662306a36Sopenharmony_ci return; 37762306a36Sopenharmony_ci 37862306a36Sopenharmony_ci if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3) 37962306a36Sopenharmony_ci DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n", 38062306a36Sopenharmony_ci buf[0], buf[1], buf[2]); 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3) 38362306a36Sopenharmony_ci DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n", 38462306a36Sopenharmony_ci buf[0], buf[1], buf[2]); 38562306a36Sopenharmony_ci} 38662306a36Sopenharmony_ci 38762306a36Sopenharmony_cibool radeon_dp_getdpcd(struct radeon_connector *radeon_connector) 38862306a36Sopenharmony_ci{ 38962306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv; 39062306a36Sopenharmony_ci u8 msg[DP_DPCD_SIZE]; 39162306a36Sopenharmony_ci int ret; 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg, 39462306a36Sopenharmony_ci DP_DPCD_SIZE); 39562306a36Sopenharmony_ci if (ret == DP_DPCD_SIZE) { 39662306a36Sopenharmony_ci memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE); 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd), 39962306a36Sopenharmony_ci dig_connector->dpcd); 40062306a36Sopenharmony_ci 40162306a36Sopenharmony_ci radeon_dp_probe_oui(radeon_connector); 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci return true; 40462306a36Sopenharmony_ci } 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci dig_connector->dpcd[0] = 0; 40762306a36Sopenharmony_ci return false; 40862306a36Sopenharmony_ci} 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ciint radeon_dp_get_panel_mode(struct drm_encoder *encoder, 41162306a36Sopenharmony_ci struct drm_connector *connector) 41262306a36Sopenharmony_ci{ 41362306a36Sopenharmony_ci struct drm_device *dev = encoder->dev; 41462306a36Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 41562306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 41662306a36Sopenharmony_ci int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE; 41762306a36Sopenharmony_ci u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector); 41862306a36Sopenharmony_ci u8 tmp; 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci if (!ASIC_IS_DCE4(rdev)) 42162306a36Sopenharmony_ci return panel_mode; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci if (!radeon_connector->con_priv) 42462306a36Sopenharmony_ci return panel_mode; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci if (dp_bridge != ENCODER_OBJECT_ID_NONE) { 42762306a36Sopenharmony_ci /* DP bridge chips */ 42862306a36Sopenharmony_ci if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, 42962306a36Sopenharmony_ci DP_EDP_CONFIGURATION_CAP, &tmp) == 1) { 43062306a36Sopenharmony_ci if (tmp & 1) 43162306a36Sopenharmony_ci panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE; 43262306a36Sopenharmony_ci else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) || 43362306a36Sopenharmony_ci (dp_bridge == ENCODER_OBJECT_ID_TRAVIS)) 43462306a36Sopenharmony_ci panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE; 43562306a36Sopenharmony_ci else 43662306a36Sopenharmony_ci panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE; 43762306a36Sopenharmony_ci } 43862306a36Sopenharmony_ci } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) { 43962306a36Sopenharmony_ci /* eDP */ 44062306a36Sopenharmony_ci if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, 44162306a36Sopenharmony_ci DP_EDP_CONFIGURATION_CAP, &tmp) == 1) { 44262306a36Sopenharmony_ci if (tmp & 1) 44362306a36Sopenharmony_ci panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE; 44462306a36Sopenharmony_ci } 44562306a36Sopenharmony_ci } 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_ci return panel_mode; 44862306a36Sopenharmony_ci} 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_civoid radeon_dp_set_link_config(struct drm_connector *connector, 45162306a36Sopenharmony_ci const struct drm_display_mode *mode) 45262306a36Sopenharmony_ci{ 45362306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 45462306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 45562306a36Sopenharmony_ci int ret; 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci if (!radeon_connector->con_priv) 45862306a36Sopenharmony_ci return; 45962306a36Sopenharmony_ci dig_connector = radeon_connector->con_priv; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_ci if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) || 46262306a36Sopenharmony_ci (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) { 46362306a36Sopenharmony_ci ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd, 46462306a36Sopenharmony_ci mode->clock, 46562306a36Sopenharmony_ci &dig_connector->dp_lane_count, 46662306a36Sopenharmony_ci &dig_connector->dp_clock); 46762306a36Sopenharmony_ci if (ret) { 46862306a36Sopenharmony_ci dig_connector->dp_clock = 0; 46962306a36Sopenharmony_ci dig_connector->dp_lane_count = 0; 47062306a36Sopenharmony_ci } 47162306a36Sopenharmony_ci } 47262306a36Sopenharmony_ci} 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ciint radeon_dp_mode_valid_helper(struct drm_connector *connector, 47562306a36Sopenharmony_ci struct drm_display_mode *mode) 47662306a36Sopenharmony_ci{ 47762306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 47862306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 47962306a36Sopenharmony_ci unsigned dp_clock, dp_lanes; 48062306a36Sopenharmony_ci int ret; 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_ci if ((mode->clock > 340000) && 48362306a36Sopenharmony_ci (!radeon_connector_is_dp12_capable(connector))) 48462306a36Sopenharmony_ci return MODE_CLOCK_HIGH; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci if (!radeon_connector->con_priv) 48762306a36Sopenharmony_ci return MODE_CLOCK_HIGH; 48862306a36Sopenharmony_ci dig_connector = radeon_connector->con_priv; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd, 49162306a36Sopenharmony_ci mode->clock, 49262306a36Sopenharmony_ci &dp_lanes, 49362306a36Sopenharmony_ci &dp_clock); 49462306a36Sopenharmony_ci if (ret) 49562306a36Sopenharmony_ci return MODE_CLOCK_HIGH; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci if ((dp_clock == 540000) && 49862306a36Sopenharmony_ci (!radeon_connector_is_dp12_capable(connector))) 49962306a36Sopenharmony_ci return MODE_CLOCK_HIGH; 50062306a36Sopenharmony_ci 50162306a36Sopenharmony_ci return MODE_OK; 50262306a36Sopenharmony_ci} 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_cibool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector) 50562306a36Sopenharmony_ci{ 50662306a36Sopenharmony_ci u8 link_status[DP_LINK_STATUS_SIZE]; 50762306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig = radeon_connector->con_priv; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status) 51062306a36Sopenharmony_ci <= 0) 51162306a36Sopenharmony_ci return false; 51262306a36Sopenharmony_ci if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count)) 51362306a36Sopenharmony_ci return false; 51462306a36Sopenharmony_ci return true; 51562306a36Sopenharmony_ci} 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_civoid radeon_dp_set_rx_power_state(struct drm_connector *connector, 51862306a36Sopenharmony_ci u8 power_state) 51962306a36Sopenharmony_ci{ 52062306a36Sopenharmony_ci struct radeon_connector *radeon_connector = to_radeon_connector(connector); 52162306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci if (!radeon_connector->con_priv) 52462306a36Sopenharmony_ci return; 52562306a36Sopenharmony_ci 52662306a36Sopenharmony_ci dig_connector = radeon_connector->con_priv; 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci /* power up/down the sink */ 52962306a36Sopenharmony_ci if (dig_connector->dpcd[0] >= 0x11) { 53062306a36Sopenharmony_ci drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux, 53162306a36Sopenharmony_ci DP_SET_POWER, power_state); 53262306a36Sopenharmony_ci usleep_range(1000, 2000); 53362306a36Sopenharmony_ci } 53462306a36Sopenharmony_ci} 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci 53762306a36Sopenharmony_cistruct radeon_dp_link_train_info { 53862306a36Sopenharmony_ci struct radeon_device *rdev; 53962306a36Sopenharmony_ci struct drm_encoder *encoder; 54062306a36Sopenharmony_ci struct drm_connector *connector; 54162306a36Sopenharmony_ci int enc_id; 54262306a36Sopenharmony_ci int dp_clock; 54362306a36Sopenharmony_ci int dp_lane_count; 54462306a36Sopenharmony_ci bool tp3_supported; 54562306a36Sopenharmony_ci u8 dpcd[DP_RECEIVER_CAP_SIZE]; 54662306a36Sopenharmony_ci u8 train_set[4]; 54762306a36Sopenharmony_ci u8 link_status[DP_LINK_STATUS_SIZE]; 54862306a36Sopenharmony_ci u8 tries; 54962306a36Sopenharmony_ci bool use_dpencoder; 55062306a36Sopenharmony_ci struct drm_dp_aux *aux; 55162306a36Sopenharmony_ci}; 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_cistatic void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info) 55462306a36Sopenharmony_ci{ 55562306a36Sopenharmony_ci /* set the initial vs/emph on the source */ 55662306a36Sopenharmony_ci atombios_dig_transmitter_setup(dp_info->encoder, 55762306a36Sopenharmony_ci ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH, 55862306a36Sopenharmony_ci 0, dp_info->train_set[0]); /* sets all lanes at once */ 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci /* set the vs/emph on the sink */ 56162306a36Sopenharmony_ci drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET, 56262306a36Sopenharmony_ci dp_info->train_set, dp_info->dp_lane_count); 56362306a36Sopenharmony_ci} 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_cistatic void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp) 56662306a36Sopenharmony_ci{ 56762306a36Sopenharmony_ci int rtp = 0; 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci /* set training pattern on the source */ 57062306a36Sopenharmony_ci if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) { 57162306a36Sopenharmony_ci switch (tp) { 57262306a36Sopenharmony_ci case DP_TRAINING_PATTERN_1: 57362306a36Sopenharmony_ci rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1; 57462306a36Sopenharmony_ci break; 57562306a36Sopenharmony_ci case DP_TRAINING_PATTERN_2: 57662306a36Sopenharmony_ci rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2; 57762306a36Sopenharmony_ci break; 57862306a36Sopenharmony_ci case DP_TRAINING_PATTERN_3: 57962306a36Sopenharmony_ci rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3; 58062306a36Sopenharmony_ci break; 58162306a36Sopenharmony_ci } 58262306a36Sopenharmony_ci atombios_dig_encoder_setup(dp_info->encoder, rtp, 0); 58362306a36Sopenharmony_ci } else { 58462306a36Sopenharmony_ci switch (tp) { 58562306a36Sopenharmony_ci case DP_TRAINING_PATTERN_1: 58662306a36Sopenharmony_ci rtp = 0; 58762306a36Sopenharmony_ci break; 58862306a36Sopenharmony_ci case DP_TRAINING_PATTERN_2: 58962306a36Sopenharmony_ci rtp = 1; 59062306a36Sopenharmony_ci break; 59162306a36Sopenharmony_ci } 59262306a36Sopenharmony_ci radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL, 59362306a36Sopenharmony_ci dp_info->dp_clock, dp_info->enc_id, rtp); 59462306a36Sopenharmony_ci } 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci /* enable training pattern on the sink */ 59762306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp); 59862306a36Sopenharmony_ci} 59962306a36Sopenharmony_ci 60062306a36Sopenharmony_cistatic int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info) 60162306a36Sopenharmony_ci{ 60262306a36Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder); 60362306a36Sopenharmony_ci struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv; 60462306a36Sopenharmony_ci u8 tmp; 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci /* power up the sink */ 60762306a36Sopenharmony_ci radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0); 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci /* possibly enable downspread on the sink */ 61062306a36Sopenharmony_ci if (dp_info->dpcd[3] & 0x1) 61162306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 61262306a36Sopenharmony_ci DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5); 61362306a36Sopenharmony_ci else 61462306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 61562306a36Sopenharmony_ci DP_DOWNSPREAD_CTRL, 0); 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE) 61862306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1); 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci /* set the lane count on the sink */ 62162306a36Sopenharmony_ci tmp = dp_info->dp_lane_count; 62262306a36Sopenharmony_ci if (drm_dp_enhanced_frame_cap(dp_info->dpcd)) 62362306a36Sopenharmony_ci tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN; 62462306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp); 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_ci /* set the link rate on the sink */ 62762306a36Sopenharmony_ci tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock); 62862306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp); 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci /* start training on the source */ 63162306a36Sopenharmony_ci if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) 63262306a36Sopenharmony_ci atombios_dig_encoder_setup(dp_info->encoder, 63362306a36Sopenharmony_ci ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0); 63462306a36Sopenharmony_ci else 63562306a36Sopenharmony_ci radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START, 63662306a36Sopenharmony_ci dp_info->dp_clock, dp_info->enc_id, 0); 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci /* disable the training pattern on the sink */ 63962306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 64062306a36Sopenharmony_ci DP_TRAINING_PATTERN_SET, 64162306a36Sopenharmony_ci DP_TRAINING_PATTERN_DISABLE); 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci return 0; 64462306a36Sopenharmony_ci} 64562306a36Sopenharmony_ci 64662306a36Sopenharmony_cistatic int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info) 64762306a36Sopenharmony_ci{ 64862306a36Sopenharmony_ci udelay(400); 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci /* disable the training pattern on the sink */ 65162306a36Sopenharmony_ci drm_dp_dpcd_writeb(dp_info->aux, 65262306a36Sopenharmony_ci DP_TRAINING_PATTERN_SET, 65362306a36Sopenharmony_ci DP_TRAINING_PATTERN_DISABLE); 65462306a36Sopenharmony_ci 65562306a36Sopenharmony_ci /* disable the training pattern on the source */ 65662306a36Sopenharmony_ci if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) 65762306a36Sopenharmony_ci atombios_dig_encoder_setup(dp_info->encoder, 65862306a36Sopenharmony_ci ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0); 65962306a36Sopenharmony_ci else 66062306a36Sopenharmony_ci radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE, 66162306a36Sopenharmony_ci dp_info->dp_clock, dp_info->enc_id, 0); 66262306a36Sopenharmony_ci 66362306a36Sopenharmony_ci return 0; 66462306a36Sopenharmony_ci} 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_cistatic int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info) 66762306a36Sopenharmony_ci{ 66862306a36Sopenharmony_ci bool clock_recovery; 66962306a36Sopenharmony_ci u8 voltage; 67062306a36Sopenharmony_ci int i; 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1); 67362306a36Sopenharmony_ci memset(dp_info->train_set, 0, 4); 67462306a36Sopenharmony_ci radeon_dp_update_vs_emph(dp_info); 67562306a36Sopenharmony_ci 67662306a36Sopenharmony_ci udelay(400); 67762306a36Sopenharmony_ci 67862306a36Sopenharmony_ci /* clock recovery loop */ 67962306a36Sopenharmony_ci clock_recovery = false; 68062306a36Sopenharmony_ci dp_info->tries = 0; 68162306a36Sopenharmony_ci voltage = 0xff; 68262306a36Sopenharmony_ci while (1) { 68362306a36Sopenharmony_ci drm_dp_link_train_clock_recovery_delay(dp_info->aux, dp_info->dpcd); 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci if (drm_dp_dpcd_read_link_status(dp_info->aux, 68662306a36Sopenharmony_ci dp_info->link_status) <= 0) { 68762306a36Sopenharmony_ci DRM_ERROR("displayport link status failed\n"); 68862306a36Sopenharmony_ci break; 68962306a36Sopenharmony_ci } 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ci if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) { 69262306a36Sopenharmony_ci clock_recovery = true; 69362306a36Sopenharmony_ci break; 69462306a36Sopenharmony_ci } 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci for (i = 0; i < dp_info->dp_lane_count; i++) { 69762306a36Sopenharmony_ci if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0) 69862306a36Sopenharmony_ci break; 69962306a36Sopenharmony_ci } 70062306a36Sopenharmony_ci if (i == dp_info->dp_lane_count) { 70162306a36Sopenharmony_ci DRM_ERROR("clock recovery reached max voltage\n"); 70262306a36Sopenharmony_ci break; 70362306a36Sopenharmony_ci } 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) { 70662306a36Sopenharmony_ci ++dp_info->tries; 70762306a36Sopenharmony_ci if (dp_info->tries == 5) { 70862306a36Sopenharmony_ci DRM_ERROR("clock recovery tried 5 times\n"); 70962306a36Sopenharmony_ci break; 71062306a36Sopenharmony_ci } 71162306a36Sopenharmony_ci } else 71262306a36Sopenharmony_ci dp_info->tries = 0; 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_ci voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK; 71562306a36Sopenharmony_ci 71662306a36Sopenharmony_ci /* Compute new train_set as requested by sink */ 71762306a36Sopenharmony_ci dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set); 71862306a36Sopenharmony_ci 71962306a36Sopenharmony_ci radeon_dp_update_vs_emph(dp_info); 72062306a36Sopenharmony_ci } 72162306a36Sopenharmony_ci if (!clock_recovery) { 72262306a36Sopenharmony_ci DRM_ERROR("clock recovery failed\n"); 72362306a36Sopenharmony_ci return -1; 72462306a36Sopenharmony_ci } else { 72562306a36Sopenharmony_ci DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n", 72662306a36Sopenharmony_ci dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK, 72762306a36Sopenharmony_ci (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >> 72862306a36Sopenharmony_ci DP_TRAIN_PRE_EMPHASIS_SHIFT); 72962306a36Sopenharmony_ci return 0; 73062306a36Sopenharmony_ci } 73162306a36Sopenharmony_ci} 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_cistatic int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info) 73462306a36Sopenharmony_ci{ 73562306a36Sopenharmony_ci bool channel_eq; 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_ci if (dp_info->tp3_supported) 73862306a36Sopenharmony_ci radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3); 73962306a36Sopenharmony_ci else 74062306a36Sopenharmony_ci radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2); 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_ci /* channel equalization loop */ 74362306a36Sopenharmony_ci dp_info->tries = 0; 74462306a36Sopenharmony_ci channel_eq = false; 74562306a36Sopenharmony_ci while (1) { 74662306a36Sopenharmony_ci drm_dp_link_train_channel_eq_delay(dp_info->aux, dp_info->dpcd); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci if (drm_dp_dpcd_read_link_status(dp_info->aux, 74962306a36Sopenharmony_ci dp_info->link_status) <= 0) { 75062306a36Sopenharmony_ci DRM_ERROR("displayport link status failed\n"); 75162306a36Sopenharmony_ci break; 75262306a36Sopenharmony_ci } 75362306a36Sopenharmony_ci 75462306a36Sopenharmony_ci if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) { 75562306a36Sopenharmony_ci channel_eq = true; 75662306a36Sopenharmony_ci break; 75762306a36Sopenharmony_ci } 75862306a36Sopenharmony_ci 75962306a36Sopenharmony_ci /* Try 5 times */ 76062306a36Sopenharmony_ci if (dp_info->tries > 5) { 76162306a36Sopenharmony_ci DRM_ERROR("channel eq failed: 5 tries\n"); 76262306a36Sopenharmony_ci break; 76362306a36Sopenharmony_ci } 76462306a36Sopenharmony_ci 76562306a36Sopenharmony_ci /* Compute new train_set as requested by sink */ 76662306a36Sopenharmony_ci dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set); 76762306a36Sopenharmony_ci 76862306a36Sopenharmony_ci radeon_dp_update_vs_emph(dp_info); 76962306a36Sopenharmony_ci dp_info->tries++; 77062306a36Sopenharmony_ci } 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci if (!channel_eq) { 77362306a36Sopenharmony_ci DRM_ERROR("channel eq failed\n"); 77462306a36Sopenharmony_ci return -1; 77562306a36Sopenharmony_ci } else { 77662306a36Sopenharmony_ci DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n", 77762306a36Sopenharmony_ci dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK, 77862306a36Sopenharmony_ci (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) 77962306a36Sopenharmony_ci >> DP_TRAIN_PRE_EMPHASIS_SHIFT); 78062306a36Sopenharmony_ci return 0; 78162306a36Sopenharmony_ci } 78262306a36Sopenharmony_ci} 78362306a36Sopenharmony_ci 78462306a36Sopenharmony_civoid radeon_dp_link_train(struct drm_encoder *encoder, 78562306a36Sopenharmony_ci struct drm_connector *connector) 78662306a36Sopenharmony_ci{ 78762306a36Sopenharmony_ci struct drm_device *dev = encoder->dev; 78862306a36Sopenharmony_ci struct radeon_device *rdev = dev->dev_private; 78962306a36Sopenharmony_ci struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 79062306a36Sopenharmony_ci struct radeon_encoder_atom_dig *dig; 79162306a36Sopenharmony_ci struct radeon_connector *radeon_connector; 79262306a36Sopenharmony_ci struct radeon_connector_atom_dig *dig_connector; 79362306a36Sopenharmony_ci struct radeon_dp_link_train_info dp_info; 79462306a36Sopenharmony_ci int index; 79562306a36Sopenharmony_ci u8 tmp, frev, crev; 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci if (!radeon_encoder->enc_priv) 79862306a36Sopenharmony_ci return; 79962306a36Sopenharmony_ci dig = radeon_encoder->enc_priv; 80062306a36Sopenharmony_ci 80162306a36Sopenharmony_ci radeon_connector = to_radeon_connector(connector); 80262306a36Sopenharmony_ci if (!radeon_connector->con_priv) 80362306a36Sopenharmony_ci return; 80462306a36Sopenharmony_ci dig_connector = radeon_connector->con_priv; 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_ci if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) && 80762306a36Sopenharmony_ci (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP)) 80862306a36Sopenharmony_ci return; 80962306a36Sopenharmony_ci 81062306a36Sopenharmony_ci /* DPEncoderService newer than 1.1 can't program properly the 81162306a36Sopenharmony_ci * training pattern. When facing such version use the 81262306a36Sopenharmony_ci * DIGXEncoderControl (X== 1 | 2) 81362306a36Sopenharmony_ci */ 81462306a36Sopenharmony_ci dp_info.use_dpencoder = true; 81562306a36Sopenharmony_ci index = GetIndexIntoMasterTable(COMMAND, DPEncoderService); 81662306a36Sopenharmony_ci if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) { 81762306a36Sopenharmony_ci if (crev > 1) 81862306a36Sopenharmony_ci dp_info.use_dpencoder = false; 81962306a36Sopenharmony_ci } 82062306a36Sopenharmony_ci 82162306a36Sopenharmony_ci dp_info.enc_id = 0; 82262306a36Sopenharmony_ci if (dig->dig_encoder) 82362306a36Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER; 82462306a36Sopenharmony_ci else 82562306a36Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER; 82662306a36Sopenharmony_ci if (dig->linkb) 82762306a36Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B; 82862306a36Sopenharmony_ci else 82962306a36Sopenharmony_ci dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A; 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp) 83262306a36Sopenharmony_ci == 1) { 83362306a36Sopenharmony_ci if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED)) 83462306a36Sopenharmony_ci dp_info.tp3_supported = true; 83562306a36Sopenharmony_ci else 83662306a36Sopenharmony_ci dp_info.tp3_supported = false; 83762306a36Sopenharmony_ci } else { 83862306a36Sopenharmony_ci dp_info.tp3_supported = false; 83962306a36Sopenharmony_ci } 84062306a36Sopenharmony_ci 84162306a36Sopenharmony_ci memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE); 84262306a36Sopenharmony_ci dp_info.rdev = rdev; 84362306a36Sopenharmony_ci dp_info.encoder = encoder; 84462306a36Sopenharmony_ci dp_info.connector = connector; 84562306a36Sopenharmony_ci dp_info.dp_lane_count = dig_connector->dp_lane_count; 84662306a36Sopenharmony_ci dp_info.dp_clock = dig_connector->dp_clock; 84762306a36Sopenharmony_ci dp_info.aux = &radeon_connector->ddc_bus->aux; 84862306a36Sopenharmony_ci 84962306a36Sopenharmony_ci if (radeon_dp_link_train_init(&dp_info)) 85062306a36Sopenharmony_ci goto done; 85162306a36Sopenharmony_ci if (radeon_dp_link_train_cr(&dp_info)) 85262306a36Sopenharmony_ci goto done; 85362306a36Sopenharmony_ci if (radeon_dp_link_train_ce(&dp_info)) 85462306a36Sopenharmony_ci goto done; 85562306a36Sopenharmony_cidone: 85662306a36Sopenharmony_ci if (radeon_dp_link_train_finish(&dp_info)) 85762306a36Sopenharmony_ci return; 85862306a36Sopenharmony_ci} 859