162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * (C) COPYRIGHT 2012-2013 ARM Limited. All rights reserved. 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Parts of this file were based on sources as follows: 762306a36Sopenharmony_ci * 862306a36Sopenharmony_ci * Copyright (c) 2006-2008 Intel Corporation 962306a36Sopenharmony_ci * Copyright (c) 2007 Dave Airlie <airlied@linux.ie> 1062306a36Sopenharmony_ci * Copyright (C) 2011 Texas Instruments 1162306a36Sopenharmony_ci */ 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#ifndef _PL111_DRM_H_ 1462306a36Sopenharmony_ci#define _PL111_DRM_H_ 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#include <linux/clk-provider.h> 1762306a36Sopenharmony_ci#include <linux/interrupt.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <drm/drm_bridge.h> 2062306a36Sopenharmony_ci#include <drm/drm_connector.h> 2162306a36Sopenharmony_ci#include <drm/drm_encoder.h> 2262306a36Sopenharmony_ci#include <drm/drm_gem.h> 2362306a36Sopenharmony_ci#include <drm/drm_panel.h> 2462306a36Sopenharmony_ci#include <drm/drm_simple_kms_helper.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* 2762306a36Sopenharmony_ci * CLCD Controller Internal Register addresses 2862306a36Sopenharmony_ci */ 2962306a36Sopenharmony_ci#define CLCD_TIM0 0x00000000 3062306a36Sopenharmony_ci#define CLCD_TIM1 0x00000004 3162306a36Sopenharmony_ci#define CLCD_TIM2 0x00000008 3262306a36Sopenharmony_ci#define CLCD_TIM3 0x0000000c 3362306a36Sopenharmony_ci#define CLCD_UBAS 0x00000010 3462306a36Sopenharmony_ci#define CLCD_LBAS 0x00000014 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define CLCD_PL110_IENB 0x00000018 3762306a36Sopenharmony_ci#define CLCD_PL110_CNTL 0x0000001c 3862306a36Sopenharmony_ci#define CLCD_PL110_STAT 0x00000020 3962306a36Sopenharmony_ci#define CLCD_PL110_INTR 0x00000024 4062306a36Sopenharmony_ci#define CLCD_PL110_UCUR 0x00000028 4162306a36Sopenharmony_ci#define CLCD_PL110_LCUR 0x0000002C 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#define CLCD_PL111_CNTL 0x00000018 4462306a36Sopenharmony_ci#define CLCD_PL111_IENB 0x0000001c 4562306a36Sopenharmony_ci#define CLCD_PL111_RIS 0x00000020 4662306a36Sopenharmony_ci#define CLCD_PL111_MIS 0x00000024 4762306a36Sopenharmony_ci#define CLCD_PL111_ICR 0x00000028 4862306a36Sopenharmony_ci#define CLCD_PL111_UCUR 0x0000002c 4962306a36Sopenharmony_ci#define CLCD_PL111_LCUR 0x00000030 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci#define CLCD_PALL 0x00000200 5262306a36Sopenharmony_ci#define CLCD_PALETTE 0x00000200 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define TIM2_PCD_LO_MASK GENMASK(4, 0) 5562306a36Sopenharmony_ci#define TIM2_PCD_LO_BITS 5 5662306a36Sopenharmony_ci#define TIM2_CLKSEL (1 << 5) 5762306a36Sopenharmony_ci#define TIM2_ACB_MASK GENMASK(10, 6) 5862306a36Sopenharmony_ci#define TIM2_IVS (1 << 11) 5962306a36Sopenharmony_ci#define TIM2_IHS (1 << 12) 6062306a36Sopenharmony_ci#define TIM2_IPC (1 << 13) 6162306a36Sopenharmony_ci#define TIM2_IOE (1 << 14) 6262306a36Sopenharmony_ci#define TIM2_BCD (1 << 26) 6362306a36Sopenharmony_ci#define TIM2_PCD_HI_MASK GENMASK(31, 27) 6462306a36Sopenharmony_ci#define TIM2_PCD_HI_BITS 5 6562306a36Sopenharmony_ci#define TIM2_PCD_HI_SHIFT 27 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define CNTL_LCDEN (1 << 0) 6862306a36Sopenharmony_ci#define CNTL_LCDBPP1 (0 << 1) 6962306a36Sopenharmony_ci#define CNTL_LCDBPP2 (1 << 1) 7062306a36Sopenharmony_ci#define CNTL_LCDBPP4 (2 << 1) 7162306a36Sopenharmony_ci#define CNTL_LCDBPP8 (3 << 1) 7262306a36Sopenharmony_ci#define CNTL_LCDBPP16 (4 << 1) 7362306a36Sopenharmony_ci#define CNTL_LCDBPP16_565 (6 << 1) 7462306a36Sopenharmony_ci#define CNTL_LCDBPP16_444 (7 << 1) 7562306a36Sopenharmony_ci#define CNTL_LCDBPP24 (5 << 1) 7662306a36Sopenharmony_ci#define CNTL_LCDBW (1 << 4) 7762306a36Sopenharmony_ci#define CNTL_LCDTFT (1 << 5) 7862306a36Sopenharmony_ci#define CNTL_LCDMONO8 (1 << 6) 7962306a36Sopenharmony_ci#define CNTL_LCDDUAL (1 << 7) 8062306a36Sopenharmony_ci#define CNTL_BGR (1 << 8) 8162306a36Sopenharmony_ci#define CNTL_BEBO (1 << 9) 8262306a36Sopenharmony_ci#define CNTL_BEPO (1 << 10) 8362306a36Sopenharmony_ci#define CNTL_LCDPWR (1 << 11) 8462306a36Sopenharmony_ci#define CNTL_LCDVCOMP(x) ((x) << 12) 8562306a36Sopenharmony_ci#define CNTL_LDMAFIFOTIME (1 << 15) 8662306a36Sopenharmony_ci#define CNTL_WATERMARK (1 << 16) 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci/* ST Microelectronics variant bits */ 8962306a36Sopenharmony_ci#define CNTL_ST_1XBPP_444 0x0 9062306a36Sopenharmony_ci#define CNTL_ST_1XBPP_5551 (1 << 17) 9162306a36Sopenharmony_ci#define CNTL_ST_1XBPP_565 (1 << 18) 9262306a36Sopenharmony_ci#define CNTL_ST_CDWID_12 0x0 9362306a36Sopenharmony_ci#define CNTL_ST_CDWID_16 (1 << 19) 9462306a36Sopenharmony_ci#define CNTL_ST_CDWID_18 (1 << 20) 9562306a36Sopenharmony_ci#define CNTL_ST_CDWID_24 ((1 << 19) | (1 << 20)) 9662306a36Sopenharmony_ci#define CNTL_ST_CEAEN (1 << 21) 9762306a36Sopenharmony_ci#define CNTL_ST_LCDBPP24_PACKED (6 << 1) 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci#define CLCD_IRQ_NEXTBASE_UPDATE BIT(2) 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_cistruct drm_minor; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci/** 10462306a36Sopenharmony_ci * struct pl111_variant_data - encodes IP differences 10562306a36Sopenharmony_ci * @name: the name of this variant 10662306a36Sopenharmony_ci * @is_pl110: this is the early PL110 variant 10762306a36Sopenharmony_ci * @is_lcdc: this is the ST Microelectronics Nomadik LCDC variant 10862306a36Sopenharmony_ci * @external_bgr: this is the Versatile Pl110 variant with external 10962306a36Sopenharmony_ci * BGR/RGB routing 11062306a36Sopenharmony_ci * @broken_clockdivider: the clock divider is broken and we need to 11162306a36Sopenharmony_ci * use the supplied clock directly 11262306a36Sopenharmony_ci * @broken_vblank: the vblank IRQ is broken on this variant 11362306a36Sopenharmony_ci * @st_bitmux_control: this variant is using the ST Micro bitmux 11462306a36Sopenharmony_ci * extensions to the control register 11562306a36Sopenharmony_ci * @formats: array of supported pixel formats on this variant 11662306a36Sopenharmony_ci * @nformats: the length of the array of supported pixel formats 11762306a36Sopenharmony_ci * @fb_depth: desired depth per pixel on the default framebuffer 11862306a36Sopenharmony_ci */ 11962306a36Sopenharmony_cistruct pl111_variant_data { 12062306a36Sopenharmony_ci const char *name; 12162306a36Sopenharmony_ci bool is_pl110; 12262306a36Sopenharmony_ci bool is_lcdc; 12362306a36Sopenharmony_ci bool external_bgr; 12462306a36Sopenharmony_ci bool broken_clockdivider; 12562306a36Sopenharmony_ci bool broken_vblank; 12662306a36Sopenharmony_ci bool st_bitmux_control; 12762306a36Sopenharmony_ci const u32 *formats; 12862306a36Sopenharmony_ci unsigned int nformats; 12962306a36Sopenharmony_ci unsigned int fb_depth; 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_cistruct pl111_drm_dev_private { 13362306a36Sopenharmony_ci struct drm_device *drm; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci struct drm_connector *connector; 13662306a36Sopenharmony_ci struct drm_panel *panel; 13762306a36Sopenharmony_ci struct drm_bridge *bridge; 13862306a36Sopenharmony_ci struct drm_simple_display_pipe pipe; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci void *regs; 14162306a36Sopenharmony_ci u32 memory_bw; 14262306a36Sopenharmony_ci u32 ienb; 14362306a36Sopenharmony_ci u32 ctrl; 14462306a36Sopenharmony_ci /* The pixel clock (a reference to our clock divider off of CLCDCLK). */ 14562306a36Sopenharmony_ci struct clk *clk; 14662306a36Sopenharmony_ci /* pl111's internal clock divider. */ 14762306a36Sopenharmony_ci struct clk_hw clk_div; 14862306a36Sopenharmony_ci /* Lock to sync access to CLCD_TIM2 between the common clock 14962306a36Sopenharmony_ci * subsystem and pl111_display_enable(). 15062306a36Sopenharmony_ci */ 15162306a36Sopenharmony_ci spinlock_t tim2_lock; 15262306a36Sopenharmony_ci const struct pl111_variant_data *variant; 15362306a36Sopenharmony_ci void (*variant_display_enable) (struct drm_device *drm, u32 format); 15462306a36Sopenharmony_ci void (*variant_display_disable) (struct drm_device *drm); 15562306a36Sopenharmony_ci bool use_device_memory; 15662306a36Sopenharmony_ci}; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ciint pl111_display_init(struct drm_device *dev); 15962306a36Sopenharmony_ciirqreturn_t pl111_irq(int irq, void *data); 16062306a36Sopenharmony_civoid pl111_debugfs_init(struct drm_minor *minor); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci#endif /* _PL111_DRM_H_ */ 163