162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2011 Texas Instruments Incorporated - https://www.ti.com/ 462306a36Sopenharmony_ci * Author: Rob Clark <rob.clark@linaro.org> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <drm/drm_vblank.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci#include "omap_drv.h" 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_cistruct omap_irq_wait { 1262306a36Sopenharmony_ci struct list_head node; 1362306a36Sopenharmony_ci wait_queue_head_t wq; 1462306a36Sopenharmony_ci u32 irqmask; 1562306a36Sopenharmony_ci int count; 1662306a36Sopenharmony_ci}; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/* call with wait_lock and dispc runtime held */ 1962306a36Sopenharmony_cistatic void omap_irq_update(struct drm_device *dev) 2062306a36Sopenharmony_ci{ 2162306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 2262306a36Sopenharmony_ci struct omap_irq_wait *wait; 2362306a36Sopenharmony_ci u32 irqmask = priv->irq_mask; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci assert_spin_locked(&priv->wait_lock); 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci list_for_each_entry(wait, &priv->wait_list, node) 2862306a36Sopenharmony_ci irqmask |= wait->irqmask; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci DBG("irqmask=%08x", irqmask); 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci dispc_write_irqenable(priv->dispc, irqmask); 3362306a36Sopenharmony_ci} 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_cistatic void omap_irq_wait_handler(struct omap_irq_wait *wait) 3662306a36Sopenharmony_ci{ 3762306a36Sopenharmony_ci wait->count--; 3862306a36Sopenharmony_ci wake_up(&wait->wq); 3962306a36Sopenharmony_ci} 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistruct omap_irq_wait * omap_irq_wait_init(struct drm_device *dev, 4262306a36Sopenharmony_ci u32 irqmask, int count) 4362306a36Sopenharmony_ci{ 4462306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 4562306a36Sopenharmony_ci struct omap_irq_wait *wait = kzalloc(sizeof(*wait), GFP_KERNEL); 4662306a36Sopenharmony_ci unsigned long flags; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci init_waitqueue_head(&wait->wq); 4962306a36Sopenharmony_ci wait->irqmask = irqmask; 5062306a36Sopenharmony_ci wait->count = count; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci spin_lock_irqsave(&priv->wait_lock, flags); 5362306a36Sopenharmony_ci list_add(&wait->node, &priv->wait_list); 5462306a36Sopenharmony_ci omap_irq_update(dev); 5562306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->wait_lock, flags); 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci return wait; 5862306a36Sopenharmony_ci} 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ciint omap_irq_wait(struct drm_device *dev, struct omap_irq_wait *wait, 6162306a36Sopenharmony_ci unsigned long timeout) 6262306a36Sopenharmony_ci{ 6362306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 6462306a36Sopenharmony_ci unsigned long flags; 6562306a36Sopenharmony_ci int ret; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci ret = wait_event_timeout(wait->wq, (wait->count <= 0), timeout); 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci spin_lock_irqsave(&priv->wait_lock, flags); 7062306a36Sopenharmony_ci list_del(&wait->node); 7162306a36Sopenharmony_ci omap_irq_update(dev); 7262306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->wait_lock, flags); 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci kfree(wait); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci return ret == 0 ? -1 : 0; 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ciint omap_irq_enable_framedone(struct drm_crtc *crtc, bool enable) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci struct drm_device *dev = crtc->dev; 8262306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 8362306a36Sopenharmony_ci unsigned long flags; 8462306a36Sopenharmony_ci enum omap_channel channel = omap_crtc_channel(crtc); 8562306a36Sopenharmony_ci int framedone_irq = 8662306a36Sopenharmony_ci dispc_mgr_get_framedone_irq(priv->dispc, channel); 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci DBG("dev=%p, crtc=%u, enable=%d", dev, channel, enable); 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci spin_lock_irqsave(&priv->wait_lock, flags); 9162306a36Sopenharmony_ci if (enable) 9262306a36Sopenharmony_ci priv->irq_mask |= framedone_irq; 9362306a36Sopenharmony_ci else 9462306a36Sopenharmony_ci priv->irq_mask &= ~framedone_irq; 9562306a36Sopenharmony_ci omap_irq_update(dev); 9662306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->wait_lock, flags); 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci return 0; 9962306a36Sopenharmony_ci} 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci/** 10262306a36Sopenharmony_ci * omap_irq_enable_vblank - enable vblank interrupt events 10362306a36Sopenharmony_ci * @crtc: DRM CRTC 10462306a36Sopenharmony_ci * 10562306a36Sopenharmony_ci * Enable vblank interrupts for @crtc. If the device doesn't have 10662306a36Sopenharmony_ci * a hardware vblank counter, this routine should be a no-op, since 10762306a36Sopenharmony_ci * interrupts will have to stay on to keep the count accurate. 10862306a36Sopenharmony_ci * 10962306a36Sopenharmony_ci * RETURNS 11062306a36Sopenharmony_ci * Zero on success, appropriate errno if the given @crtc's vblank 11162306a36Sopenharmony_ci * interrupt cannot be enabled. 11262306a36Sopenharmony_ci */ 11362306a36Sopenharmony_ciint omap_irq_enable_vblank(struct drm_crtc *crtc) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci struct drm_device *dev = crtc->dev; 11662306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 11762306a36Sopenharmony_ci unsigned long flags; 11862306a36Sopenharmony_ci enum omap_channel channel = omap_crtc_channel(crtc); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci DBG("dev=%p, crtc=%u", dev, channel); 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci spin_lock_irqsave(&priv->wait_lock, flags); 12362306a36Sopenharmony_ci priv->irq_mask |= dispc_mgr_get_vsync_irq(priv->dispc, 12462306a36Sopenharmony_ci channel); 12562306a36Sopenharmony_ci omap_irq_update(dev); 12662306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->wait_lock, flags); 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci return 0; 12962306a36Sopenharmony_ci} 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci/** 13262306a36Sopenharmony_ci * omap_irq_disable_vblank - disable vblank interrupt events 13362306a36Sopenharmony_ci * @crtc: DRM CRTC 13462306a36Sopenharmony_ci * 13562306a36Sopenharmony_ci * Disable vblank interrupts for @crtc. If the device doesn't have 13662306a36Sopenharmony_ci * a hardware vblank counter, this routine should be a no-op, since 13762306a36Sopenharmony_ci * interrupts will have to stay on to keep the count accurate. 13862306a36Sopenharmony_ci */ 13962306a36Sopenharmony_civoid omap_irq_disable_vblank(struct drm_crtc *crtc) 14062306a36Sopenharmony_ci{ 14162306a36Sopenharmony_ci struct drm_device *dev = crtc->dev; 14262306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 14362306a36Sopenharmony_ci unsigned long flags; 14462306a36Sopenharmony_ci enum omap_channel channel = omap_crtc_channel(crtc); 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci DBG("dev=%p, crtc=%u", dev, channel); 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci spin_lock_irqsave(&priv->wait_lock, flags); 14962306a36Sopenharmony_ci priv->irq_mask &= ~dispc_mgr_get_vsync_irq(priv->dispc, 15062306a36Sopenharmony_ci channel); 15162306a36Sopenharmony_ci omap_irq_update(dev); 15262306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->wait_lock, flags); 15362306a36Sopenharmony_ci} 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic void omap_irq_fifo_underflow(struct omap_drm_private *priv, 15662306a36Sopenharmony_ci u32 irqstatus) 15762306a36Sopenharmony_ci{ 15862306a36Sopenharmony_ci static DEFINE_RATELIMIT_STATE(_rs, DEFAULT_RATELIMIT_INTERVAL, 15962306a36Sopenharmony_ci DEFAULT_RATELIMIT_BURST); 16062306a36Sopenharmony_ci static const struct { 16162306a36Sopenharmony_ci const char *name; 16262306a36Sopenharmony_ci u32 mask; 16362306a36Sopenharmony_ci } sources[] = { 16462306a36Sopenharmony_ci { "gfx", DISPC_IRQ_GFX_FIFO_UNDERFLOW }, 16562306a36Sopenharmony_ci { "vid1", DISPC_IRQ_VID1_FIFO_UNDERFLOW }, 16662306a36Sopenharmony_ci { "vid2", DISPC_IRQ_VID2_FIFO_UNDERFLOW }, 16762306a36Sopenharmony_ci { "vid3", DISPC_IRQ_VID3_FIFO_UNDERFLOW }, 16862306a36Sopenharmony_ci }; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci const u32 mask = DISPC_IRQ_GFX_FIFO_UNDERFLOW 17162306a36Sopenharmony_ci | DISPC_IRQ_VID1_FIFO_UNDERFLOW 17262306a36Sopenharmony_ci | DISPC_IRQ_VID2_FIFO_UNDERFLOW 17362306a36Sopenharmony_ci | DISPC_IRQ_VID3_FIFO_UNDERFLOW; 17462306a36Sopenharmony_ci unsigned int i; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci spin_lock(&priv->wait_lock); 17762306a36Sopenharmony_ci irqstatus &= priv->irq_mask & mask; 17862306a36Sopenharmony_ci spin_unlock(&priv->wait_lock); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci if (!irqstatus) 18162306a36Sopenharmony_ci return; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci if (!__ratelimit(&_rs)) 18462306a36Sopenharmony_ci return; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci DRM_ERROR("FIFO underflow on "); 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(sources); ++i) { 18962306a36Sopenharmony_ci if (sources[i].mask & irqstatus) 19062306a36Sopenharmony_ci pr_cont("%s ", sources[i].name); 19162306a36Sopenharmony_ci } 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci pr_cont("(0x%08x)\n", irqstatus); 19462306a36Sopenharmony_ci} 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_cistatic void omap_irq_ocp_error_handler(struct drm_device *dev, 19762306a36Sopenharmony_ci u32 irqstatus) 19862306a36Sopenharmony_ci{ 19962306a36Sopenharmony_ci if (!(irqstatus & DISPC_IRQ_OCP_ERR)) 20062306a36Sopenharmony_ci return; 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci dev_err_ratelimited(dev->dev, "OCP error\n"); 20362306a36Sopenharmony_ci} 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_cistatic irqreturn_t omap_irq_handler(int irq, void *arg) 20662306a36Sopenharmony_ci{ 20762306a36Sopenharmony_ci struct drm_device *dev = (struct drm_device *) arg; 20862306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 20962306a36Sopenharmony_ci struct omap_irq_wait *wait, *n; 21062306a36Sopenharmony_ci unsigned long flags; 21162306a36Sopenharmony_ci unsigned int id; 21262306a36Sopenharmony_ci u32 irqstatus; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci irqstatus = dispc_read_irqstatus(priv->dispc); 21562306a36Sopenharmony_ci dispc_clear_irqstatus(priv->dispc, irqstatus); 21662306a36Sopenharmony_ci dispc_read_irqstatus(priv->dispc); /* flush posted write */ 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci VERB("irqs: %08x", irqstatus); 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_ci for (id = 0; id < priv->num_pipes; id++) { 22162306a36Sopenharmony_ci struct drm_crtc *crtc = priv->pipes[id].crtc; 22262306a36Sopenharmony_ci enum omap_channel channel = omap_crtc_channel(crtc); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci if (irqstatus & dispc_mgr_get_vsync_irq(priv->dispc, channel)) { 22562306a36Sopenharmony_ci drm_handle_vblank(dev, id); 22662306a36Sopenharmony_ci omap_crtc_vblank_irq(crtc); 22762306a36Sopenharmony_ci } 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci if (irqstatus & dispc_mgr_get_sync_lost_irq(priv->dispc, channel)) 23062306a36Sopenharmony_ci omap_crtc_error_irq(crtc, irqstatus); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci if (irqstatus & dispc_mgr_get_framedone_irq(priv->dispc, channel)) 23362306a36Sopenharmony_ci omap_crtc_framedone_irq(crtc, irqstatus); 23462306a36Sopenharmony_ci } 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci omap_irq_ocp_error_handler(dev, irqstatus); 23762306a36Sopenharmony_ci omap_irq_fifo_underflow(priv, irqstatus); 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci spin_lock_irqsave(&priv->wait_lock, flags); 24062306a36Sopenharmony_ci list_for_each_entry_safe(wait, n, &priv->wait_list, node) { 24162306a36Sopenharmony_ci if (wait->irqmask & irqstatus) 24262306a36Sopenharmony_ci omap_irq_wait_handler(wait); 24362306a36Sopenharmony_ci } 24462306a36Sopenharmony_ci spin_unlock_irqrestore(&priv->wait_lock, flags); 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci return IRQ_HANDLED; 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic const u32 omap_underflow_irqs[] = { 25062306a36Sopenharmony_ci [OMAP_DSS_GFX] = DISPC_IRQ_GFX_FIFO_UNDERFLOW, 25162306a36Sopenharmony_ci [OMAP_DSS_VIDEO1] = DISPC_IRQ_VID1_FIFO_UNDERFLOW, 25262306a36Sopenharmony_ci [OMAP_DSS_VIDEO2] = DISPC_IRQ_VID2_FIFO_UNDERFLOW, 25362306a36Sopenharmony_ci [OMAP_DSS_VIDEO3] = DISPC_IRQ_VID3_FIFO_UNDERFLOW, 25462306a36Sopenharmony_ci}; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ciint omap_drm_irq_install(struct drm_device *dev) 25762306a36Sopenharmony_ci{ 25862306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 25962306a36Sopenharmony_ci unsigned int num_mgrs = dispc_get_num_mgrs(priv->dispc); 26062306a36Sopenharmony_ci unsigned int max_planes; 26162306a36Sopenharmony_ci unsigned int i; 26262306a36Sopenharmony_ci int ret; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci spin_lock_init(&priv->wait_lock); 26562306a36Sopenharmony_ci INIT_LIST_HEAD(&priv->wait_list); 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci priv->irq_mask = DISPC_IRQ_OCP_ERR; 26862306a36Sopenharmony_ci 26962306a36Sopenharmony_ci max_planes = min(ARRAY_SIZE(priv->planes), 27062306a36Sopenharmony_ci ARRAY_SIZE(omap_underflow_irqs)); 27162306a36Sopenharmony_ci for (i = 0; i < max_planes; ++i) { 27262306a36Sopenharmony_ci if (priv->planes[i]) 27362306a36Sopenharmony_ci priv->irq_mask |= omap_underflow_irqs[i]; 27462306a36Sopenharmony_ci } 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci for (i = 0; i < num_mgrs; ++i) 27762306a36Sopenharmony_ci priv->irq_mask |= dispc_mgr_get_sync_lost_irq(priv->dispc, i); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci dispc_runtime_get(priv->dispc); 28062306a36Sopenharmony_ci dispc_clear_irqstatus(priv->dispc, 0xffffffff); 28162306a36Sopenharmony_ci dispc_runtime_put(priv->dispc); 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_ci ret = dispc_request_irq(priv->dispc, omap_irq_handler, dev); 28462306a36Sopenharmony_ci if (ret < 0) 28562306a36Sopenharmony_ci return ret; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci priv->irq_enabled = true; 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci return 0; 29062306a36Sopenharmony_ci} 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_civoid omap_drm_irq_uninstall(struct drm_device *dev) 29362306a36Sopenharmony_ci{ 29462306a36Sopenharmony_ci struct omap_drm_private *priv = dev->dev_private; 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_ci if (!priv->irq_enabled) 29762306a36Sopenharmony_ci return; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci priv->irq_enabled = false; 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci dispc_free_irq(priv->dispc, dev); 30262306a36Sopenharmony_ci} 303