162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 1993-2003 NVIDIA, Corporation 362306a36Sopenharmony_ci * Copyright 2007-2009 Stuart Bennett 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 662306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 762306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 862306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 962306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 1062306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1362306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1462306a36Sopenharmony_ci * 1562306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1662306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1762306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1862306a36Sopenharmony_ci * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 1962306a36Sopenharmony_ci * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF 2062306a36Sopenharmony_ci * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 2162306a36Sopenharmony_ci * SOFTWARE. 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#include "nouveau_drv.h" 2562306a36Sopenharmony_ci#include "nouveau_reg.h" 2662306a36Sopenharmony_ci#include "hw.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci/****************************************************************************\ 2962306a36Sopenharmony_ci* * 3062306a36Sopenharmony_ci* The video arbitration routines calculate some "magic" numbers. Fixes * 3162306a36Sopenharmony_ci* the snow seen when accessing the framebuffer without it. * 3262306a36Sopenharmony_ci* It just works (I hope). * 3362306a36Sopenharmony_ci* * 3462306a36Sopenharmony_ci\****************************************************************************/ 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistruct nv_fifo_info { 3762306a36Sopenharmony_ci int lwm; 3862306a36Sopenharmony_ci int burst; 3962306a36Sopenharmony_ci}; 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistruct nv_sim_state { 4262306a36Sopenharmony_ci int pclk_khz; 4362306a36Sopenharmony_ci int mclk_khz; 4462306a36Sopenharmony_ci int nvclk_khz; 4562306a36Sopenharmony_ci int bpp; 4662306a36Sopenharmony_ci int mem_page_miss; 4762306a36Sopenharmony_ci int mem_latency; 4862306a36Sopenharmony_ci int memory_type; 4962306a36Sopenharmony_ci int memory_width; 5062306a36Sopenharmony_ci int two_heads; 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_cistatic void 5462306a36Sopenharmony_cinv04_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci int pagemiss, cas, bpp; 5762306a36Sopenharmony_ci int nvclks, mclks, crtpagemiss; 5862306a36Sopenharmony_ci int found, mclk_extra, mclk_loop, cbs, m1, p1; 5962306a36Sopenharmony_ci int mclk_freq, pclk_freq, nvclk_freq; 6062306a36Sopenharmony_ci int us_m, us_n, us_p, crtc_drain_rate; 6162306a36Sopenharmony_ci int cpm_us, us_crt, clwm; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci pclk_freq = arb->pclk_khz; 6462306a36Sopenharmony_ci mclk_freq = arb->mclk_khz; 6562306a36Sopenharmony_ci nvclk_freq = arb->nvclk_khz; 6662306a36Sopenharmony_ci pagemiss = arb->mem_page_miss; 6762306a36Sopenharmony_ci cas = arb->mem_latency; 6862306a36Sopenharmony_ci bpp = arb->bpp; 6962306a36Sopenharmony_ci cbs = 128; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci nvclks = 10; 7262306a36Sopenharmony_ci mclks = 13 + cas; 7362306a36Sopenharmony_ci mclk_extra = 3; 7462306a36Sopenharmony_ci found = 0; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci while (!found) { 7762306a36Sopenharmony_ci found = 1; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci mclk_loop = mclks + mclk_extra; 8062306a36Sopenharmony_ci us_m = mclk_loop * 1000 * 1000 / mclk_freq; 8162306a36Sopenharmony_ci us_n = nvclks * 1000 * 1000 / nvclk_freq; 8262306a36Sopenharmony_ci us_p = nvclks * 1000 * 1000 / pclk_freq; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci crtc_drain_rate = pclk_freq * bpp / 8; 8562306a36Sopenharmony_ci crtpagemiss = 2; 8662306a36Sopenharmony_ci crtpagemiss += 1; 8762306a36Sopenharmony_ci cpm_us = crtpagemiss * pagemiss * 1000 * 1000 / mclk_freq; 8862306a36Sopenharmony_ci us_crt = cpm_us + us_m + us_n + us_p; 8962306a36Sopenharmony_ci clwm = us_crt * crtc_drain_rate / (1000 * 1000); 9062306a36Sopenharmony_ci clwm++; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci m1 = clwm + cbs - 512; 9362306a36Sopenharmony_ci p1 = m1 * pclk_freq / mclk_freq; 9462306a36Sopenharmony_ci p1 = p1 * bpp / 8; 9562306a36Sopenharmony_ci if ((p1 < m1 && m1 > 0) || clwm > 519) { 9662306a36Sopenharmony_ci found = !mclk_extra; 9762306a36Sopenharmony_ci mclk_extra--; 9862306a36Sopenharmony_ci } 9962306a36Sopenharmony_ci if (clwm < 384) 10062306a36Sopenharmony_ci clwm = 384; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci fifo->lwm = clwm; 10362306a36Sopenharmony_ci fifo->burst = cbs; 10462306a36Sopenharmony_ci } 10562306a36Sopenharmony_ci} 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic void 10862306a36Sopenharmony_cinv10_calc_arb(struct nv_fifo_info *fifo, struct nv_sim_state *arb) 10962306a36Sopenharmony_ci{ 11062306a36Sopenharmony_ci int fill_rate, drain_rate; 11162306a36Sopenharmony_ci int pclks, nvclks, mclks, xclks; 11262306a36Sopenharmony_ci int pclk_freq, nvclk_freq, mclk_freq; 11362306a36Sopenharmony_ci int fill_lat, extra_lat; 11462306a36Sopenharmony_ci int max_burst_o, max_burst_l; 11562306a36Sopenharmony_ci int fifo_len, min_lwm, max_lwm; 11662306a36Sopenharmony_ci const int burst_lat = 80; /* Maximum allowable latency due 11762306a36Sopenharmony_ci * to the CRTC FIFO burst. (ns) */ 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci pclk_freq = arb->pclk_khz; 12062306a36Sopenharmony_ci nvclk_freq = arb->nvclk_khz; 12162306a36Sopenharmony_ci mclk_freq = arb->mclk_khz; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci fill_rate = mclk_freq * arb->memory_width / 8; /* kB/s */ 12462306a36Sopenharmony_ci drain_rate = pclk_freq * arb->bpp / 8; /* kB/s */ 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci fifo_len = arb->two_heads ? 1536 : 1024; /* B */ 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci /* Fixed FIFO refill latency. */ 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci pclks = 4; /* lwm detect. */ 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci nvclks = 3 /* lwm -> sync. */ 13362306a36Sopenharmony_ci + 2 /* fbi bus cycles (1 req + 1 busy) */ 13462306a36Sopenharmony_ci + 1 /* 2 edge sync. may be very close to edge so 13562306a36Sopenharmony_ci * just put one. */ 13662306a36Sopenharmony_ci + 1 /* fbi_d_rdv_n */ 13762306a36Sopenharmony_ci + 1 /* Fbi_d_rdata */ 13862306a36Sopenharmony_ci + 1; /* crtfifo load */ 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci mclks = 1 /* 2 edge sync. may be very close to edge so 14162306a36Sopenharmony_ci * just put one. */ 14262306a36Sopenharmony_ci + 1 /* arb_hp_req */ 14362306a36Sopenharmony_ci + 5 /* tiling pipeline */ 14462306a36Sopenharmony_ci + 2 /* latency fifo */ 14562306a36Sopenharmony_ci + 2 /* memory request to fbio block */ 14662306a36Sopenharmony_ci + 7; /* data returned from fbio block */ 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci /* Need to accumulate 256 bits for read */ 14962306a36Sopenharmony_ci mclks += (arb->memory_type == 0 ? 2 : 1) 15062306a36Sopenharmony_ci * arb->memory_width / 32; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci fill_lat = mclks * 1000 * 1000 / mclk_freq /* minimum mclk latency */ 15362306a36Sopenharmony_ci + nvclks * 1000 * 1000 / nvclk_freq /* nvclk latency */ 15462306a36Sopenharmony_ci + pclks * 1000 * 1000 / pclk_freq; /* pclk latency */ 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci /* Conditional FIFO refill latency. */ 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci xclks = 2 * arb->mem_page_miss + mclks /* Extra latency due to 15962306a36Sopenharmony_ci * the overlay. */ 16062306a36Sopenharmony_ci + 2 * arb->mem_page_miss /* Extra pagemiss latency. */ 16162306a36Sopenharmony_ci + (arb->bpp == 32 ? 8 : 4); /* Margin of error. */ 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci extra_lat = xclks * 1000 * 1000 / mclk_freq; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci if (arb->two_heads) 16662306a36Sopenharmony_ci /* Account for another CRTC. */ 16762306a36Sopenharmony_ci extra_lat += fill_lat + extra_lat + burst_lat; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* FIFO burst */ 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci /* Max burst not leading to overflows. */ 17262306a36Sopenharmony_ci max_burst_o = (1 + fifo_len - extra_lat * drain_rate / (1000 * 1000)) 17362306a36Sopenharmony_ci * (fill_rate / 1000) / ((fill_rate - drain_rate) / 1000); 17462306a36Sopenharmony_ci fifo->burst = min(max_burst_o, 1024); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci /* Max burst value with an acceptable latency. */ 17762306a36Sopenharmony_ci max_burst_l = burst_lat * fill_rate / (1000 * 1000); 17862306a36Sopenharmony_ci fifo->burst = min(max_burst_l, fifo->burst); 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci fifo->burst = rounddown_pow_of_two(fifo->burst); 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci /* FIFO low watermark */ 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci min_lwm = (fill_lat + extra_lat) * drain_rate / (1000 * 1000) + 1; 18562306a36Sopenharmony_ci max_lwm = fifo_len - fifo->burst 18662306a36Sopenharmony_ci + fill_lat * drain_rate / (1000 * 1000) 18762306a36Sopenharmony_ci + fifo->burst * drain_rate / fill_rate; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci fifo->lwm = min_lwm + 10 * (max_lwm - min_lwm) / 100; /* Empirical. */ 19062306a36Sopenharmony_ci} 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic void 19362306a36Sopenharmony_cinv04_update_arb(struct drm_device *dev, int VClk, int bpp, 19462306a36Sopenharmony_ci int *burst, int *lwm) 19562306a36Sopenharmony_ci{ 19662306a36Sopenharmony_ci struct nouveau_drm *drm = nouveau_drm(dev); 19762306a36Sopenharmony_ci struct nvif_object *device = &nouveau_drm(dev)->client.device.object; 19862306a36Sopenharmony_ci struct nv_fifo_info fifo_data; 19962306a36Sopenharmony_ci struct nv_sim_state sim_data; 20062306a36Sopenharmony_ci int MClk = nouveau_hw_get_clock(dev, PLL_MEMORY); 20162306a36Sopenharmony_ci int NVClk = nouveau_hw_get_clock(dev, PLL_CORE); 20262306a36Sopenharmony_ci uint32_t cfg1 = nvif_rd32(device, NV04_PFB_CFG1); 20362306a36Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(dev->dev); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci sim_data.pclk_khz = VClk; 20662306a36Sopenharmony_ci sim_data.mclk_khz = MClk; 20762306a36Sopenharmony_ci sim_data.nvclk_khz = NVClk; 20862306a36Sopenharmony_ci sim_data.bpp = bpp; 20962306a36Sopenharmony_ci sim_data.two_heads = nv_two_heads(dev); 21062306a36Sopenharmony_ci if ((pdev->device & 0xffff) == 0x01a0 /*CHIPSET_NFORCE*/ || 21162306a36Sopenharmony_ci (pdev->device & 0xffff) == 0x01f0 /*CHIPSET_NFORCE2*/) { 21262306a36Sopenharmony_ci uint32_t type; 21362306a36Sopenharmony_ci int domain = pci_domain_nr(pdev->bus); 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci pci_read_config_dword(pci_get_domain_bus_and_slot(domain, 0, 1), 21662306a36Sopenharmony_ci 0x7c, &type); 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci sim_data.memory_type = (type >> 12) & 1; 21962306a36Sopenharmony_ci sim_data.memory_width = 64; 22062306a36Sopenharmony_ci sim_data.mem_latency = 3; 22162306a36Sopenharmony_ci sim_data.mem_page_miss = 10; 22262306a36Sopenharmony_ci } else { 22362306a36Sopenharmony_ci sim_data.memory_type = nvif_rd32(device, NV04_PFB_CFG0) & 0x1; 22462306a36Sopenharmony_ci sim_data.memory_width = (nvif_rd32(device, NV_PEXTDEV_BOOT_0) & 0x10) ? 128 : 64; 22562306a36Sopenharmony_ci sim_data.mem_latency = cfg1 & 0xf; 22662306a36Sopenharmony_ci sim_data.mem_page_miss = ((cfg1 >> 4) & 0xf) + ((cfg1 >> 31) & 0x1); 22762306a36Sopenharmony_ci } 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci if (drm->client.device.info.family == NV_DEVICE_INFO_V0_TNT) 23062306a36Sopenharmony_ci nv04_calc_arb(&fifo_data, &sim_data); 23162306a36Sopenharmony_ci else 23262306a36Sopenharmony_ci nv10_calc_arb(&fifo_data, &sim_data); 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_ci *burst = ilog2(fifo_data.burst >> 4); 23562306a36Sopenharmony_ci *lwm = fifo_data.lwm >> 3; 23662306a36Sopenharmony_ci} 23762306a36Sopenharmony_ci 23862306a36Sopenharmony_cistatic void 23962306a36Sopenharmony_cinv20_update_arb(int *burst, int *lwm) 24062306a36Sopenharmony_ci{ 24162306a36Sopenharmony_ci unsigned int fifo_size, burst_size, graphics_lwm; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci fifo_size = 2048; 24462306a36Sopenharmony_ci burst_size = 512; 24562306a36Sopenharmony_ci graphics_lwm = fifo_size - burst_size; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci *burst = ilog2(burst_size >> 5); 24862306a36Sopenharmony_ci *lwm = graphics_lwm >> 3; 24962306a36Sopenharmony_ci} 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_civoid 25262306a36Sopenharmony_cinouveau_calc_arb(struct drm_device *dev, int vclk, int bpp, int *burst, int *lwm) 25362306a36Sopenharmony_ci{ 25462306a36Sopenharmony_ci struct nouveau_drm *drm = nouveau_drm(dev); 25562306a36Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(dev->dev); 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci if (drm->client.device.info.family < NV_DEVICE_INFO_V0_KELVIN) 25862306a36Sopenharmony_ci nv04_update_arb(dev, vclk, bpp, burst, lwm); 25962306a36Sopenharmony_ci else if ((pdev->device & 0xfff0) == 0x0240 /*CHIPSET_C51*/ || 26062306a36Sopenharmony_ci (pdev->device & 0xfff0) == 0x03d0 /*CHIPSET_C512*/) { 26162306a36Sopenharmony_ci *burst = 128; 26262306a36Sopenharmony_ci *lwm = 0x0480; 26362306a36Sopenharmony_ci } else 26462306a36Sopenharmony_ci nv20_update_arb(burst, lwm); 26562306a36Sopenharmony_ci} 266