162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/* Copyright (c) 2018 The Linux Foundation. All rights reserved. */
362306a36Sopenharmony_ci
462306a36Sopenharmony_ci#include "a2xx_gpu.h"
562306a36Sopenharmony_ci#include "msm_gem.h"
662306a36Sopenharmony_ci#include "msm_mmu.h"
762306a36Sopenharmony_ci
862306a36Sopenharmony_ciextern bool hang_debug;
962306a36Sopenharmony_ci
1062306a36Sopenharmony_cistatic void a2xx_dump(struct msm_gpu *gpu);
1162306a36Sopenharmony_cistatic bool a2xx_idle(struct msm_gpu *gpu);
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_cistatic void a2xx_submit(struct msm_gpu *gpu, struct msm_gem_submit *submit)
1462306a36Sopenharmony_ci{
1562306a36Sopenharmony_ci	struct msm_ringbuffer *ring = submit->ring;
1662306a36Sopenharmony_ci	unsigned int i;
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci	for (i = 0; i < submit->nr_cmds; i++) {
1962306a36Sopenharmony_ci		switch (submit->cmd[i].type) {
2062306a36Sopenharmony_ci		case MSM_SUBMIT_CMD_IB_TARGET_BUF:
2162306a36Sopenharmony_ci			/* ignore IB-targets */
2262306a36Sopenharmony_ci			break;
2362306a36Sopenharmony_ci		case MSM_SUBMIT_CMD_CTX_RESTORE_BUF:
2462306a36Sopenharmony_ci			/* ignore if there has not been a ctx switch: */
2562306a36Sopenharmony_ci			if (gpu->cur_ctx_seqno == submit->queue->ctx->seqno)
2662306a36Sopenharmony_ci				break;
2762306a36Sopenharmony_ci			fallthrough;
2862306a36Sopenharmony_ci		case MSM_SUBMIT_CMD_BUF:
2962306a36Sopenharmony_ci			OUT_PKT3(ring, CP_INDIRECT_BUFFER_PFD, 2);
3062306a36Sopenharmony_ci			OUT_RING(ring, lower_32_bits(submit->cmd[i].iova));
3162306a36Sopenharmony_ci			OUT_RING(ring, submit->cmd[i].size);
3262306a36Sopenharmony_ci			OUT_PKT2(ring);
3362306a36Sopenharmony_ci			break;
3462306a36Sopenharmony_ci		}
3562306a36Sopenharmony_ci	}
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci	OUT_PKT0(ring, REG_AXXX_CP_SCRATCH_REG2, 1);
3862306a36Sopenharmony_ci	OUT_RING(ring, submit->seqno);
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci	/* wait for idle before cache flush/interrupt */
4162306a36Sopenharmony_ci	OUT_PKT3(ring, CP_WAIT_FOR_IDLE, 1);
4262306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	OUT_PKT3(ring, CP_EVENT_WRITE, 3);
4562306a36Sopenharmony_ci	OUT_RING(ring, CACHE_FLUSH_TS);
4662306a36Sopenharmony_ci	OUT_RING(ring, rbmemptr(ring, fence));
4762306a36Sopenharmony_ci	OUT_RING(ring, submit->seqno);
4862306a36Sopenharmony_ci	OUT_PKT3(ring, CP_INTERRUPT, 1);
4962306a36Sopenharmony_ci	OUT_RING(ring, 0x80000000);
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci	adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR);
5262306a36Sopenharmony_ci}
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cistatic bool a2xx_me_init(struct msm_gpu *gpu)
5562306a36Sopenharmony_ci{
5662306a36Sopenharmony_ci	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
5762306a36Sopenharmony_ci	struct a2xx_gpu *a2xx_gpu = to_a2xx_gpu(adreno_gpu);
5862306a36Sopenharmony_ci	struct msm_ringbuffer *ring = gpu->rb[0];
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci	OUT_PKT3(ring, CP_ME_INIT, 18);
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci	/* All fields present (bits 9:0) */
6362306a36Sopenharmony_ci	OUT_RING(ring, 0x000003ff);
6462306a36Sopenharmony_ci	/* Disable/Enable Real-Time Stream processing (present but ignored) */
6562306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
6662306a36Sopenharmony_ci	/* Enable (2D <-> 3D) implicit synchronization (present but ignored) */
6762306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_RB_SURFACE_INFO - 0x2000);
7062306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_PA_SC_WINDOW_OFFSET - 0x2000);
7162306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_VGT_MAX_VTX_INDX - 0x2000);
7262306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_SQ_PROGRAM_CNTL - 0x2000);
7362306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_RB_DEPTHCONTROL - 0x2000);
7462306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_PA_SU_POINT_SIZE - 0x2000);
7562306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_PA_SC_LINE_CNTL - 0x2000);
7662306a36Sopenharmony_ci	OUT_RING(ring, REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE - 0x2000);
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci	/* Vertex and Pixel Shader Start Addresses in instructions
7962306a36Sopenharmony_ci	 * (3 DWORDS per instruction) */
8062306a36Sopenharmony_ci	OUT_RING(ring, 0x80000180);
8162306a36Sopenharmony_ci	/* Maximum Contexts */
8262306a36Sopenharmony_ci	OUT_RING(ring, 0x00000001);
8362306a36Sopenharmony_ci	/* Write Confirm Interval and The CP will wait the
8462306a36Sopenharmony_ci	 * wait_interval * 16 clocks between polling  */
8562306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
8662306a36Sopenharmony_ci	/* NQ and External Memory Swap */
8762306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
8862306a36Sopenharmony_ci	/* protected mode error checking (0x1f2 is REG_AXXX_CP_INT_CNTL) */
8962306a36Sopenharmony_ci	if (a2xx_gpu->protection_disabled)
9062306a36Sopenharmony_ci		OUT_RING(ring, 0x00000000);
9162306a36Sopenharmony_ci	else
9262306a36Sopenharmony_ci		OUT_RING(ring, 0x200001f2);
9362306a36Sopenharmony_ci	/* Disable header dumping and Header dump address */
9462306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
9562306a36Sopenharmony_ci	/* Header dump size */
9662306a36Sopenharmony_ci	OUT_RING(ring, 0x00000000);
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci	if (!a2xx_gpu->protection_disabled) {
9962306a36Sopenharmony_ci		/* enable protected mode */
10062306a36Sopenharmony_ci		OUT_PKT3(ring, CP_SET_PROTECTED_MODE, 1);
10162306a36Sopenharmony_ci		OUT_RING(ring, 1);
10262306a36Sopenharmony_ci	}
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci	adreno_flush(gpu, ring, REG_AXXX_CP_RB_WPTR);
10562306a36Sopenharmony_ci	return a2xx_idle(gpu);
10662306a36Sopenharmony_ci}
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_cistatic int a2xx_hw_init(struct msm_gpu *gpu)
10962306a36Sopenharmony_ci{
11062306a36Sopenharmony_ci	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
11162306a36Sopenharmony_ci	struct a2xx_gpu *a2xx_gpu = to_a2xx_gpu(adreno_gpu);
11262306a36Sopenharmony_ci	dma_addr_t pt_base, tran_error;
11362306a36Sopenharmony_ci	uint32_t *ptr, len;
11462306a36Sopenharmony_ci	int i, ret;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	msm_gpummu_params(gpu->aspace->mmu, &pt_base, &tran_error);
11762306a36Sopenharmony_ci
11862306a36Sopenharmony_ci	DBG("%s", gpu->name);
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	/* halt ME to avoid ucode upload issues on a20x */
12162306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_ME_CNTL, AXXX_CP_ME_CNTL_HALT);
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE1, 0xfffffffe);
12462306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE2, 0xffffffff);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	/* note: kgsl uses 0x00000001 after first reset on a22x */
12762306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 0xffffffff);
12862306a36Sopenharmony_ci	msleep(30);
12962306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 0x00000000);
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci	if (adreno_is_a225(adreno_gpu))
13262306a36Sopenharmony_ci		gpu_write(gpu, REG_A2XX_SQ_FLOW_CONTROL, 0x18000000);
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci	/* note: kgsl uses 0x0000ffff for a20x */
13562306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_CNTL, 0x00004442);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	/* MPU: physical range */
13862306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_MPU_BASE, 0x00000000);
13962306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_MPU_END, 0xfffff000);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_CONFIG, A2XX_MH_MMU_CONFIG_MMU_ENABLE |
14262306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14362306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14462306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14562306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14662306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14762306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14862306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
14962306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
15062306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
15162306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(BEH_TRAN_RNG) |
15262306a36Sopenharmony_ci		A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(BEH_TRAN_RNG));
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	/* same as parameters in adreno_gpu */
15562306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_VA_RANGE, SZ_16M |
15662306a36Sopenharmony_ci		A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS(0xfff));
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_PT_BASE, pt_base);
15962306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_TRAN_ERROR, tran_error);
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_MMU_INVALIDATE,
16262306a36Sopenharmony_ci		A2XX_MH_MMU_INVALIDATE_INVALIDATE_ALL |
16362306a36Sopenharmony_ci		A2XX_MH_MMU_INVALIDATE_INVALIDATE_TC);
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_ARBITER_CONFIG,
16662306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(16) |
16762306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE |
16862306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE |
16962306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(1) |
17062306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE |
17162306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE |
17262306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE |
17362306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(8) |
17462306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE |
17562306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE |
17662306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE |
17762306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE |
17862306a36Sopenharmony_ci		A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE);
17962306a36Sopenharmony_ci	if (!adreno_is_a20x(adreno_gpu))
18062306a36Sopenharmony_ci		gpu_write(gpu, REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG1, 0x00032f07);
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_SQ_VS_PROGRAM, 0x00000000);
18362306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_SQ_PS_PROGRAM, 0x00000000);
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE1, 0); /* 0x200 for msm8960? */
18662306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_PM_OVERRIDE2, 0); /* 0x80/0x1a0 for a22x? */
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	/* note: gsl doesn't set this */
18962306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_DEBUG, 0x00080000);
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_INT_CNTL,
19262306a36Sopenharmony_ci		A2XX_RBBM_INT_CNTL_RDERR_INT_MASK);
19362306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_INT_CNTL,
19462306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_T0_PACKET_IN_IB_MASK |
19562306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_OPCODE_ERROR_MASK |
19662306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_PROTECTED_MODE_ERROR_MASK |
19762306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_RESERVED_BIT_ERROR_MASK |
19862306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_IB_ERROR_MASK |
19962306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_IB1_INT_MASK |
20062306a36Sopenharmony_ci		AXXX_CP_INT_CNTL_RB_INT_MASK);
20162306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_SQ_INT_CNTL, 0);
20262306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_MH_INTERRUPT_MASK,
20362306a36Sopenharmony_ci		A2XX_MH_INTERRUPT_MASK_AXI_READ_ERROR |
20462306a36Sopenharmony_ci		A2XX_MH_INTERRUPT_MASK_AXI_WRITE_ERROR |
20562306a36Sopenharmony_ci		A2XX_MH_INTERRUPT_MASK_MMU_PAGE_FAULT);
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	for (i = 3; i <= 5; i++)
20862306a36Sopenharmony_ci		if ((SZ_16K << i) == adreno_gpu->info->gmem)
20962306a36Sopenharmony_ci			break;
21062306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RB_EDRAM_INFO, i);
21162306a36Sopenharmony_ci
21262306a36Sopenharmony_ci	ret = adreno_hw_init(gpu);
21362306a36Sopenharmony_ci	if (ret)
21462306a36Sopenharmony_ci		return ret;
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_RB_CNTL,
21762306a36Sopenharmony_ci		MSM_GPU_RB_CNTL_DEFAULT | AXXX_CP_RB_CNTL_NO_UPDATE);
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_RB_BASE, lower_32_bits(gpu->rb[0]->iova));
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	/* NOTE: PM4/micro-engine firmware registers look to be the same
22262306a36Sopenharmony_ci	 * for a2xx and a3xx.. we could possibly push that part down to
22362306a36Sopenharmony_ci	 * adreno_gpu base class.  Or push both PM4 and PFP but
22462306a36Sopenharmony_ci	 * parameterize the pfp ucode addr/data registers..
22562306a36Sopenharmony_ci	 */
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	/* Load PM4: */
22862306a36Sopenharmony_ci	ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PM4]->data);
22962306a36Sopenharmony_ci	len = adreno_gpu->fw[ADRENO_FW_PM4]->size / 4;
23062306a36Sopenharmony_ci	DBG("loading PM4 ucode version: %x", ptr[1]);
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci	/*
23362306a36Sopenharmony_ci	 * New firmware files seem to have GPU and firmware version in this
23462306a36Sopenharmony_ci	 * word (0x20xxxx for A200, 0x220xxx for A220, 0x225xxx for A225).
23562306a36Sopenharmony_ci	 * Older firmware files, which lack protection support, have 0 instead.
23662306a36Sopenharmony_ci	 */
23762306a36Sopenharmony_ci	if (ptr[1] == 0) {
23862306a36Sopenharmony_ci		dev_warn(gpu->dev->dev,
23962306a36Sopenharmony_ci			 "Legacy firmware detected, disabling protection support\n");
24062306a36Sopenharmony_ci		a2xx_gpu->protection_disabled = true;
24162306a36Sopenharmony_ci	}
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_DEBUG,
24462306a36Sopenharmony_ci			AXXX_CP_DEBUG_MIU_128BIT_WRITE_ENABLE);
24562306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_ME_RAM_WADDR, 0);
24662306a36Sopenharmony_ci	for (i = 1; i < len; i++)
24762306a36Sopenharmony_ci		gpu_write(gpu, REG_AXXX_CP_ME_RAM_DATA, ptr[i]);
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_ci	/* Load PFP: */
25062306a36Sopenharmony_ci	ptr = (uint32_t *)(adreno_gpu->fw[ADRENO_FW_PFP]->data);
25162306a36Sopenharmony_ci	len = adreno_gpu->fw[ADRENO_FW_PFP]->size / 4;
25262306a36Sopenharmony_ci	DBG("loading PFP ucode version: %x", ptr[5]);
25362306a36Sopenharmony_ci
25462306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_CP_PFP_UCODE_ADDR, 0);
25562306a36Sopenharmony_ci	for (i = 1; i < len; i++)
25662306a36Sopenharmony_ci		gpu_write(gpu, REG_A2XX_CP_PFP_UCODE_DATA, ptr[i]);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_QUEUE_THRESHOLDS, 0x000C0804);
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci	/* clear ME_HALT to start micro engine */
26162306a36Sopenharmony_ci	gpu_write(gpu, REG_AXXX_CP_ME_CNTL, 0);
26262306a36Sopenharmony_ci
26362306a36Sopenharmony_ci	return a2xx_me_init(gpu) ? 0 : -EINVAL;
26462306a36Sopenharmony_ci}
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_cistatic void a2xx_recover(struct msm_gpu *gpu)
26762306a36Sopenharmony_ci{
26862306a36Sopenharmony_ci	int i;
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	adreno_dump_info(gpu);
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci	for (i = 0; i < 8; i++) {
27362306a36Sopenharmony_ci		printk("CP_SCRATCH_REG%d: %u\n", i,
27462306a36Sopenharmony_ci			gpu_read(gpu, REG_AXXX_CP_SCRATCH_REG0 + i));
27562306a36Sopenharmony_ci	}
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	/* dump registers before resetting gpu, if enabled: */
27862306a36Sopenharmony_ci	if (hang_debug)
27962306a36Sopenharmony_ci		a2xx_dump(gpu);
28062306a36Sopenharmony_ci
28162306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 1);
28262306a36Sopenharmony_ci	gpu_read(gpu, REG_A2XX_RBBM_SOFT_RESET);
28362306a36Sopenharmony_ci	gpu_write(gpu, REG_A2XX_RBBM_SOFT_RESET, 0);
28462306a36Sopenharmony_ci	adreno_recover(gpu);
28562306a36Sopenharmony_ci}
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_cistatic void a2xx_destroy(struct msm_gpu *gpu)
28862306a36Sopenharmony_ci{
28962306a36Sopenharmony_ci	struct adreno_gpu *adreno_gpu = to_adreno_gpu(gpu);
29062306a36Sopenharmony_ci	struct a2xx_gpu *a2xx_gpu = to_a2xx_gpu(adreno_gpu);
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	DBG("%s", gpu->name);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	adreno_gpu_cleanup(adreno_gpu);
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	kfree(a2xx_gpu);
29762306a36Sopenharmony_ci}
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_cistatic bool a2xx_idle(struct msm_gpu *gpu)
30062306a36Sopenharmony_ci{
30162306a36Sopenharmony_ci	/* wait for ringbuffer to drain: */
30262306a36Sopenharmony_ci	if (!adreno_idle(gpu, gpu->rb[0]))
30362306a36Sopenharmony_ci		return false;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	/* then wait for GPU to finish: */
30662306a36Sopenharmony_ci	if (spin_until(!(gpu_read(gpu, REG_A2XX_RBBM_STATUS) &
30762306a36Sopenharmony_ci			A2XX_RBBM_STATUS_GUI_ACTIVE))) {
30862306a36Sopenharmony_ci		DRM_ERROR("%s: timeout waiting for GPU to idle!\n", gpu->name);
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci		/* TODO maybe we need to reset GPU here to recover from hang? */
31162306a36Sopenharmony_ci		return false;
31262306a36Sopenharmony_ci	}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	return true;
31562306a36Sopenharmony_ci}
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic irqreturn_t a2xx_irq(struct msm_gpu *gpu)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	uint32_t mstatus, status;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	mstatus = gpu_read(gpu, REG_A2XX_MASTER_INT_SIGNAL);
32262306a36Sopenharmony_ci
32362306a36Sopenharmony_ci	if (mstatus & A2XX_MASTER_INT_SIGNAL_MH_INT_STAT) {
32462306a36Sopenharmony_ci		status = gpu_read(gpu, REG_A2XX_MH_INTERRUPT_STATUS);
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci		dev_warn(gpu->dev->dev, "MH_INT: %08X\n", status);
32762306a36Sopenharmony_ci		dev_warn(gpu->dev->dev, "MMU_PAGE_FAULT: %08X\n",
32862306a36Sopenharmony_ci			gpu_read(gpu, REG_A2XX_MH_MMU_PAGE_FAULT));
32962306a36Sopenharmony_ci
33062306a36Sopenharmony_ci		gpu_write(gpu, REG_A2XX_MH_INTERRUPT_CLEAR, status);
33162306a36Sopenharmony_ci	}
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	if (mstatus & A2XX_MASTER_INT_SIGNAL_CP_INT_STAT) {
33462306a36Sopenharmony_ci		status = gpu_read(gpu, REG_AXXX_CP_INT_STATUS);
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci		/* only RB_INT is expected */
33762306a36Sopenharmony_ci		if (status & ~AXXX_CP_INT_CNTL_RB_INT_MASK)
33862306a36Sopenharmony_ci			dev_warn(gpu->dev->dev, "CP_INT: %08X\n", status);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci		gpu_write(gpu, REG_AXXX_CP_INT_ACK, status);
34162306a36Sopenharmony_ci	}
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	if (mstatus & A2XX_MASTER_INT_SIGNAL_RBBM_INT_STAT) {
34462306a36Sopenharmony_ci		status = gpu_read(gpu, REG_A2XX_RBBM_INT_STATUS);
34562306a36Sopenharmony_ci
34662306a36Sopenharmony_ci		dev_warn(gpu->dev->dev, "RBBM_INT: %08X\n", status);
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci		gpu_write(gpu, REG_A2XX_RBBM_INT_ACK, status);
34962306a36Sopenharmony_ci	}
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	msm_gpu_retire(gpu);
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	return IRQ_HANDLED;
35462306a36Sopenharmony_ci}
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic const unsigned int a200_registers[] = {
35762306a36Sopenharmony_ci	0x0000, 0x0002, 0x0004, 0x000B, 0x003B, 0x003D, 0x0040, 0x0044,
35862306a36Sopenharmony_ci	0x0046, 0x0047, 0x01C0, 0x01C1, 0x01C3, 0x01C8, 0x01D5, 0x01D9,
35962306a36Sopenharmony_ci	0x01DC, 0x01DD, 0x01EA, 0x01EA, 0x01EE, 0x01F3, 0x01F6, 0x01F7,
36062306a36Sopenharmony_ci	0x01FC, 0x01FF, 0x0391, 0x0392, 0x039B, 0x039E, 0x03B2, 0x03B5,
36162306a36Sopenharmony_ci	0x03B7, 0x03B7, 0x03F8, 0x03FB, 0x0440, 0x0440, 0x0443, 0x0444,
36262306a36Sopenharmony_ci	0x044B, 0x044B, 0x044D, 0x044F, 0x0452, 0x0452, 0x0454, 0x045B,
36362306a36Sopenharmony_ci	0x047F, 0x047F, 0x0578, 0x0587, 0x05C9, 0x05C9, 0x05D0, 0x05D0,
36462306a36Sopenharmony_ci	0x0601, 0x0604, 0x0606, 0x0609, 0x060B, 0x060E, 0x0613, 0x0614,
36562306a36Sopenharmony_ci	0x0A29, 0x0A2B, 0x0A2F, 0x0A31, 0x0A40, 0x0A43, 0x0A45, 0x0A45,
36662306a36Sopenharmony_ci	0x0A4E, 0x0A4F, 0x0C2C, 0x0C2C, 0x0C30, 0x0C30, 0x0C38, 0x0C3C,
36762306a36Sopenharmony_ci	0x0C40, 0x0C40, 0x0C44, 0x0C44, 0x0C80, 0x0C86, 0x0C88, 0x0C94,
36862306a36Sopenharmony_ci	0x0C99, 0x0C9A, 0x0CA4, 0x0CA5, 0x0D00, 0x0D03, 0x0D06, 0x0D06,
36962306a36Sopenharmony_ci	0x0D08, 0x0D0B, 0x0D34, 0x0D35, 0x0DAE, 0x0DC1, 0x0DC8, 0x0DD4,
37062306a36Sopenharmony_ci	0x0DD8, 0x0DD9, 0x0E00, 0x0E00, 0x0E02, 0x0E04, 0x0E17, 0x0E1E,
37162306a36Sopenharmony_ci	0x0EC0, 0x0EC9, 0x0ECB, 0x0ECC, 0x0ED0, 0x0ED0, 0x0ED4, 0x0ED7,
37262306a36Sopenharmony_ci	0x0EE0, 0x0EE2, 0x0F01, 0x0F02, 0x0F0C, 0x0F0C, 0x0F0E, 0x0F12,
37362306a36Sopenharmony_ci	0x0F26, 0x0F2A, 0x0F2C, 0x0F2C, 0x2000, 0x2002, 0x2006, 0x200F,
37462306a36Sopenharmony_ci	0x2080, 0x2082, 0x2100, 0x2109, 0x210C, 0x2114, 0x2180, 0x2184,
37562306a36Sopenharmony_ci	0x21F5, 0x21F7, 0x2200, 0x2208, 0x2280, 0x2283, 0x2293, 0x2294,
37662306a36Sopenharmony_ci	0x2300, 0x2308, 0x2312, 0x2312, 0x2316, 0x231D, 0x2324, 0x2326,
37762306a36Sopenharmony_ci	0x2380, 0x2383, 0x2400, 0x2402, 0x2406, 0x240F, 0x2480, 0x2482,
37862306a36Sopenharmony_ci	0x2500, 0x2509, 0x250C, 0x2514, 0x2580, 0x2584, 0x25F5, 0x25F7,
37962306a36Sopenharmony_ci	0x2600, 0x2608, 0x2680, 0x2683, 0x2693, 0x2694, 0x2700, 0x2708,
38062306a36Sopenharmony_ci	0x2712, 0x2712, 0x2716, 0x271D, 0x2724, 0x2726, 0x2780, 0x2783,
38162306a36Sopenharmony_ci	0x4000, 0x4003, 0x4800, 0x4805, 0x4900, 0x4900, 0x4908, 0x4908,
38262306a36Sopenharmony_ci	~0   /* sentinel */
38362306a36Sopenharmony_ci};
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_cistatic const unsigned int a220_registers[] = {
38662306a36Sopenharmony_ci	0x0000, 0x0002, 0x0004, 0x000B, 0x003B, 0x003D, 0x0040, 0x0044,
38762306a36Sopenharmony_ci	0x0046, 0x0047, 0x01C0, 0x01C1, 0x01C3, 0x01C8, 0x01D5, 0x01D9,
38862306a36Sopenharmony_ci	0x01DC, 0x01DD, 0x01EA, 0x01EA, 0x01EE, 0x01F3, 0x01F6, 0x01F7,
38962306a36Sopenharmony_ci	0x01FC, 0x01FF, 0x0391, 0x0392, 0x039B, 0x039E, 0x03B2, 0x03B5,
39062306a36Sopenharmony_ci	0x03B7, 0x03B7, 0x03F8, 0x03FB, 0x0440, 0x0440, 0x0443, 0x0444,
39162306a36Sopenharmony_ci	0x044B, 0x044B, 0x044D, 0x044F, 0x0452, 0x0452, 0x0454, 0x045B,
39262306a36Sopenharmony_ci	0x047F, 0x047F, 0x0578, 0x0587, 0x05C9, 0x05C9, 0x05D0, 0x05D0,
39362306a36Sopenharmony_ci	0x0601, 0x0604, 0x0606, 0x0609, 0x060B, 0x060E, 0x0613, 0x0614,
39462306a36Sopenharmony_ci	0x0A29, 0x0A2B, 0x0A2F, 0x0A31, 0x0A40, 0x0A40, 0x0A42, 0x0A43,
39562306a36Sopenharmony_ci	0x0A45, 0x0A45, 0x0A4E, 0x0A4F, 0x0C30, 0x0C30, 0x0C38, 0x0C39,
39662306a36Sopenharmony_ci	0x0C3C, 0x0C3C, 0x0C80, 0x0C81, 0x0C88, 0x0C93, 0x0D00, 0x0D03,
39762306a36Sopenharmony_ci	0x0D05, 0x0D06, 0x0D08, 0x0D0B, 0x0D34, 0x0D35, 0x0DAE, 0x0DC1,
39862306a36Sopenharmony_ci	0x0DC8, 0x0DD4, 0x0DD8, 0x0DD9, 0x0E00, 0x0E00, 0x0E02, 0x0E04,
39962306a36Sopenharmony_ci	0x0E17, 0x0E1E, 0x0EC0, 0x0EC9, 0x0ECB, 0x0ECC, 0x0ED0, 0x0ED0,
40062306a36Sopenharmony_ci	0x0ED4, 0x0ED7, 0x0EE0, 0x0EE2, 0x0F01, 0x0F02, 0x2000, 0x2002,
40162306a36Sopenharmony_ci	0x2006, 0x200F, 0x2080, 0x2082, 0x2100, 0x2102, 0x2104, 0x2109,
40262306a36Sopenharmony_ci	0x210C, 0x2114, 0x2180, 0x2184, 0x21F5, 0x21F7, 0x2200, 0x2202,
40362306a36Sopenharmony_ci	0x2204, 0x2204, 0x2208, 0x2208, 0x2280, 0x2282, 0x2294, 0x2294,
40462306a36Sopenharmony_ci	0x2300, 0x2308, 0x2309, 0x230A, 0x2312, 0x2312, 0x2316, 0x2316,
40562306a36Sopenharmony_ci	0x2318, 0x231D, 0x2324, 0x2326, 0x2380, 0x2383, 0x2400, 0x2402,
40662306a36Sopenharmony_ci	0x2406, 0x240F, 0x2480, 0x2482, 0x2500, 0x2502, 0x2504, 0x2509,
40762306a36Sopenharmony_ci	0x250C, 0x2514, 0x2580, 0x2584, 0x25F5, 0x25F7, 0x2600, 0x2602,
40862306a36Sopenharmony_ci	0x2604, 0x2606, 0x2608, 0x2608, 0x2680, 0x2682, 0x2694, 0x2694,
40962306a36Sopenharmony_ci	0x2700, 0x2708, 0x2712, 0x2712, 0x2716, 0x2716, 0x2718, 0x271D,
41062306a36Sopenharmony_ci	0x2724, 0x2726, 0x2780, 0x2783, 0x4000, 0x4003, 0x4800, 0x4805,
41162306a36Sopenharmony_ci	0x4900, 0x4900, 0x4908, 0x4908,
41262306a36Sopenharmony_ci	~0   /* sentinel */
41362306a36Sopenharmony_ci};
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_cistatic const unsigned int a225_registers[] = {
41662306a36Sopenharmony_ci	0x0000, 0x0002, 0x0004, 0x000B, 0x003B, 0x003D, 0x0040, 0x0044,
41762306a36Sopenharmony_ci	0x0046, 0x0047, 0x013C, 0x013C, 0x0140, 0x014F, 0x01C0, 0x01C1,
41862306a36Sopenharmony_ci	0x01C3, 0x01C8, 0x01D5, 0x01D9, 0x01DC, 0x01DD, 0x01EA, 0x01EA,
41962306a36Sopenharmony_ci	0x01EE, 0x01F3, 0x01F6, 0x01F7, 0x01FC, 0x01FF, 0x0391, 0x0392,
42062306a36Sopenharmony_ci	0x039B, 0x039E, 0x03B2, 0x03B5, 0x03B7, 0x03B7, 0x03F8, 0x03FB,
42162306a36Sopenharmony_ci	0x0440, 0x0440, 0x0443, 0x0444, 0x044B, 0x044B, 0x044D, 0x044F,
42262306a36Sopenharmony_ci	0x0452, 0x0452, 0x0454, 0x045B, 0x047F, 0x047F, 0x0578, 0x0587,
42362306a36Sopenharmony_ci	0x05C9, 0x05C9, 0x05D0, 0x05D0, 0x0601, 0x0604, 0x0606, 0x0609,
42462306a36Sopenharmony_ci	0x060B, 0x060E, 0x0613, 0x0614, 0x0A29, 0x0A2B, 0x0A2F, 0x0A31,
42562306a36Sopenharmony_ci	0x0A40, 0x0A40, 0x0A42, 0x0A43, 0x0A45, 0x0A45, 0x0A4E, 0x0A4F,
42662306a36Sopenharmony_ci	0x0C01, 0x0C1D, 0x0C30, 0x0C30, 0x0C38, 0x0C39, 0x0C3C, 0x0C3C,
42762306a36Sopenharmony_ci	0x0C80, 0x0C81, 0x0C88, 0x0C93, 0x0D00, 0x0D03, 0x0D05, 0x0D06,
42862306a36Sopenharmony_ci	0x0D08, 0x0D0B, 0x0D34, 0x0D35, 0x0DAE, 0x0DC1, 0x0DC8, 0x0DD4,
42962306a36Sopenharmony_ci	0x0DD8, 0x0DD9, 0x0E00, 0x0E00, 0x0E02, 0x0E04, 0x0E17, 0x0E1E,
43062306a36Sopenharmony_ci	0x0EC0, 0x0EC9, 0x0ECB, 0x0ECC, 0x0ED0, 0x0ED0, 0x0ED4, 0x0ED7,
43162306a36Sopenharmony_ci	0x0EE0, 0x0EE2, 0x0F01, 0x0F02, 0x2000, 0x200F, 0x2080, 0x2082,
43262306a36Sopenharmony_ci	0x2100, 0x2109, 0x210C, 0x2114, 0x2180, 0x2184, 0x21F5, 0x21F7,
43362306a36Sopenharmony_ci	0x2200, 0x2202, 0x2204, 0x2206, 0x2208, 0x2210, 0x2220, 0x2222,
43462306a36Sopenharmony_ci	0x2280, 0x2282, 0x2294, 0x2294, 0x2297, 0x2297, 0x2300, 0x230A,
43562306a36Sopenharmony_ci	0x2312, 0x2312, 0x2315, 0x2316, 0x2318, 0x231D, 0x2324, 0x2326,
43662306a36Sopenharmony_ci	0x2340, 0x2357, 0x2360, 0x2360, 0x2380, 0x2383, 0x2400, 0x240F,
43762306a36Sopenharmony_ci	0x2480, 0x2482, 0x2500, 0x2509, 0x250C, 0x2514, 0x2580, 0x2584,
43862306a36Sopenharmony_ci	0x25F5, 0x25F7, 0x2600, 0x2602, 0x2604, 0x2606, 0x2608, 0x2610,
43962306a36Sopenharmony_ci	0x2620, 0x2622, 0x2680, 0x2682, 0x2694, 0x2694, 0x2697, 0x2697,
44062306a36Sopenharmony_ci	0x2700, 0x270A, 0x2712, 0x2712, 0x2715, 0x2716, 0x2718, 0x271D,
44162306a36Sopenharmony_ci	0x2724, 0x2726, 0x2740, 0x2757, 0x2760, 0x2760, 0x2780, 0x2783,
44262306a36Sopenharmony_ci	0x4000, 0x4003, 0x4800, 0x4806, 0x4808, 0x4808, 0x4900, 0x4900,
44362306a36Sopenharmony_ci	0x4908, 0x4908,
44462306a36Sopenharmony_ci	~0   /* sentinel */
44562306a36Sopenharmony_ci};
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci/* would be nice to not have to duplicate the _show() stuff with printk(): */
44862306a36Sopenharmony_cistatic void a2xx_dump(struct msm_gpu *gpu)
44962306a36Sopenharmony_ci{
45062306a36Sopenharmony_ci	printk("status:   %08x\n",
45162306a36Sopenharmony_ci			gpu_read(gpu, REG_A2XX_RBBM_STATUS));
45262306a36Sopenharmony_ci	adreno_dump(gpu);
45362306a36Sopenharmony_ci}
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_cistatic struct msm_gpu_state *a2xx_gpu_state_get(struct msm_gpu *gpu)
45662306a36Sopenharmony_ci{
45762306a36Sopenharmony_ci	struct msm_gpu_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_ci	if (!state)
46062306a36Sopenharmony_ci		return ERR_PTR(-ENOMEM);
46162306a36Sopenharmony_ci
46262306a36Sopenharmony_ci	adreno_gpu_state_get(gpu, state);
46362306a36Sopenharmony_ci
46462306a36Sopenharmony_ci	state->rbbm_status = gpu_read(gpu, REG_A2XX_RBBM_STATUS);
46562306a36Sopenharmony_ci
46662306a36Sopenharmony_ci	return state;
46762306a36Sopenharmony_ci}
46862306a36Sopenharmony_ci
46962306a36Sopenharmony_cistatic struct msm_gem_address_space *
47062306a36Sopenharmony_cia2xx_create_address_space(struct msm_gpu *gpu, struct platform_device *pdev)
47162306a36Sopenharmony_ci{
47262306a36Sopenharmony_ci	struct msm_mmu *mmu = msm_gpummu_new(&pdev->dev, gpu);
47362306a36Sopenharmony_ci	struct msm_gem_address_space *aspace;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci	aspace = msm_gem_address_space_create(mmu, "gpu", SZ_16M,
47662306a36Sopenharmony_ci		0xfff * SZ_64K);
47762306a36Sopenharmony_ci
47862306a36Sopenharmony_ci	if (IS_ERR(aspace) && !IS_ERR(mmu))
47962306a36Sopenharmony_ci		mmu->funcs->destroy(mmu);
48062306a36Sopenharmony_ci
48162306a36Sopenharmony_ci	return aspace;
48262306a36Sopenharmony_ci}
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_cistatic u32 a2xx_get_rptr(struct msm_gpu *gpu, struct msm_ringbuffer *ring)
48562306a36Sopenharmony_ci{
48662306a36Sopenharmony_ci	ring->memptrs->rptr = gpu_read(gpu, REG_AXXX_CP_RB_RPTR);
48762306a36Sopenharmony_ci	return ring->memptrs->rptr;
48862306a36Sopenharmony_ci}
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_cistatic const struct adreno_gpu_funcs funcs = {
49162306a36Sopenharmony_ci	.base = {
49262306a36Sopenharmony_ci		.get_param = adreno_get_param,
49362306a36Sopenharmony_ci		.set_param = adreno_set_param,
49462306a36Sopenharmony_ci		.hw_init = a2xx_hw_init,
49562306a36Sopenharmony_ci		.pm_suspend = msm_gpu_pm_suspend,
49662306a36Sopenharmony_ci		.pm_resume = msm_gpu_pm_resume,
49762306a36Sopenharmony_ci		.recover = a2xx_recover,
49862306a36Sopenharmony_ci		.submit = a2xx_submit,
49962306a36Sopenharmony_ci		.active_ring = adreno_active_ring,
50062306a36Sopenharmony_ci		.irq = a2xx_irq,
50162306a36Sopenharmony_ci		.destroy = a2xx_destroy,
50262306a36Sopenharmony_ci#if defined(CONFIG_DEBUG_FS) || defined(CONFIG_DEV_COREDUMP)
50362306a36Sopenharmony_ci		.show = adreno_show,
50462306a36Sopenharmony_ci#endif
50562306a36Sopenharmony_ci		.gpu_state_get = a2xx_gpu_state_get,
50662306a36Sopenharmony_ci		.gpu_state_put = adreno_gpu_state_put,
50762306a36Sopenharmony_ci		.create_address_space = a2xx_create_address_space,
50862306a36Sopenharmony_ci		.get_rptr = a2xx_get_rptr,
50962306a36Sopenharmony_ci	},
51062306a36Sopenharmony_ci};
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_cistatic const struct msm_gpu_perfcntr perfcntrs[] = {
51362306a36Sopenharmony_ci/* TODO */
51462306a36Sopenharmony_ci};
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_cistruct msm_gpu *a2xx_gpu_init(struct drm_device *dev)
51762306a36Sopenharmony_ci{
51862306a36Sopenharmony_ci	struct a2xx_gpu *a2xx_gpu = NULL;
51962306a36Sopenharmony_ci	struct adreno_gpu *adreno_gpu;
52062306a36Sopenharmony_ci	struct msm_gpu *gpu;
52162306a36Sopenharmony_ci	struct msm_drm_private *priv = dev->dev_private;
52262306a36Sopenharmony_ci	struct platform_device *pdev = priv->gpu_pdev;
52362306a36Sopenharmony_ci	int ret;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	if (!pdev) {
52662306a36Sopenharmony_ci		dev_err(dev->dev, "no a2xx device\n");
52762306a36Sopenharmony_ci		ret = -ENXIO;
52862306a36Sopenharmony_ci		goto fail;
52962306a36Sopenharmony_ci	}
53062306a36Sopenharmony_ci
53162306a36Sopenharmony_ci	a2xx_gpu = kzalloc(sizeof(*a2xx_gpu), GFP_KERNEL);
53262306a36Sopenharmony_ci	if (!a2xx_gpu) {
53362306a36Sopenharmony_ci		ret = -ENOMEM;
53462306a36Sopenharmony_ci		goto fail;
53562306a36Sopenharmony_ci	}
53662306a36Sopenharmony_ci
53762306a36Sopenharmony_ci	adreno_gpu = &a2xx_gpu->base;
53862306a36Sopenharmony_ci	gpu = &adreno_gpu->base;
53962306a36Sopenharmony_ci
54062306a36Sopenharmony_ci	gpu->perfcntrs = perfcntrs;
54162306a36Sopenharmony_ci	gpu->num_perfcntrs = ARRAY_SIZE(perfcntrs);
54262306a36Sopenharmony_ci
54362306a36Sopenharmony_ci	ret = adreno_gpu_init(dev, pdev, adreno_gpu, &funcs, 1);
54462306a36Sopenharmony_ci	if (ret)
54562306a36Sopenharmony_ci		goto fail;
54662306a36Sopenharmony_ci
54762306a36Sopenharmony_ci	if (adreno_is_a20x(adreno_gpu))
54862306a36Sopenharmony_ci		adreno_gpu->registers = a200_registers;
54962306a36Sopenharmony_ci	else if (adreno_is_a225(adreno_gpu))
55062306a36Sopenharmony_ci		adreno_gpu->registers = a225_registers;
55162306a36Sopenharmony_ci	else
55262306a36Sopenharmony_ci		adreno_gpu->registers = a220_registers;
55362306a36Sopenharmony_ci
55462306a36Sopenharmony_ci	if (!gpu->aspace) {
55562306a36Sopenharmony_ci		dev_err(dev->dev, "No memory protection without MMU\n");
55662306a36Sopenharmony_ci		if (!allow_vram_carveout) {
55762306a36Sopenharmony_ci			ret = -ENXIO;
55862306a36Sopenharmony_ci			goto fail;
55962306a36Sopenharmony_ci		}
56062306a36Sopenharmony_ci	}
56162306a36Sopenharmony_ci
56262306a36Sopenharmony_ci	return gpu;
56362306a36Sopenharmony_ci
56462306a36Sopenharmony_cifail:
56562306a36Sopenharmony_ci	if (a2xx_gpu)
56662306a36Sopenharmony_ci		a2xx_destroy(&a2xx_gpu->base.base);
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_ci	return ERR_PTR(ret);
56962306a36Sopenharmony_ci}
570