162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2010 Matt Turner. 462306a36Sopenharmony_ci * Copyright 2012 Red Hat 562306a36Sopenharmony_ci * 662306a36Sopenharmony_ci * Authors: Matthew Garrett 762306a36Sopenharmony_ci * Matt Turner 862306a36Sopenharmony_ci * Dave Airlie 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <linux/delay.h> 1262306a36Sopenharmony_ci#include <linux/iosys-map.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci#include <drm/drm_atomic.h> 1562306a36Sopenharmony_ci#include <drm/drm_atomic_helper.h> 1662306a36Sopenharmony_ci#include <drm/drm_damage_helper.h> 1762306a36Sopenharmony_ci#include <drm/drm_format_helper.h> 1862306a36Sopenharmony_ci#include <drm/drm_fourcc.h> 1962306a36Sopenharmony_ci#include <drm/drm_framebuffer.h> 2062306a36Sopenharmony_ci#include <drm/drm_gem_atomic_helper.h> 2162306a36Sopenharmony_ci#include <drm/drm_gem_framebuffer_helper.h> 2262306a36Sopenharmony_ci#include <drm/drm_print.h> 2362306a36Sopenharmony_ci#include <drm/drm_probe_helper.h> 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#include "mgag200_drv.h" 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci/* 2862306a36Sopenharmony_ci * This file contains setup code for the CRTC. 2962306a36Sopenharmony_ci */ 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_civoid mgag200_crtc_set_gamma_linear(struct mga_device *mdev, 3262306a36Sopenharmony_ci const struct drm_format_info *format) 3362306a36Sopenharmony_ci{ 3462306a36Sopenharmony_ci int i; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_INDEX, 0); 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci switch (format->format) { 3962306a36Sopenharmony_ci case DRM_FORMAT_RGB565: 4062306a36Sopenharmony_ci /* Use better interpolation, to take 32 values from 0 to 255 */ 4162306a36Sopenharmony_ci for (i = 0; i < MGAG200_LUT_SIZE / 8; i++) { 4262306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 8 + i / 4); 4362306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 4 + i / 16); 4462306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 8 + i / 4); 4562306a36Sopenharmony_ci } 4662306a36Sopenharmony_ci /* Green has one more bit, so add padding with 0 for red and blue. */ 4762306a36Sopenharmony_ci for (i = MGAG200_LUT_SIZE / 8; i < MGAG200_LUT_SIZE / 4; i++) { 4862306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, 0); 4962306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 4 + i / 16); 5062306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, 0); 5162306a36Sopenharmony_ci } 5262306a36Sopenharmony_ci break; 5362306a36Sopenharmony_ci case DRM_FORMAT_RGB888: 5462306a36Sopenharmony_ci case DRM_FORMAT_XRGB8888: 5562306a36Sopenharmony_ci for (i = 0; i < MGAG200_LUT_SIZE; i++) { 5662306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i); 5762306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i); 5862306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, i); 5962306a36Sopenharmony_ci } 6062306a36Sopenharmony_ci break; 6162306a36Sopenharmony_ci default: 6262306a36Sopenharmony_ci drm_warn_once(&mdev->base, "Unsupported format %p4cc for gamma correction\n", 6362306a36Sopenharmony_ci &format->format); 6462306a36Sopenharmony_ci break; 6562306a36Sopenharmony_ci } 6662306a36Sopenharmony_ci} 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_civoid mgag200_crtc_set_gamma(struct mga_device *mdev, 6962306a36Sopenharmony_ci const struct drm_format_info *format, 7062306a36Sopenharmony_ci struct drm_color_lut *lut) 7162306a36Sopenharmony_ci{ 7262306a36Sopenharmony_ci int i; 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_INDEX, 0); 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci switch (format->format) { 7762306a36Sopenharmony_ci case DRM_FORMAT_RGB565: 7862306a36Sopenharmony_ci /* Use better interpolation, to take 32 values from lut[0] to lut[255] */ 7962306a36Sopenharmony_ci for (i = 0; i < MGAG200_LUT_SIZE / 8; i++) { 8062306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 8 + i / 4].red >> 8); 8162306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 4 + i / 16].green >> 8); 8262306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 8 + i / 4].blue >> 8); 8362306a36Sopenharmony_ci } 8462306a36Sopenharmony_ci /* Green has one more bit, so add padding with 0 for red and blue. */ 8562306a36Sopenharmony_ci for (i = MGAG200_LUT_SIZE / 8; i < MGAG200_LUT_SIZE / 4; i++) { 8662306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, 0); 8762306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 4 + i / 16].green >> 8); 8862306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, 0); 8962306a36Sopenharmony_ci } 9062306a36Sopenharmony_ci break; 9162306a36Sopenharmony_ci case DRM_FORMAT_RGB888: 9262306a36Sopenharmony_ci case DRM_FORMAT_XRGB8888: 9362306a36Sopenharmony_ci for (i = 0; i < MGAG200_LUT_SIZE; i++) { 9462306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i].red >> 8); 9562306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i].green >> 8); 9662306a36Sopenharmony_ci WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i].blue >> 8); 9762306a36Sopenharmony_ci } 9862306a36Sopenharmony_ci break; 9962306a36Sopenharmony_ci default: 10062306a36Sopenharmony_ci drm_warn_once(&mdev->base, "Unsupported format %p4cc for gamma correction\n", 10162306a36Sopenharmony_ci &format->format); 10262306a36Sopenharmony_ci break; 10362306a36Sopenharmony_ci } 10462306a36Sopenharmony_ci} 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_cistatic inline void mga_wait_vsync(struct mga_device *mdev) 10762306a36Sopenharmony_ci{ 10862306a36Sopenharmony_ci unsigned long timeout = jiffies + HZ/10; 10962306a36Sopenharmony_ci unsigned int status = 0; 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci do { 11262306a36Sopenharmony_ci status = RREG32(MGAREG_Status); 11362306a36Sopenharmony_ci } while ((status & 0x08) && time_before(jiffies, timeout)); 11462306a36Sopenharmony_ci timeout = jiffies + HZ/10; 11562306a36Sopenharmony_ci status = 0; 11662306a36Sopenharmony_ci do { 11762306a36Sopenharmony_ci status = RREG32(MGAREG_Status); 11862306a36Sopenharmony_ci } while (!(status & 0x08) && time_before(jiffies, timeout)); 11962306a36Sopenharmony_ci} 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_cistatic inline void mga_wait_busy(struct mga_device *mdev) 12262306a36Sopenharmony_ci{ 12362306a36Sopenharmony_ci unsigned long timeout = jiffies + HZ; 12462306a36Sopenharmony_ci unsigned int status = 0; 12562306a36Sopenharmony_ci do { 12662306a36Sopenharmony_ci status = RREG8(MGAREG_Status + 2); 12762306a36Sopenharmony_ci } while ((status & 0x01) && time_before(jiffies, timeout)); 12862306a36Sopenharmony_ci} 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci/* 13162306a36Sopenharmony_ci * This is how the framebuffer base address is stored in g200 cards: 13262306a36Sopenharmony_ci * * Assume @offset is the gpu_addr variable of the framebuffer object 13362306a36Sopenharmony_ci * * Then addr is the number of _pixels_ (not bytes) from the start of 13462306a36Sopenharmony_ci * VRAM to the first pixel we want to display. (divided by 2 for 32bit 13562306a36Sopenharmony_ci * framebuffers) 13662306a36Sopenharmony_ci * * addr is stored in the CRTCEXT0, CRTCC and CRTCD registers 13762306a36Sopenharmony_ci * addr<20> -> CRTCEXT0<6> 13862306a36Sopenharmony_ci * addr<19-16> -> CRTCEXT0<3-0> 13962306a36Sopenharmony_ci * addr<15-8> -> CRTCC<7-0> 14062306a36Sopenharmony_ci * addr<7-0> -> CRTCD<7-0> 14162306a36Sopenharmony_ci * 14262306a36Sopenharmony_ci * CRTCEXT0 has to be programmed last to trigger an update and make the 14362306a36Sopenharmony_ci * new addr variable take effect. 14462306a36Sopenharmony_ci */ 14562306a36Sopenharmony_cistatic void mgag200_set_startadd(struct mga_device *mdev, 14662306a36Sopenharmony_ci unsigned long offset) 14762306a36Sopenharmony_ci{ 14862306a36Sopenharmony_ci struct drm_device *dev = &mdev->base; 14962306a36Sopenharmony_ci u32 startadd; 15062306a36Sopenharmony_ci u8 crtcc, crtcd, crtcext0; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci startadd = offset / 8; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci if (startadd > 0) 15562306a36Sopenharmony_ci drm_WARN_ON_ONCE(dev, mdev->info->bug_no_startadd); 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci /* 15862306a36Sopenharmony_ci * Can't store addresses any higher than that, but we also 15962306a36Sopenharmony_ci * don't have more than 16 MiB of memory, so it should be fine. 16062306a36Sopenharmony_ci */ 16162306a36Sopenharmony_ci drm_WARN_ON(dev, startadd > 0x1fffff); 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci RREG_ECRT(0x00, crtcext0); 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci crtcc = (startadd >> 8) & 0xff; 16662306a36Sopenharmony_ci crtcd = startadd & 0xff; 16762306a36Sopenharmony_ci crtcext0 &= 0xb0; 16862306a36Sopenharmony_ci crtcext0 |= ((startadd >> 14) & BIT(6)) | 16962306a36Sopenharmony_ci ((startadd >> 16) & 0x0f); 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci WREG_CRT(0x0c, crtcc); 17262306a36Sopenharmony_ci WREG_CRT(0x0d, crtcd); 17362306a36Sopenharmony_ci WREG_ECRT(0x00, crtcext0); 17462306a36Sopenharmony_ci} 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_civoid mgag200_init_registers(struct mga_device *mdev) 17762306a36Sopenharmony_ci{ 17862306a36Sopenharmony_ci u8 crtc11, misc; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci WREG_SEQ(2, 0x0f); 18162306a36Sopenharmony_ci WREG_SEQ(3, 0x00); 18262306a36Sopenharmony_ci WREG_SEQ(4, 0x0e); 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci WREG_CRT(10, 0); 18562306a36Sopenharmony_ci WREG_CRT(11, 0); 18662306a36Sopenharmony_ci WREG_CRT(12, 0); 18762306a36Sopenharmony_ci WREG_CRT(13, 0); 18862306a36Sopenharmony_ci WREG_CRT(14, 0); 18962306a36Sopenharmony_ci WREG_CRT(15, 0); 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci RREG_CRT(0x11, crtc11); 19262306a36Sopenharmony_ci crtc11 &= ~(MGAREG_CRTC11_CRTCPROTECT | 19362306a36Sopenharmony_ci MGAREG_CRTC11_VINTEN | 19462306a36Sopenharmony_ci MGAREG_CRTC11_VINTCLR); 19562306a36Sopenharmony_ci WREG_CRT(0x11, crtc11); 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci misc = RREG8(MGA_MISC_IN); 19862306a36Sopenharmony_ci misc |= MGAREG_MISC_IOADSEL; 19962306a36Sopenharmony_ci WREG8(MGA_MISC_OUT, misc); 20062306a36Sopenharmony_ci} 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_civoid mgag200_set_mode_regs(struct mga_device *mdev, const struct drm_display_mode *mode) 20362306a36Sopenharmony_ci{ 20462306a36Sopenharmony_ci const struct mgag200_device_info *info = mdev->info; 20562306a36Sopenharmony_ci unsigned int hdisplay, hsyncstart, hsyncend, htotal; 20662306a36Sopenharmony_ci unsigned int vdisplay, vsyncstart, vsyncend, vtotal; 20762306a36Sopenharmony_ci u8 misc, crtcext1, crtcext2, crtcext5; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci hdisplay = mode->hdisplay / 8 - 1; 21062306a36Sopenharmony_ci hsyncstart = mode->hsync_start / 8 - 1; 21162306a36Sopenharmony_ci hsyncend = mode->hsync_end / 8 - 1; 21262306a36Sopenharmony_ci htotal = mode->htotal / 8 - 1; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci /* Work around hardware quirk */ 21562306a36Sopenharmony_ci if ((htotal & 0x07) == 0x06 || (htotal & 0x07) == 0x04) 21662306a36Sopenharmony_ci htotal++; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci vdisplay = mode->vdisplay - 1; 21962306a36Sopenharmony_ci vsyncstart = mode->vsync_start - 1; 22062306a36Sopenharmony_ci vsyncend = mode->vsync_end - 1; 22162306a36Sopenharmony_ci vtotal = mode->vtotal - 2; 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci misc = RREG8(MGA_MISC_IN); 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci if (mode->flags & DRM_MODE_FLAG_NHSYNC) 22662306a36Sopenharmony_ci misc |= MGAREG_MISC_HSYNCPOL; 22762306a36Sopenharmony_ci else 22862306a36Sopenharmony_ci misc &= ~MGAREG_MISC_HSYNCPOL; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci if (mode->flags & DRM_MODE_FLAG_NVSYNC) 23162306a36Sopenharmony_ci misc |= MGAREG_MISC_VSYNCPOL; 23262306a36Sopenharmony_ci else 23362306a36Sopenharmony_ci misc &= ~MGAREG_MISC_VSYNCPOL; 23462306a36Sopenharmony_ci 23562306a36Sopenharmony_ci crtcext1 = (((htotal - 4) & 0x100) >> 8) | 23662306a36Sopenharmony_ci ((hdisplay & 0x100) >> 7) | 23762306a36Sopenharmony_ci ((hsyncstart & 0x100) >> 6) | 23862306a36Sopenharmony_ci (htotal & 0x40); 23962306a36Sopenharmony_ci if (info->has_vidrst) 24062306a36Sopenharmony_ci crtcext1 |= MGAREG_CRTCEXT1_VRSTEN | 24162306a36Sopenharmony_ci MGAREG_CRTCEXT1_HRSTEN; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci crtcext2 = ((vtotal & 0xc00) >> 10) | 24462306a36Sopenharmony_ci ((vdisplay & 0x400) >> 8) | 24562306a36Sopenharmony_ci ((vdisplay & 0xc00) >> 7) | 24662306a36Sopenharmony_ci ((vsyncstart & 0xc00) >> 5) | 24762306a36Sopenharmony_ci ((vdisplay & 0x400) >> 3); 24862306a36Sopenharmony_ci crtcext5 = 0x00; 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_ci WREG_CRT(0, htotal - 4); 25162306a36Sopenharmony_ci WREG_CRT(1, hdisplay); 25262306a36Sopenharmony_ci WREG_CRT(2, hdisplay); 25362306a36Sopenharmony_ci WREG_CRT(3, (htotal & 0x1F) | 0x80); 25462306a36Sopenharmony_ci WREG_CRT(4, hsyncstart); 25562306a36Sopenharmony_ci WREG_CRT(5, ((htotal & 0x20) << 2) | (hsyncend & 0x1F)); 25662306a36Sopenharmony_ci WREG_CRT(6, vtotal & 0xFF); 25762306a36Sopenharmony_ci WREG_CRT(7, ((vtotal & 0x100) >> 8) | 25862306a36Sopenharmony_ci ((vdisplay & 0x100) >> 7) | 25962306a36Sopenharmony_ci ((vsyncstart & 0x100) >> 6) | 26062306a36Sopenharmony_ci ((vdisplay & 0x100) >> 5) | 26162306a36Sopenharmony_ci ((vdisplay & 0x100) >> 4) | /* linecomp */ 26262306a36Sopenharmony_ci ((vtotal & 0x200) >> 4) | 26362306a36Sopenharmony_ci ((vdisplay & 0x200) >> 3) | 26462306a36Sopenharmony_ci ((vsyncstart & 0x200) >> 2)); 26562306a36Sopenharmony_ci WREG_CRT(9, ((vdisplay & 0x200) >> 4) | 26662306a36Sopenharmony_ci ((vdisplay & 0x200) >> 3)); 26762306a36Sopenharmony_ci WREG_CRT(16, vsyncstart & 0xFF); 26862306a36Sopenharmony_ci WREG_CRT(17, (vsyncend & 0x0F) | 0x20); 26962306a36Sopenharmony_ci WREG_CRT(18, vdisplay & 0xFF); 27062306a36Sopenharmony_ci WREG_CRT(20, 0); 27162306a36Sopenharmony_ci WREG_CRT(21, vdisplay & 0xFF); 27262306a36Sopenharmony_ci WREG_CRT(22, (vtotal + 1) & 0xFF); 27362306a36Sopenharmony_ci WREG_CRT(23, 0xc3); 27462306a36Sopenharmony_ci WREG_CRT(24, vdisplay & 0xFF); 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci WREG_ECRT(0x01, crtcext1); 27762306a36Sopenharmony_ci WREG_ECRT(0x02, crtcext2); 27862306a36Sopenharmony_ci WREG_ECRT(0x05, crtcext5); 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci WREG8(MGA_MISC_OUT, misc); 28162306a36Sopenharmony_ci} 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic u8 mgag200_get_bpp_shift(const struct drm_format_info *format) 28462306a36Sopenharmony_ci{ 28562306a36Sopenharmony_ci static const u8 bpp_shift[] = {0, 1, 0, 2}; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci return bpp_shift[format->cpp[0] - 1]; 28862306a36Sopenharmony_ci} 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci/* 29162306a36Sopenharmony_ci * Calculates the HW offset value from the framebuffer's pitch. The 29262306a36Sopenharmony_ci * offset is a multiple of the pixel size and depends on the display 29362306a36Sopenharmony_ci * format. 29462306a36Sopenharmony_ci */ 29562306a36Sopenharmony_cistatic u32 mgag200_calculate_offset(struct mga_device *mdev, 29662306a36Sopenharmony_ci const struct drm_framebuffer *fb) 29762306a36Sopenharmony_ci{ 29862306a36Sopenharmony_ci u32 offset = fb->pitches[0] / fb->format->cpp[0]; 29962306a36Sopenharmony_ci u8 bppshift = mgag200_get_bpp_shift(fb->format); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci if (fb->format->cpp[0] * 8 == 24) 30262306a36Sopenharmony_ci offset = (offset * 3) >> (4 - bppshift); 30362306a36Sopenharmony_ci else 30462306a36Sopenharmony_ci offset = offset >> (4 - bppshift); 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci return offset; 30762306a36Sopenharmony_ci} 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic void mgag200_set_offset(struct mga_device *mdev, 31062306a36Sopenharmony_ci const struct drm_framebuffer *fb) 31162306a36Sopenharmony_ci{ 31262306a36Sopenharmony_ci u8 crtc13, crtcext0; 31362306a36Sopenharmony_ci u32 offset = mgag200_calculate_offset(mdev, fb); 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci RREG_ECRT(0, crtcext0); 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci crtc13 = offset & 0xff; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci crtcext0 &= ~MGAREG_CRTCEXT0_OFFSET_MASK; 32062306a36Sopenharmony_ci crtcext0 |= (offset >> 4) & MGAREG_CRTCEXT0_OFFSET_MASK; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci WREG_CRT(0x13, crtc13); 32362306a36Sopenharmony_ci WREG_ECRT(0x00, crtcext0); 32462306a36Sopenharmony_ci} 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_civoid mgag200_set_format_regs(struct mga_device *mdev, const struct drm_format_info *format) 32762306a36Sopenharmony_ci{ 32862306a36Sopenharmony_ci struct drm_device *dev = &mdev->base; 32962306a36Sopenharmony_ci unsigned int bpp, bppshift, scale; 33062306a36Sopenharmony_ci u8 crtcext3, xmulctrl; 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci bpp = format->cpp[0] * 8; 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci bppshift = mgag200_get_bpp_shift(format); 33562306a36Sopenharmony_ci switch (bpp) { 33662306a36Sopenharmony_ci case 24: 33762306a36Sopenharmony_ci scale = ((1 << bppshift) * 3) - 1; 33862306a36Sopenharmony_ci break; 33962306a36Sopenharmony_ci default: 34062306a36Sopenharmony_ci scale = (1 << bppshift) - 1; 34162306a36Sopenharmony_ci break; 34262306a36Sopenharmony_ci } 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci RREG_ECRT(3, crtcext3); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci switch (bpp) { 34762306a36Sopenharmony_ci case 8: 34862306a36Sopenharmony_ci xmulctrl = MGA1064_MUL_CTL_8bits; 34962306a36Sopenharmony_ci break; 35062306a36Sopenharmony_ci case 16: 35162306a36Sopenharmony_ci if (format->depth == 15) 35262306a36Sopenharmony_ci xmulctrl = MGA1064_MUL_CTL_15bits; 35362306a36Sopenharmony_ci else 35462306a36Sopenharmony_ci xmulctrl = MGA1064_MUL_CTL_16bits; 35562306a36Sopenharmony_ci break; 35662306a36Sopenharmony_ci case 24: 35762306a36Sopenharmony_ci xmulctrl = MGA1064_MUL_CTL_24bits; 35862306a36Sopenharmony_ci break; 35962306a36Sopenharmony_ci case 32: 36062306a36Sopenharmony_ci xmulctrl = MGA1064_MUL_CTL_32_24bits; 36162306a36Sopenharmony_ci break; 36262306a36Sopenharmony_ci default: 36362306a36Sopenharmony_ci /* BUG: We should have caught this problem already. */ 36462306a36Sopenharmony_ci drm_WARN_ON(dev, "invalid format depth\n"); 36562306a36Sopenharmony_ci return; 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci crtcext3 &= ~GENMASK(2, 0); 36962306a36Sopenharmony_ci crtcext3 |= scale; 37062306a36Sopenharmony_ci 37162306a36Sopenharmony_ci WREG_DAC(MGA1064_MUL_CTL, xmulctrl); 37262306a36Sopenharmony_ci 37362306a36Sopenharmony_ci WREG_GFX(0, 0x00); 37462306a36Sopenharmony_ci WREG_GFX(1, 0x00); 37562306a36Sopenharmony_ci WREG_GFX(2, 0x00); 37662306a36Sopenharmony_ci WREG_GFX(3, 0x00); 37762306a36Sopenharmony_ci WREG_GFX(4, 0x00); 37862306a36Sopenharmony_ci WREG_GFX(5, 0x40); 37962306a36Sopenharmony_ci /* GCTL6 should be 0x05, but we configure memmapsl to 0xb8000 (text mode), 38062306a36Sopenharmony_ci * so that it doesn't hang when running kexec/kdump on G200_SE rev42. 38162306a36Sopenharmony_ci */ 38262306a36Sopenharmony_ci WREG_GFX(6, 0x0d); 38362306a36Sopenharmony_ci WREG_GFX(7, 0x0f); 38462306a36Sopenharmony_ci WREG_GFX(8, 0x0f); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci WREG_ECRT(3, crtcext3); 38762306a36Sopenharmony_ci} 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_civoid mgag200_enable_display(struct mga_device *mdev) 39062306a36Sopenharmony_ci{ 39162306a36Sopenharmony_ci u8 seq0, crtcext1; 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci RREG_SEQ(0x00, seq0); 39462306a36Sopenharmony_ci seq0 |= MGAREG_SEQ0_SYNCRST | 39562306a36Sopenharmony_ci MGAREG_SEQ0_ASYNCRST; 39662306a36Sopenharmony_ci WREG_SEQ(0x00, seq0); 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci /* 39962306a36Sopenharmony_ci * TODO: replace busy waiting with vblank IRQ; put 40062306a36Sopenharmony_ci * msleep(50) before changing SCROFF 40162306a36Sopenharmony_ci */ 40262306a36Sopenharmony_ci mga_wait_vsync(mdev); 40362306a36Sopenharmony_ci mga_wait_busy(mdev); 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci RREG_ECRT(0x01, crtcext1); 40662306a36Sopenharmony_ci crtcext1 &= ~MGAREG_CRTCEXT1_VSYNCOFF; 40762306a36Sopenharmony_ci crtcext1 &= ~MGAREG_CRTCEXT1_HSYNCOFF; 40862306a36Sopenharmony_ci WREG_ECRT(0x01, crtcext1); 40962306a36Sopenharmony_ci} 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cistatic void mgag200_disable_display(struct mga_device *mdev) 41262306a36Sopenharmony_ci{ 41362306a36Sopenharmony_ci u8 seq0, crtcext1; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci RREG_SEQ(0x00, seq0); 41662306a36Sopenharmony_ci seq0 &= ~MGAREG_SEQ0_SYNCRST; 41762306a36Sopenharmony_ci WREG_SEQ(0x00, seq0); 41862306a36Sopenharmony_ci 41962306a36Sopenharmony_ci /* 42062306a36Sopenharmony_ci * TODO: replace busy waiting with vblank IRQ; put 42162306a36Sopenharmony_ci * msleep(50) before changing SCROFF 42262306a36Sopenharmony_ci */ 42362306a36Sopenharmony_ci mga_wait_vsync(mdev); 42462306a36Sopenharmony_ci mga_wait_busy(mdev); 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci RREG_ECRT(0x01, crtcext1); 42762306a36Sopenharmony_ci crtcext1 |= MGAREG_CRTCEXT1_VSYNCOFF | 42862306a36Sopenharmony_ci MGAREG_CRTCEXT1_HSYNCOFF; 42962306a36Sopenharmony_ci WREG_ECRT(0x01, crtcext1); 43062306a36Sopenharmony_ci} 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_cistatic void mgag200_handle_damage(struct mga_device *mdev, const struct iosys_map *vmap, 43362306a36Sopenharmony_ci struct drm_framebuffer *fb, struct drm_rect *clip) 43462306a36Sopenharmony_ci{ 43562306a36Sopenharmony_ci struct iosys_map dst = IOSYS_MAP_INIT_VADDR_IOMEM(mdev->vram); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci iosys_map_incr(&dst, drm_fb_clip_offset(fb->pitches[0], fb->format, clip)); 43862306a36Sopenharmony_ci drm_fb_memcpy(&dst, fb->pitches, vmap, fb, clip); 43962306a36Sopenharmony_ci} 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci/* 44262306a36Sopenharmony_ci * Primary plane 44362306a36Sopenharmony_ci */ 44462306a36Sopenharmony_ci 44562306a36Sopenharmony_ciconst uint32_t mgag200_primary_plane_formats[] = { 44662306a36Sopenharmony_ci DRM_FORMAT_XRGB8888, 44762306a36Sopenharmony_ci DRM_FORMAT_RGB565, 44862306a36Sopenharmony_ci DRM_FORMAT_RGB888, 44962306a36Sopenharmony_ci}; 45062306a36Sopenharmony_ci 45162306a36Sopenharmony_ciconst size_t mgag200_primary_plane_formats_size = ARRAY_SIZE(mgag200_primary_plane_formats); 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ciconst uint64_t mgag200_primary_plane_fmtmods[] = { 45462306a36Sopenharmony_ci DRM_FORMAT_MOD_LINEAR, 45562306a36Sopenharmony_ci DRM_FORMAT_MOD_INVALID 45662306a36Sopenharmony_ci}; 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ciint mgag200_primary_plane_helper_atomic_check(struct drm_plane *plane, 45962306a36Sopenharmony_ci struct drm_atomic_state *new_state) 46062306a36Sopenharmony_ci{ 46162306a36Sopenharmony_ci struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(new_state, plane); 46262306a36Sopenharmony_ci struct drm_framebuffer *new_fb = new_plane_state->fb; 46362306a36Sopenharmony_ci struct drm_framebuffer *fb = NULL; 46462306a36Sopenharmony_ci struct drm_crtc *new_crtc = new_plane_state->crtc; 46562306a36Sopenharmony_ci struct drm_crtc_state *new_crtc_state = NULL; 46662306a36Sopenharmony_ci struct mgag200_crtc_state *new_mgag200_crtc_state; 46762306a36Sopenharmony_ci int ret; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci if (new_crtc) 47062306a36Sopenharmony_ci new_crtc_state = drm_atomic_get_new_crtc_state(new_state, new_crtc); 47162306a36Sopenharmony_ci 47262306a36Sopenharmony_ci ret = drm_atomic_helper_check_plane_state(new_plane_state, new_crtc_state, 47362306a36Sopenharmony_ci DRM_PLANE_NO_SCALING, 47462306a36Sopenharmony_ci DRM_PLANE_NO_SCALING, 47562306a36Sopenharmony_ci false, true); 47662306a36Sopenharmony_ci if (ret) 47762306a36Sopenharmony_ci return ret; 47862306a36Sopenharmony_ci else if (!new_plane_state->visible) 47962306a36Sopenharmony_ci return 0; 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci if (plane->state) 48262306a36Sopenharmony_ci fb = plane->state->fb; 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_ci if (!fb || (fb->format != new_fb->format)) 48562306a36Sopenharmony_ci new_crtc_state->mode_changed = true; /* update PLL settings */ 48662306a36Sopenharmony_ci 48762306a36Sopenharmony_ci new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state); 48862306a36Sopenharmony_ci new_mgag200_crtc_state->format = new_fb->format; 48962306a36Sopenharmony_ci 49062306a36Sopenharmony_ci return 0; 49162306a36Sopenharmony_ci} 49262306a36Sopenharmony_ci 49362306a36Sopenharmony_civoid mgag200_primary_plane_helper_atomic_update(struct drm_plane *plane, 49462306a36Sopenharmony_ci struct drm_atomic_state *old_state) 49562306a36Sopenharmony_ci{ 49662306a36Sopenharmony_ci struct drm_device *dev = plane->dev; 49762306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 49862306a36Sopenharmony_ci struct drm_plane_state *plane_state = plane->state; 49962306a36Sopenharmony_ci struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(old_state, plane); 50062306a36Sopenharmony_ci struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state); 50162306a36Sopenharmony_ci struct drm_framebuffer *fb = plane_state->fb; 50262306a36Sopenharmony_ci struct drm_atomic_helper_damage_iter iter; 50362306a36Sopenharmony_ci struct drm_rect damage; 50462306a36Sopenharmony_ci 50562306a36Sopenharmony_ci drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state); 50662306a36Sopenharmony_ci drm_atomic_for_each_plane_damage(&iter, &damage) { 50762306a36Sopenharmony_ci mgag200_handle_damage(mdev, shadow_plane_state->data, fb, &damage); 50862306a36Sopenharmony_ci } 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci /* Always scanout image at VRAM offset 0 */ 51162306a36Sopenharmony_ci mgag200_set_startadd(mdev, (u32)0); 51262306a36Sopenharmony_ci mgag200_set_offset(mdev, fb); 51362306a36Sopenharmony_ci} 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_civoid mgag200_primary_plane_helper_atomic_enable(struct drm_plane *plane, 51662306a36Sopenharmony_ci struct drm_atomic_state *state) 51762306a36Sopenharmony_ci{ 51862306a36Sopenharmony_ci struct drm_device *dev = plane->dev; 51962306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 52062306a36Sopenharmony_ci u8 seq1; 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci RREG_SEQ(0x01, seq1); 52362306a36Sopenharmony_ci seq1 &= ~MGAREG_SEQ1_SCROFF; 52462306a36Sopenharmony_ci WREG_SEQ(0x01, seq1); 52562306a36Sopenharmony_ci msleep(20); 52662306a36Sopenharmony_ci} 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_civoid mgag200_primary_plane_helper_atomic_disable(struct drm_plane *plane, 52962306a36Sopenharmony_ci struct drm_atomic_state *old_state) 53062306a36Sopenharmony_ci{ 53162306a36Sopenharmony_ci struct drm_device *dev = plane->dev; 53262306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 53362306a36Sopenharmony_ci u8 seq1; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci RREG_SEQ(0x01, seq1); 53662306a36Sopenharmony_ci seq1 |= MGAREG_SEQ1_SCROFF; 53762306a36Sopenharmony_ci WREG_SEQ(0x01, seq1); 53862306a36Sopenharmony_ci msleep(20); 53962306a36Sopenharmony_ci} 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci/* 54262306a36Sopenharmony_ci * CRTC 54362306a36Sopenharmony_ci */ 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_cienum drm_mode_status mgag200_crtc_helper_mode_valid(struct drm_crtc *crtc, 54662306a36Sopenharmony_ci const struct drm_display_mode *mode) 54762306a36Sopenharmony_ci{ 54862306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(crtc->dev); 54962306a36Sopenharmony_ci const struct mgag200_device_info *info = mdev->info; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci /* 55262306a36Sopenharmony_ci * Some devices have additional limits on the size of the 55362306a36Sopenharmony_ci * display mode. 55462306a36Sopenharmony_ci */ 55562306a36Sopenharmony_ci if (mode->hdisplay > info->max_hdisplay) 55662306a36Sopenharmony_ci return MODE_VIRTUAL_X; 55762306a36Sopenharmony_ci if (mode->vdisplay > info->max_vdisplay) 55862306a36Sopenharmony_ci return MODE_VIRTUAL_Y; 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci if ((mode->hdisplay % 8) != 0 || (mode->hsync_start % 8) != 0 || 56162306a36Sopenharmony_ci (mode->hsync_end % 8) != 0 || (mode->htotal % 8) != 0) { 56262306a36Sopenharmony_ci return MODE_H_ILLEGAL; 56362306a36Sopenharmony_ci } 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci if (mode->crtc_hdisplay > 2048 || mode->crtc_hsync_start > 4096 || 56662306a36Sopenharmony_ci mode->crtc_hsync_end > 4096 || mode->crtc_htotal > 4096 || 56762306a36Sopenharmony_ci mode->crtc_vdisplay > 2048 || mode->crtc_vsync_start > 4096 || 56862306a36Sopenharmony_ci mode->crtc_vsync_end > 4096 || mode->crtc_vtotal > 4096) { 56962306a36Sopenharmony_ci return MODE_BAD; 57062306a36Sopenharmony_ci } 57162306a36Sopenharmony_ci 57262306a36Sopenharmony_ci return MODE_OK; 57362306a36Sopenharmony_ci} 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ciint mgag200_crtc_helper_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *new_state) 57662306a36Sopenharmony_ci{ 57762306a36Sopenharmony_ci struct drm_device *dev = crtc->dev; 57862306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 57962306a36Sopenharmony_ci const struct mgag200_device_funcs *funcs = mdev->funcs; 58062306a36Sopenharmony_ci struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc); 58162306a36Sopenharmony_ci struct drm_property_blob *new_gamma_lut = new_crtc_state->gamma_lut; 58262306a36Sopenharmony_ci int ret; 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci if (!new_crtc_state->enable) 58562306a36Sopenharmony_ci return 0; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci ret = drm_atomic_helper_check_crtc_primary_plane(new_crtc_state); 58862306a36Sopenharmony_ci if (ret) 58962306a36Sopenharmony_ci return ret; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci if (new_crtc_state->mode_changed) { 59262306a36Sopenharmony_ci if (funcs->pixpllc_atomic_check) { 59362306a36Sopenharmony_ci ret = funcs->pixpllc_atomic_check(crtc, new_state); 59462306a36Sopenharmony_ci if (ret) 59562306a36Sopenharmony_ci return ret; 59662306a36Sopenharmony_ci } 59762306a36Sopenharmony_ci } 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci if (new_crtc_state->color_mgmt_changed && new_gamma_lut) { 60062306a36Sopenharmony_ci if (new_gamma_lut->length != MGAG200_LUT_SIZE * sizeof(struct drm_color_lut)) { 60162306a36Sopenharmony_ci drm_dbg(dev, "Wrong size for gamma_lut %zu\n", new_gamma_lut->length); 60262306a36Sopenharmony_ci return -EINVAL; 60362306a36Sopenharmony_ci } 60462306a36Sopenharmony_ci } 60562306a36Sopenharmony_ci 60662306a36Sopenharmony_ci return 0; 60762306a36Sopenharmony_ci} 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_civoid mgag200_crtc_helper_atomic_flush(struct drm_crtc *crtc, struct drm_atomic_state *old_state) 61062306a36Sopenharmony_ci{ 61162306a36Sopenharmony_ci struct drm_crtc_state *crtc_state = crtc->state; 61262306a36Sopenharmony_ci struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 61362306a36Sopenharmony_ci struct drm_device *dev = crtc->dev; 61462306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci if (crtc_state->enable && crtc_state->color_mgmt_changed) { 61762306a36Sopenharmony_ci const struct drm_format_info *format = mgag200_crtc_state->format; 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_ci if (crtc_state->gamma_lut) 62062306a36Sopenharmony_ci mgag200_crtc_set_gamma(mdev, format, crtc_state->gamma_lut->data); 62162306a36Sopenharmony_ci else 62262306a36Sopenharmony_ci mgag200_crtc_set_gamma_linear(mdev, format); 62362306a36Sopenharmony_ci } 62462306a36Sopenharmony_ci} 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_civoid mgag200_crtc_helper_atomic_enable(struct drm_crtc *crtc, struct drm_atomic_state *old_state) 62762306a36Sopenharmony_ci{ 62862306a36Sopenharmony_ci struct drm_device *dev = crtc->dev; 62962306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 63062306a36Sopenharmony_ci const struct mgag200_device_funcs *funcs = mdev->funcs; 63162306a36Sopenharmony_ci struct drm_crtc_state *crtc_state = crtc->state; 63262306a36Sopenharmony_ci struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode; 63362306a36Sopenharmony_ci struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 63462306a36Sopenharmony_ci const struct drm_format_info *format = mgag200_crtc_state->format; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci if (funcs->disable_vidrst) 63762306a36Sopenharmony_ci funcs->disable_vidrst(mdev); 63862306a36Sopenharmony_ci 63962306a36Sopenharmony_ci mgag200_set_format_regs(mdev, format); 64062306a36Sopenharmony_ci mgag200_set_mode_regs(mdev, adjusted_mode); 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_ci if (funcs->pixpllc_atomic_update) 64362306a36Sopenharmony_ci funcs->pixpllc_atomic_update(crtc, old_state); 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (crtc_state->gamma_lut) 64662306a36Sopenharmony_ci mgag200_crtc_set_gamma(mdev, format, crtc_state->gamma_lut->data); 64762306a36Sopenharmony_ci else 64862306a36Sopenharmony_ci mgag200_crtc_set_gamma_linear(mdev, format); 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci mgag200_enable_display(mdev); 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci if (funcs->enable_vidrst) 65362306a36Sopenharmony_ci funcs->enable_vidrst(mdev); 65462306a36Sopenharmony_ci} 65562306a36Sopenharmony_ci 65662306a36Sopenharmony_civoid mgag200_crtc_helper_atomic_disable(struct drm_crtc *crtc, struct drm_atomic_state *old_state) 65762306a36Sopenharmony_ci{ 65862306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(crtc->dev); 65962306a36Sopenharmony_ci const struct mgag200_device_funcs *funcs = mdev->funcs; 66062306a36Sopenharmony_ci 66162306a36Sopenharmony_ci if (funcs->disable_vidrst) 66262306a36Sopenharmony_ci funcs->disable_vidrst(mdev); 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci mgag200_disable_display(mdev); 66562306a36Sopenharmony_ci 66662306a36Sopenharmony_ci if (funcs->enable_vidrst) 66762306a36Sopenharmony_ci funcs->enable_vidrst(mdev); 66862306a36Sopenharmony_ci} 66962306a36Sopenharmony_ci 67062306a36Sopenharmony_civoid mgag200_crtc_reset(struct drm_crtc *crtc) 67162306a36Sopenharmony_ci{ 67262306a36Sopenharmony_ci struct mgag200_crtc_state *mgag200_crtc_state; 67362306a36Sopenharmony_ci 67462306a36Sopenharmony_ci if (crtc->state) 67562306a36Sopenharmony_ci crtc->funcs->atomic_destroy_state(crtc, crtc->state); 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci mgag200_crtc_state = kzalloc(sizeof(*mgag200_crtc_state), GFP_KERNEL); 67862306a36Sopenharmony_ci if (mgag200_crtc_state) 67962306a36Sopenharmony_ci __drm_atomic_helper_crtc_reset(crtc, &mgag200_crtc_state->base); 68062306a36Sopenharmony_ci else 68162306a36Sopenharmony_ci __drm_atomic_helper_crtc_reset(crtc, NULL); 68262306a36Sopenharmony_ci} 68362306a36Sopenharmony_ci 68462306a36Sopenharmony_cistruct drm_crtc_state *mgag200_crtc_atomic_duplicate_state(struct drm_crtc *crtc) 68562306a36Sopenharmony_ci{ 68662306a36Sopenharmony_ci struct drm_crtc_state *crtc_state = crtc->state; 68762306a36Sopenharmony_ci struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 68862306a36Sopenharmony_ci struct mgag200_crtc_state *new_mgag200_crtc_state; 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci if (!crtc_state) 69162306a36Sopenharmony_ci return NULL; 69262306a36Sopenharmony_ci 69362306a36Sopenharmony_ci new_mgag200_crtc_state = kzalloc(sizeof(*new_mgag200_crtc_state), GFP_KERNEL); 69462306a36Sopenharmony_ci if (!new_mgag200_crtc_state) 69562306a36Sopenharmony_ci return NULL; 69662306a36Sopenharmony_ci __drm_atomic_helper_crtc_duplicate_state(crtc, &new_mgag200_crtc_state->base); 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci new_mgag200_crtc_state->format = mgag200_crtc_state->format; 69962306a36Sopenharmony_ci memcpy(&new_mgag200_crtc_state->pixpllc, &mgag200_crtc_state->pixpllc, 70062306a36Sopenharmony_ci sizeof(new_mgag200_crtc_state->pixpllc)); 70162306a36Sopenharmony_ci 70262306a36Sopenharmony_ci return &new_mgag200_crtc_state->base; 70362306a36Sopenharmony_ci} 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_civoid mgag200_crtc_atomic_destroy_state(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state) 70662306a36Sopenharmony_ci{ 70762306a36Sopenharmony_ci struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state); 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_ci __drm_atomic_helper_crtc_destroy_state(&mgag200_crtc_state->base); 71062306a36Sopenharmony_ci kfree(mgag200_crtc_state); 71162306a36Sopenharmony_ci} 71262306a36Sopenharmony_ci 71362306a36Sopenharmony_ci/* 71462306a36Sopenharmony_ci * Connector 71562306a36Sopenharmony_ci */ 71662306a36Sopenharmony_ci 71762306a36Sopenharmony_ciint mgag200_vga_connector_helper_get_modes(struct drm_connector *connector) 71862306a36Sopenharmony_ci{ 71962306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(connector->dev); 72062306a36Sopenharmony_ci int ret; 72162306a36Sopenharmony_ci 72262306a36Sopenharmony_ci /* 72362306a36Sopenharmony_ci * Protect access to I/O registers from concurrent modesetting 72462306a36Sopenharmony_ci * by acquiring the I/O-register lock. 72562306a36Sopenharmony_ci */ 72662306a36Sopenharmony_ci mutex_lock(&mdev->rmmio_lock); 72762306a36Sopenharmony_ci ret = drm_connector_helper_get_modes_from_ddc(connector); 72862306a36Sopenharmony_ci mutex_unlock(&mdev->rmmio_lock); 72962306a36Sopenharmony_ci 73062306a36Sopenharmony_ci return ret; 73162306a36Sopenharmony_ci} 73262306a36Sopenharmony_ci 73362306a36Sopenharmony_ci/* 73462306a36Sopenharmony_ci * Mode config 73562306a36Sopenharmony_ci */ 73662306a36Sopenharmony_ci 73762306a36Sopenharmony_cistatic void mgag200_mode_config_helper_atomic_commit_tail(struct drm_atomic_state *state) 73862306a36Sopenharmony_ci{ 73962306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(state->dev); 74062306a36Sopenharmony_ci 74162306a36Sopenharmony_ci /* 74262306a36Sopenharmony_ci * Concurrent operations could possibly trigger a call to 74362306a36Sopenharmony_ci * drm_connector_helper_funcs.get_modes by trying to read the 74462306a36Sopenharmony_ci * display modes. Protect access to I/O registers by acquiring 74562306a36Sopenharmony_ci * the I/O-register lock. 74662306a36Sopenharmony_ci */ 74762306a36Sopenharmony_ci mutex_lock(&mdev->rmmio_lock); 74862306a36Sopenharmony_ci drm_atomic_helper_commit_tail(state); 74962306a36Sopenharmony_ci mutex_unlock(&mdev->rmmio_lock); 75062306a36Sopenharmony_ci} 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_cistatic const struct drm_mode_config_helper_funcs mgag200_mode_config_helper_funcs = { 75362306a36Sopenharmony_ci .atomic_commit_tail = mgag200_mode_config_helper_atomic_commit_tail, 75462306a36Sopenharmony_ci}; 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_ci/* Calculates a mode's required memory bandwidth (in KiB/sec). */ 75762306a36Sopenharmony_cistatic uint32_t mgag200_calculate_mode_bandwidth(const struct drm_display_mode *mode, 75862306a36Sopenharmony_ci unsigned int bits_per_pixel) 75962306a36Sopenharmony_ci{ 76062306a36Sopenharmony_ci uint32_t total_area, divisor; 76162306a36Sopenharmony_ci uint64_t active_area, pixels_per_second, bandwidth; 76262306a36Sopenharmony_ci uint64_t bytes_per_pixel = (bits_per_pixel + 7) / 8; 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci divisor = 1024; 76562306a36Sopenharmony_ci 76662306a36Sopenharmony_ci if (!mode->htotal || !mode->vtotal || !mode->clock) 76762306a36Sopenharmony_ci return 0; 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci active_area = mode->hdisplay * mode->vdisplay; 77062306a36Sopenharmony_ci total_area = mode->htotal * mode->vtotal; 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci pixels_per_second = active_area * mode->clock * 1000; 77362306a36Sopenharmony_ci do_div(pixels_per_second, total_area); 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci bandwidth = pixels_per_second * bytes_per_pixel * 100; 77662306a36Sopenharmony_ci do_div(bandwidth, divisor); 77762306a36Sopenharmony_ci 77862306a36Sopenharmony_ci return (uint32_t)bandwidth; 77962306a36Sopenharmony_ci} 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic enum drm_mode_status mgag200_mode_config_mode_valid(struct drm_device *dev, 78262306a36Sopenharmony_ci const struct drm_display_mode *mode) 78362306a36Sopenharmony_ci{ 78462306a36Sopenharmony_ci static const unsigned int max_bpp = 4; // DRM_FORMAT_XRGB8888 78562306a36Sopenharmony_ci struct mga_device *mdev = to_mga_device(dev); 78662306a36Sopenharmony_ci unsigned long fbsize, fbpages, max_fbpages; 78762306a36Sopenharmony_ci const struct mgag200_device_info *info = mdev->info; 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci max_fbpages = mdev->vram_available >> PAGE_SHIFT; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_ci fbsize = mode->hdisplay * mode->vdisplay * max_bpp; 79262306a36Sopenharmony_ci fbpages = DIV_ROUND_UP(fbsize, PAGE_SIZE); 79362306a36Sopenharmony_ci 79462306a36Sopenharmony_ci if (fbpages > max_fbpages) 79562306a36Sopenharmony_ci return MODE_MEM; 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci /* 79862306a36Sopenharmony_ci * Test the mode's required memory bandwidth if the device 79962306a36Sopenharmony_ci * specifies a maximum. Not all devices do though. 80062306a36Sopenharmony_ci */ 80162306a36Sopenharmony_ci if (info->max_mem_bandwidth) { 80262306a36Sopenharmony_ci uint32_t mode_bandwidth = mgag200_calculate_mode_bandwidth(mode, max_bpp * 8); 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci if (mode_bandwidth > (info->max_mem_bandwidth * 1024)) 80562306a36Sopenharmony_ci return MODE_BAD; 80662306a36Sopenharmony_ci } 80762306a36Sopenharmony_ci 80862306a36Sopenharmony_ci return MODE_OK; 80962306a36Sopenharmony_ci} 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_cistatic const struct drm_mode_config_funcs mgag200_mode_config_funcs = { 81262306a36Sopenharmony_ci .fb_create = drm_gem_fb_create_with_dirty, 81362306a36Sopenharmony_ci .mode_valid = mgag200_mode_config_mode_valid, 81462306a36Sopenharmony_ci .atomic_check = drm_atomic_helper_check, 81562306a36Sopenharmony_ci .atomic_commit = drm_atomic_helper_commit, 81662306a36Sopenharmony_ci}; 81762306a36Sopenharmony_ci 81862306a36Sopenharmony_ciint mgag200_mode_config_init(struct mga_device *mdev, resource_size_t vram_available) 81962306a36Sopenharmony_ci{ 82062306a36Sopenharmony_ci struct drm_device *dev = &mdev->base; 82162306a36Sopenharmony_ci int ret; 82262306a36Sopenharmony_ci 82362306a36Sopenharmony_ci mdev->vram_available = vram_available; 82462306a36Sopenharmony_ci 82562306a36Sopenharmony_ci ret = drmm_mode_config_init(dev); 82662306a36Sopenharmony_ci if (ret) { 82762306a36Sopenharmony_ci drm_err(dev, "drmm_mode_config_init() failed: %d\n", ret); 82862306a36Sopenharmony_ci return ret; 82962306a36Sopenharmony_ci } 83062306a36Sopenharmony_ci 83162306a36Sopenharmony_ci dev->mode_config.max_width = MGAG200_MAX_FB_WIDTH; 83262306a36Sopenharmony_ci dev->mode_config.max_height = MGAG200_MAX_FB_HEIGHT; 83362306a36Sopenharmony_ci dev->mode_config.preferred_depth = 24; 83462306a36Sopenharmony_ci dev->mode_config.funcs = &mgag200_mode_config_funcs; 83562306a36Sopenharmony_ci dev->mode_config.helper_private = &mgag200_mode_config_helper_funcs; 83662306a36Sopenharmony_ci 83762306a36Sopenharmony_ci return 0; 83862306a36Sopenharmony_ci} 839