162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (c) 2021 MediaTek Inc. 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#include <drm/drm_fourcc.h> 762306a36Sopenharmony_ci#include <drm/drm_framebuffer.h> 862306a36Sopenharmony_ci#include <linux/clk.h> 962306a36Sopenharmony_ci#include <linux/component.h> 1062306a36Sopenharmony_ci#include <linux/of.h> 1162306a36Sopenharmony_ci#include <linux/of_address.h> 1262306a36Sopenharmony_ci#include <linux/platform_device.h> 1362306a36Sopenharmony_ci#include <linux/reset.h> 1462306a36Sopenharmony_ci#include <linux/soc/mediatek/mtk-cmdq.h> 1562306a36Sopenharmony_ci#include <linux/soc/mediatek/mtk-mmsys.h> 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci#include "mtk_drm_crtc.h" 1862306a36Sopenharmony_ci#include "mtk_drm_ddp_comp.h" 1962306a36Sopenharmony_ci#include "mtk_drm_drv.h" 2062306a36Sopenharmony_ci#include "mtk_ethdr.h" 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci#define MIX_INTEN 0x4 2362306a36Sopenharmony_ci#define MIX_FME_CPL_INTEN BIT(1) 2462306a36Sopenharmony_ci#define MIX_INTSTA 0x8 2562306a36Sopenharmony_ci#define MIX_EN 0xc 2662306a36Sopenharmony_ci#define MIX_RST 0x14 2762306a36Sopenharmony_ci#define MIX_ROI_SIZE 0x18 2862306a36Sopenharmony_ci#define MIX_DATAPATH_CON 0x1c 2962306a36Sopenharmony_ci#define OUTPUT_NO_RND BIT(3) 3062306a36Sopenharmony_ci#define SOURCE_RGB_SEL BIT(7) 3162306a36Sopenharmony_ci#define BACKGROUND_RELAY (4 << 9) 3262306a36Sopenharmony_ci#define MIX_ROI_BGCLR 0x20 3362306a36Sopenharmony_ci#define BGCLR_BLACK 0xff000000 3462306a36Sopenharmony_ci#define MIX_SRC_CON 0x24 3562306a36Sopenharmony_ci#define MIX_SRC_L0_EN BIT(0) 3662306a36Sopenharmony_ci#define MIX_L_SRC_CON(n) (0x28 + 0x18 * (n)) 3762306a36Sopenharmony_ci#define NON_PREMULTI_SOURCE (2 << 12) 3862306a36Sopenharmony_ci#define MIX_L_SRC_SIZE(n) (0x30 + 0x18 * (n)) 3962306a36Sopenharmony_ci#define MIX_L_SRC_OFFSET(n) (0x34 + 0x18 * (n)) 4062306a36Sopenharmony_ci#define MIX_FUNC_DCM0 0x120 4162306a36Sopenharmony_ci#define MIX_FUNC_DCM1 0x124 4262306a36Sopenharmony_ci#define MIX_FUNC_DCM_ENABLE 0xffffffff 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#define HDR_VDO_FE_0804_HDR_DM_FE 0x804 4562306a36Sopenharmony_ci#define HDR_VDO_FE_0804_BYPASS_ALL 0xfd 4662306a36Sopenharmony_ci#define HDR_GFX_FE_0204_GFX_HDR_FE 0x204 4762306a36Sopenharmony_ci#define HDR_GFX_FE_0204_BYPASS_ALL 0xfd 4862306a36Sopenharmony_ci#define HDR_VDO_BE_0204_VDO_DM_BE 0x204 4962306a36Sopenharmony_ci#define HDR_VDO_BE_0204_BYPASS_ALL 0x7e 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci#define MIXER_INX_MODE_BYPASS 0 5262306a36Sopenharmony_ci#define MIXER_INX_MODE_EVEN_EXTEND 1 5362306a36Sopenharmony_ci#define DEFAULT_9BIT_ALPHA 0x100 5462306a36Sopenharmony_ci#define MIXER_ALPHA_AEN BIT(8) 5562306a36Sopenharmony_ci#define MIXER_ALPHA 0xff 5662306a36Sopenharmony_ci#define ETHDR_CLK_NUM 13 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_cienum mtk_ethdr_comp_id { 5962306a36Sopenharmony_ci ETHDR_MIXER, 6062306a36Sopenharmony_ci ETHDR_VDO_FE0, 6162306a36Sopenharmony_ci ETHDR_VDO_FE1, 6262306a36Sopenharmony_ci ETHDR_GFX_FE0, 6362306a36Sopenharmony_ci ETHDR_GFX_FE1, 6462306a36Sopenharmony_ci ETHDR_VDO_BE, 6562306a36Sopenharmony_ci ETHDR_ADL_DS, 6662306a36Sopenharmony_ci ETHDR_ID_MAX 6762306a36Sopenharmony_ci}; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cistruct mtk_ethdr_comp { 7062306a36Sopenharmony_ci struct device *dev; 7162306a36Sopenharmony_ci void __iomem *regs; 7262306a36Sopenharmony_ci struct cmdq_client_reg cmdq_base; 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistruct mtk_ethdr { 7662306a36Sopenharmony_ci struct mtk_ethdr_comp ethdr_comp[ETHDR_ID_MAX]; 7762306a36Sopenharmony_ci struct clk_bulk_data ethdr_clk[ETHDR_CLK_NUM]; 7862306a36Sopenharmony_ci struct device *mmsys_dev; 7962306a36Sopenharmony_ci void (*vblank_cb)(void *data); 8062306a36Sopenharmony_ci void *vblank_cb_data; 8162306a36Sopenharmony_ci int irq; 8262306a36Sopenharmony_ci struct reset_control *reset_ctl; 8362306a36Sopenharmony_ci}; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_cistatic const char * const ethdr_clk_str[] = { 8662306a36Sopenharmony_ci "ethdr_top", 8762306a36Sopenharmony_ci "mixer", 8862306a36Sopenharmony_ci "vdo_fe0", 8962306a36Sopenharmony_ci "vdo_fe1", 9062306a36Sopenharmony_ci "gfx_fe0", 9162306a36Sopenharmony_ci "gfx_fe1", 9262306a36Sopenharmony_ci "vdo_be", 9362306a36Sopenharmony_ci "adl_ds", 9462306a36Sopenharmony_ci "vdo_fe0_async", 9562306a36Sopenharmony_ci "vdo_fe1_async", 9662306a36Sopenharmony_ci "gfx_fe0_async", 9762306a36Sopenharmony_ci "gfx_fe1_async", 9862306a36Sopenharmony_ci "vdo_be_async", 9962306a36Sopenharmony_ci}; 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_civoid mtk_ethdr_register_vblank_cb(struct device *dev, 10262306a36Sopenharmony_ci void (*vblank_cb)(void *), 10362306a36Sopenharmony_ci void *vblank_cb_data) 10462306a36Sopenharmony_ci{ 10562306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci priv->vblank_cb = vblank_cb; 10862306a36Sopenharmony_ci priv->vblank_cb_data = vblank_cb_data; 10962306a36Sopenharmony_ci} 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_civoid mtk_ethdr_unregister_vblank_cb(struct device *dev) 11262306a36Sopenharmony_ci{ 11362306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci priv->vblank_cb = NULL; 11662306a36Sopenharmony_ci priv->vblank_cb_data = NULL; 11762306a36Sopenharmony_ci} 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_civoid mtk_ethdr_enable_vblank(struct device *dev) 12062306a36Sopenharmony_ci{ 12162306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci writel(MIX_FME_CPL_INTEN, priv->ethdr_comp[ETHDR_MIXER].regs + MIX_INTEN); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_civoid mtk_ethdr_disable_vblank(struct device *dev) 12762306a36Sopenharmony_ci{ 12862306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci writel(0x0, priv->ethdr_comp[ETHDR_MIXER].regs + MIX_INTEN); 13162306a36Sopenharmony_ci} 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic irqreturn_t mtk_ethdr_irq_handler(int irq, void *dev_id) 13462306a36Sopenharmony_ci{ 13562306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_id; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci writel(0x0, priv->ethdr_comp[ETHDR_MIXER].regs + MIX_INTSTA); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci if (!priv->vblank_cb) 14062306a36Sopenharmony_ci return IRQ_NONE; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci priv->vblank_cb(priv->vblank_cb_data); 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci return IRQ_HANDLED; 14562306a36Sopenharmony_ci} 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_civoid mtk_ethdr_layer_config(struct device *dev, unsigned int idx, 14862306a36Sopenharmony_ci struct mtk_plane_state *state, 14962306a36Sopenharmony_ci struct cmdq_pkt *cmdq_pkt) 15062306a36Sopenharmony_ci{ 15162306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 15262306a36Sopenharmony_ci struct mtk_ethdr_comp *mixer = &priv->ethdr_comp[ETHDR_MIXER]; 15362306a36Sopenharmony_ci struct mtk_plane_pending_state *pending = &state->pending; 15462306a36Sopenharmony_ci unsigned int offset = (pending->x & 1) << 31 | pending->y << 16 | pending->x; 15562306a36Sopenharmony_ci unsigned int align_width = ALIGN_DOWN(pending->width, 2); 15662306a36Sopenharmony_ci unsigned int alpha_con = 0; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci dev_dbg(dev, "%s+ idx:%d", __func__, idx); 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci if (idx >= 4) 16162306a36Sopenharmony_ci return; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci if (!pending->enable) { 16462306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, 0, &mixer->cmdq_base, mixer->regs, MIX_L_SRC_SIZE(idx)); 16562306a36Sopenharmony_ci return; 16662306a36Sopenharmony_ci } 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci if (state->base.fb && state->base.fb->format->has_alpha) 16962306a36Sopenharmony_ci alpha_con = MIXER_ALPHA_AEN | MIXER_ALPHA; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci mtk_mmsys_mixer_in_config(priv->mmsys_dev, idx + 1, alpha_con ? false : true, 17262306a36Sopenharmony_ci DEFAULT_9BIT_ALPHA, 17362306a36Sopenharmony_ci pending->x & 1 ? MIXER_INX_MODE_EVEN_EXTEND : 17462306a36Sopenharmony_ci MIXER_INX_MODE_BYPASS, align_width / 2 - 1, cmdq_pkt); 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, pending->height << 16 | align_width, &mixer->cmdq_base, 17762306a36Sopenharmony_ci mixer->regs, MIX_L_SRC_SIZE(idx)); 17862306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, offset, &mixer->cmdq_base, mixer->regs, MIX_L_SRC_OFFSET(idx)); 17962306a36Sopenharmony_ci mtk_ddp_write_mask(cmdq_pkt, alpha_con, &mixer->cmdq_base, mixer->regs, MIX_L_SRC_CON(idx), 18062306a36Sopenharmony_ci 0x1ff); 18162306a36Sopenharmony_ci mtk_ddp_write_mask(cmdq_pkt, BIT(idx), &mixer->cmdq_base, mixer->regs, MIX_SRC_CON, 18262306a36Sopenharmony_ci BIT(idx)); 18362306a36Sopenharmony_ci} 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_civoid mtk_ethdr_config(struct device *dev, unsigned int w, 18662306a36Sopenharmony_ci unsigned int h, unsigned int vrefresh, 18762306a36Sopenharmony_ci unsigned int bpc, struct cmdq_pkt *cmdq_pkt) 18862306a36Sopenharmony_ci{ 18962306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 19062306a36Sopenharmony_ci struct mtk_ethdr_comp *vdo_fe0 = &priv->ethdr_comp[ETHDR_VDO_FE0]; 19162306a36Sopenharmony_ci struct mtk_ethdr_comp *vdo_fe1 = &priv->ethdr_comp[ETHDR_VDO_FE1]; 19262306a36Sopenharmony_ci struct mtk_ethdr_comp *gfx_fe0 = &priv->ethdr_comp[ETHDR_GFX_FE0]; 19362306a36Sopenharmony_ci struct mtk_ethdr_comp *gfx_fe1 = &priv->ethdr_comp[ETHDR_GFX_FE1]; 19462306a36Sopenharmony_ci struct mtk_ethdr_comp *vdo_be = &priv->ethdr_comp[ETHDR_VDO_BE]; 19562306a36Sopenharmony_ci struct mtk_ethdr_comp *mixer = &priv->ethdr_comp[ETHDR_MIXER]; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci dev_dbg(dev, "%s-w:%d, h:%d\n", __func__, w, h); 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, HDR_VDO_FE_0804_BYPASS_ALL, &vdo_fe0->cmdq_base, 20062306a36Sopenharmony_ci vdo_fe0->regs, HDR_VDO_FE_0804_HDR_DM_FE); 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, HDR_VDO_FE_0804_BYPASS_ALL, &vdo_fe1->cmdq_base, 20362306a36Sopenharmony_ci vdo_fe1->regs, HDR_VDO_FE_0804_HDR_DM_FE); 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, HDR_GFX_FE_0204_BYPASS_ALL, &gfx_fe0->cmdq_base, 20662306a36Sopenharmony_ci gfx_fe0->regs, HDR_GFX_FE_0204_GFX_HDR_FE); 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, HDR_GFX_FE_0204_BYPASS_ALL, &gfx_fe1->cmdq_base, 20962306a36Sopenharmony_ci gfx_fe1->regs, HDR_GFX_FE_0204_GFX_HDR_FE); 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, HDR_VDO_BE_0204_BYPASS_ALL, &vdo_be->cmdq_base, 21262306a36Sopenharmony_ci vdo_be->regs, HDR_VDO_BE_0204_VDO_DM_BE); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, MIX_FUNC_DCM_ENABLE, &mixer->cmdq_base, mixer->regs, MIX_FUNC_DCM0); 21562306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, MIX_FUNC_DCM_ENABLE, &mixer->cmdq_base, mixer->regs, MIX_FUNC_DCM1); 21662306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, h << 16 | w, &mixer->cmdq_base, mixer->regs, MIX_ROI_SIZE); 21762306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, BGCLR_BLACK, &mixer->cmdq_base, mixer->regs, MIX_ROI_BGCLR); 21862306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, NON_PREMULTI_SOURCE, &mixer->cmdq_base, mixer->regs, 21962306a36Sopenharmony_ci MIX_L_SRC_CON(0)); 22062306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, NON_PREMULTI_SOURCE, &mixer->cmdq_base, mixer->regs, 22162306a36Sopenharmony_ci MIX_L_SRC_CON(1)); 22262306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, NON_PREMULTI_SOURCE, &mixer->cmdq_base, mixer->regs, 22362306a36Sopenharmony_ci MIX_L_SRC_CON(2)); 22462306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, NON_PREMULTI_SOURCE, &mixer->cmdq_base, mixer->regs, 22562306a36Sopenharmony_ci MIX_L_SRC_CON(3)); 22662306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, 0x0, &mixer->cmdq_base, mixer->regs, MIX_L_SRC_SIZE(0)); 22762306a36Sopenharmony_ci mtk_ddp_write(cmdq_pkt, OUTPUT_NO_RND | SOURCE_RGB_SEL | BACKGROUND_RELAY, 22862306a36Sopenharmony_ci &mixer->cmdq_base, mixer->regs, MIX_DATAPATH_CON); 22962306a36Sopenharmony_ci mtk_ddp_write_mask(cmdq_pkt, MIX_SRC_L0_EN, &mixer->cmdq_base, mixer->regs, 23062306a36Sopenharmony_ci MIX_SRC_CON, MIX_SRC_L0_EN); 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci mtk_mmsys_hdr_config(priv->mmsys_dev, w / 2, h, cmdq_pkt); 23362306a36Sopenharmony_ci mtk_mmsys_mixer_in_channel_swap(priv->mmsys_dev, 4, 0, cmdq_pkt); 23462306a36Sopenharmony_ci} 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_civoid mtk_ethdr_start(struct device *dev) 23762306a36Sopenharmony_ci{ 23862306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 23962306a36Sopenharmony_ci struct mtk_ethdr_comp *mixer = &priv->ethdr_comp[ETHDR_MIXER]; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_ci writel(1, mixer->regs + MIX_EN); 24262306a36Sopenharmony_ci} 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_civoid mtk_ethdr_stop(struct device *dev) 24562306a36Sopenharmony_ci{ 24662306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 24762306a36Sopenharmony_ci struct mtk_ethdr_comp *mixer = &priv->ethdr_comp[ETHDR_MIXER]; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci writel(0, mixer->regs + MIX_EN); 25062306a36Sopenharmony_ci writel(1, mixer->regs + MIX_RST); 25162306a36Sopenharmony_ci reset_control_reset(priv->reset_ctl); 25262306a36Sopenharmony_ci writel(0, mixer->regs + MIX_RST); 25362306a36Sopenharmony_ci} 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ciint mtk_ethdr_clk_enable(struct device *dev) 25662306a36Sopenharmony_ci{ 25762306a36Sopenharmony_ci int ret; 25862306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci ret = clk_bulk_prepare_enable(ETHDR_CLK_NUM, priv->ethdr_clk); 26162306a36Sopenharmony_ci if (ret) 26262306a36Sopenharmony_ci dev_err(dev, 26362306a36Sopenharmony_ci "ethdr_clk prepare enable failed\n"); 26462306a36Sopenharmony_ci return ret; 26562306a36Sopenharmony_ci} 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_civoid mtk_ethdr_clk_disable(struct device *dev) 26862306a36Sopenharmony_ci{ 26962306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci clk_bulk_disable_unprepare(ETHDR_CLK_NUM, priv->ethdr_clk); 27262306a36Sopenharmony_ci} 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_cistatic int mtk_ethdr_bind(struct device *dev, struct device *master, 27562306a36Sopenharmony_ci void *data) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci struct mtk_ethdr *priv = dev_get_drvdata(dev); 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci priv->mmsys_dev = data; 28062306a36Sopenharmony_ci return 0; 28162306a36Sopenharmony_ci} 28262306a36Sopenharmony_ci 28362306a36Sopenharmony_cistatic void mtk_ethdr_unbind(struct device *dev, struct device *master, void *data) 28462306a36Sopenharmony_ci{ 28562306a36Sopenharmony_ci} 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_cistatic const struct component_ops mtk_ethdr_component_ops = { 28862306a36Sopenharmony_ci .bind = mtk_ethdr_bind, 28962306a36Sopenharmony_ci .unbind = mtk_ethdr_unbind, 29062306a36Sopenharmony_ci}; 29162306a36Sopenharmony_ci 29262306a36Sopenharmony_cistatic int mtk_ethdr_probe(struct platform_device *pdev) 29362306a36Sopenharmony_ci{ 29462306a36Sopenharmony_ci struct device *dev = &pdev->dev; 29562306a36Sopenharmony_ci struct mtk_ethdr *priv; 29662306a36Sopenharmony_ci int ret; 29762306a36Sopenharmony_ci int i; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 30062306a36Sopenharmony_ci if (!priv) 30162306a36Sopenharmony_ci return -ENOMEM; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci for (i = 0; i < ETHDR_ID_MAX; i++) { 30462306a36Sopenharmony_ci priv->ethdr_comp[i].dev = dev; 30562306a36Sopenharmony_ci priv->ethdr_comp[i].regs = of_iomap(dev->of_node, i); 30662306a36Sopenharmony_ci#if IS_REACHABLE(CONFIG_MTK_CMDQ) 30762306a36Sopenharmony_ci ret = cmdq_dev_get_client_reg(dev, 30862306a36Sopenharmony_ci &priv->ethdr_comp[i].cmdq_base, i); 30962306a36Sopenharmony_ci if (ret) 31062306a36Sopenharmony_ci dev_dbg(dev, "get mediatek,gce-client-reg fail!\n"); 31162306a36Sopenharmony_ci#endif 31262306a36Sopenharmony_ci dev_dbg(dev, "[DRM]regs:0x%p, node:%d\n", priv->ethdr_comp[i].regs, i); 31362306a36Sopenharmony_ci } 31462306a36Sopenharmony_ci 31562306a36Sopenharmony_ci for (i = 0; i < ETHDR_CLK_NUM; i++) 31662306a36Sopenharmony_ci priv->ethdr_clk[i].id = ethdr_clk_str[i]; 31762306a36Sopenharmony_ci ret = devm_clk_bulk_get_optional(dev, ETHDR_CLK_NUM, priv->ethdr_clk); 31862306a36Sopenharmony_ci if (ret) 31962306a36Sopenharmony_ci return ret; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci priv->irq = platform_get_irq(pdev, 0); 32262306a36Sopenharmony_ci if (priv->irq < 0) 32362306a36Sopenharmony_ci priv->irq = 0; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci if (priv->irq) { 32662306a36Sopenharmony_ci ret = devm_request_irq(dev, priv->irq, mtk_ethdr_irq_handler, 32762306a36Sopenharmony_ci IRQF_TRIGGER_NONE, dev_name(dev), priv); 32862306a36Sopenharmony_ci if (ret < 0) { 32962306a36Sopenharmony_ci dev_err(dev, "Failed to request irq %d: %d\n", priv->irq, ret); 33062306a36Sopenharmony_ci return ret; 33162306a36Sopenharmony_ci } 33262306a36Sopenharmony_ci } 33362306a36Sopenharmony_ci 33462306a36Sopenharmony_ci priv->reset_ctl = devm_reset_control_array_get_optional_exclusive(dev); 33562306a36Sopenharmony_ci if (IS_ERR(priv->reset_ctl)) { 33662306a36Sopenharmony_ci dev_err_probe(dev, PTR_ERR(priv->reset_ctl), "cannot get ethdr reset control\n"); 33762306a36Sopenharmony_ci return PTR_ERR(priv->reset_ctl); 33862306a36Sopenharmony_ci } 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci platform_set_drvdata(pdev, priv); 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci ret = component_add(dev, &mtk_ethdr_component_ops); 34362306a36Sopenharmony_ci if (ret) 34462306a36Sopenharmony_ci dev_notice(dev, "Failed to add component: %d\n", ret); 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci return ret; 34762306a36Sopenharmony_ci} 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_cistatic int mtk_ethdr_remove(struct platform_device *pdev) 35062306a36Sopenharmony_ci{ 35162306a36Sopenharmony_ci component_del(&pdev->dev, &mtk_ethdr_component_ops); 35262306a36Sopenharmony_ci return 0; 35362306a36Sopenharmony_ci} 35462306a36Sopenharmony_ci 35562306a36Sopenharmony_cistatic const struct of_device_id mtk_ethdr_driver_dt_match[] = { 35662306a36Sopenharmony_ci { .compatible = "mediatek,mt8195-disp-ethdr"}, 35762306a36Sopenharmony_ci {}, 35862306a36Sopenharmony_ci}; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk_ethdr_driver_dt_match); 36162306a36Sopenharmony_ci 36262306a36Sopenharmony_cistruct platform_driver mtk_ethdr_driver = { 36362306a36Sopenharmony_ci .probe = mtk_ethdr_probe, 36462306a36Sopenharmony_ci .remove = mtk_ethdr_remove, 36562306a36Sopenharmony_ci .driver = { 36662306a36Sopenharmony_ci .name = "mediatek-disp-ethdr", 36762306a36Sopenharmony_ci .owner = THIS_MODULE, 36862306a36Sopenharmony_ci .of_match_table = mtk_ethdr_driver_dt_match, 36962306a36Sopenharmony_ci }, 37062306a36Sopenharmony_ci}; 371