162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * i.MX drm driver - Television Encoder (TVEv2) 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2013 Philipp Zabel, Pengutronix 662306a36Sopenharmony_ci */ 762306a36Sopenharmony_ci 862306a36Sopenharmony_ci#include <linux/clk-provider.h> 962306a36Sopenharmony_ci#include <linux/clk.h> 1062306a36Sopenharmony_ci#include <linux/component.h> 1162306a36Sopenharmony_ci#include <linux/i2c.h> 1262306a36Sopenharmony_ci#include <linux/module.h> 1362306a36Sopenharmony_ci#include <linux/platform_device.h> 1462306a36Sopenharmony_ci#include <linux/regmap.h> 1562306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 1662306a36Sopenharmony_ci#include <linux/videodev2.h> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci#include <video/imx-ipu-v3.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include <drm/drm_atomic_helper.h> 2162306a36Sopenharmony_ci#include <drm/drm_edid.h> 2262306a36Sopenharmony_ci#include <drm/drm_managed.h> 2362306a36Sopenharmony_ci#include <drm/drm_probe_helper.h> 2462306a36Sopenharmony_ci#include <drm/drm_simple_kms_helper.h> 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci#include "imx-drm.h" 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#define TVE_COM_CONF_REG 0x00 2962306a36Sopenharmony_ci#define TVE_TVDAC0_CONT_REG 0x28 3062306a36Sopenharmony_ci#define TVE_TVDAC1_CONT_REG 0x2c 3162306a36Sopenharmony_ci#define TVE_TVDAC2_CONT_REG 0x30 3262306a36Sopenharmony_ci#define TVE_CD_CONT_REG 0x34 3362306a36Sopenharmony_ci#define TVE_INT_CONT_REG 0x64 3462306a36Sopenharmony_ci#define TVE_STAT_REG 0x68 3562306a36Sopenharmony_ci#define TVE_TST_MODE_REG 0x6c 3662306a36Sopenharmony_ci#define TVE_MV_CONT_REG 0xdc 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* TVE_COM_CONF_REG */ 3962306a36Sopenharmony_ci#define TVE_SYNC_CH_2_EN BIT(22) 4062306a36Sopenharmony_ci#define TVE_SYNC_CH_1_EN BIT(21) 4162306a36Sopenharmony_ci#define TVE_SYNC_CH_0_EN BIT(20) 4262306a36Sopenharmony_ci#define TVE_TV_OUT_MODE_MASK (0x7 << 12) 4362306a36Sopenharmony_ci#define TVE_TV_OUT_DISABLE (0x0 << 12) 4462306a36Sopenharmony_ci#define TVE_TV_OUT_CVBS_0 (0x1 << 12) 4562306a36Sopenharmony_ci#define TVE_TV_OUT_CVBS_2 (0x2 << 12) 4662306a36Sopenharmony_ci#define TVE_TV_OUT_CVBS_0_2 (0x3 << 12) 4762306a36Sopenharmony_ci#define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12) 4862306a36Sopenharmony_ci#define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12) 4962306a36Sopenharmony_ci#define TVE_TV_OUT_YPBPR (0x6 << 12) 5062306a36Sopenharmony_ci#define TVE_TV_OUT_RGB (0x7 << 12) 5162306a36Sopenharmony_ci#define TVE_TV_STAND_MASK (0xf << 8) 5262306a36Sopenharmony_ci#define TVE_TV_STAND_HD_1080P30 (0xc << 8) 5362306a36Sopenharmony_ci#define TVE_P2I_CONV_EN BIT(7) 5462306a36Sopenharmony_ci#define TVE_INP_VIDEO_FORM BIT(6) 5562306a36Sopenharmony_ci#define TVE_INP_YCBCR_422 (0x0 << 6) 5662306a36Sopenharmony_ci#define TVE_INP_YCBCR_444 (0x1 << 6) 5762306a36Sopenharmony_ci#define TVE_DATA_SOURCE_MASK (0x3 << 4) 5862306a36Sopenharmony_ci#define TVE_DATA_SOURCE_BUS1 (0x0 << 4) 5962306a36Sopenharmony_ci#define TVE_DATA_SOURCE_BUS2 (0x1 << 4) 6062306a36Sopenharmony_ci#define TVE_DATA_SOURCE_EXT (0x2 << 4) 6162306a36Sopenharmony_ci#define TVE_DATA_SOURCE_TESTGEN (0x3 << 4) 6262306a36Sopenharmony_ci#define TVE_IPU_CLK_EN_OFS 3 6362306a36Sopenharmony_ci#define TVE_IPU_CLK_EN BIT(3) 6462306a36Sopenharmony_ci#define TVE_DAC_SAMP_RATE_OFS 1 6562306a36Sopenharmony_ci#define TVE_DAC_SAMP_RATE_WIDTH 2 6662306a36Sopenharmony_ci#define TVE_DAC_SAMP_RATE_MASK (0x3 << 1) 6762306a36Sopenharmony_ci#define TVE_DAC_FULL_RATE (0x0 << 1) 6862306a36Sopenharmony_ci#define TVE_DAC_DIV2_RATE (0x1 << 1) 6962306a36Sopenharmony_ci#define TVE_DAC_DIV4_RATE (0x2 << 1) 7062306a36Sopenharmony_ci#define TVE_EN BIT(0) 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci/* TVE_TVDACx_CONT_REG */ 7362306a36Sopenharmony_ci#define TVE_TVDAC_GAIN_MASK (0x3f << 0) 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci/* TVE_CD_CONT_REG */ 7662306a36Sopenharmony_ci#define TVE_CD_CH_2_SM_EN BIT(22) 7762306a36Sopenharmony_ci#define TVE_CD_CH_1_SM_EN BIT(21) 7862306a36Sopenharmony_ci#define TVE_CD_CH_0_SM_EN BIT(20) 7962306a36Sopenharmony_ci#define TVE_CD_CH_2_LM_EN BIT(18) 8062306a36Sopenharmony_ci#define TVE_CD_CH_1_LM_EN BIT(17) 8162306a36Sopenharmony_ci#define TVE_CD_CH_0_LM_EN BIT(16) 8262306a36Sopenharmony_ci#define TVE_CD_CH_2_REF_LVL BIT(10) 8362306a36Sopenharmony_ci#define TVE_CD_CH_1_REF_LVL BIT(9) 8462306a36Sopenharmony_ci#define TVE_CD_CH_0_REF_LVL BIT(8) 8562306a36Sopenharmony_ci#define TVE_CD_EN BIT(0) 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci/* TVE_INT_CONT_REG */ 8862306a36Sopenharmony_ci#define TVE_FRAME_END_IEN BIT(13) 8962306a36Sopenharmony_ci#define TVE_CD_MON_END_IEN BIT(2) 9062306a36Sopenharmony_ci#define TVE_CD_SM_IEN BIT(1) 9162306a36Sopenharmony_ci#define TVE_CD_LM_IEN BIT(0) 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci/* TVE_TST_MODE_REG */ 9462306a36Sopenharmony_ci#define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0) 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci#define IMX_TVE_DAC_VOLTAGE 2750000 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_cienum { 9962306a36Sopenharmony_ci TVE_MODE_TVOUT, 10062306a36Sopenharmony_ci TVE_MODE_VGA, 10162306a36Sopenharmony_ci}; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_cistruct imx_tve_encoder { 10462306a36Sopenharmony_ci struct drm_connector connector; 10562306a36Sopenharmony_ci struct drm_encoder encoder; 10662306a36Sopenharmony_ci struct imx_tve *tve; 10762306a36Sopenharmony_ci}; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistruct imx_tve { 11062306a36Sopenharmony_ci struct device *dev; 11162306a36Sopenharmony_ci int mode; 11262306a36Sopenharmony_ci int di_hsync_pin; 11362306a36Sopenharmony_ci int di_vsync_pin; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci struct regmap *regmap; 11662306a36Sopenharmony_ci struct regulator *dac_reg; 11762306a36Sopenharmony_ci struct i2c_adapter *ddc; 11862306a36Sopenharmony_ci struct clk *clk; 11962306a36Sopenharmony_ci struct clk *di_sel_clk; 12062306a36Sopenharmony_ci struct clk_hw clk_hw_di; 12162306a36Sopenharmony_ci struct clk *di_clk; 12262306a36Sopenharmony_ci}; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_cistatic inline struct imx_tve *con_to_tve(struct drm_connector *c) 12562306a36Sopenharmony_ci{ 12662306a36Sopenharmony_ci return container_of(c, struct imx_tve_encoder, connector)->tve; 12762306a36Sopenharmony_ci} 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_cistatic inline struct imx_tve *enc_to_tve(struct drm_encoder *e) 13062306a36Sopenharmony_ci{ 13162306a36Sopenharmony_ci return container_of(e, struct imx_tve_encoder, encoder)->tve; 13262306a36Sopenharmony_ci} 13362306a36Sopenharmony_ci 13462306a36Sopenharmony_cistatic void tve_enable(struct imx_tve *tve) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci clk_prepare_enable(tve->clk); 13762306a36Sopenharmony_ci regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, TVE_EN, TVE_EN); 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci /* clear interrupt status register */ 14062306a36Sopenharmony_ci regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff); 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */ 14362306a36Sopenharmony_ci if (tve->mode == TVE_MODE_VGA) 14462306a36Sopenharmony_ci regmap_write(tve->regmap, TVE_INT_CONT_REG, 0); 14562306a36Sopenharmony_ci else 14662306a36Sopenharmony_ci regmap_write(tve->regmap, TVE_INT_CONT_REG, 14762306a36Sopenharmony_ci TVE_CD_SM_IEN | 14862306a36Sopenharmony_ci TVE_CD_LM_IEN | 14962306a36Sopenharmony_ci TVE_CD_MON_END_IEN); 15062306a36Sopenharmony_ci} 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_cistatic void tve_disable(struct imx_tve *tve) 15362306a36Sopenharmony_ci{ 15462306a36Sopenharmony_ci regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, TVE_EN, 0); 15562306a36Sopenharmony_ci clk_disable_unprepare(tve->clk); 15662306a36Sopenharmony_ci} 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_cistatic int tve_setup_tvout(struct imx_tve *tve) 15962306a36Sopenharmony_ci{ 16062306a36Sopenharmony_ci return -ENOTSUPP; 16162306a36Sopenharmony_ci} 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_cistatic int tve_setup_vga(struct imx_tve *tve) 16462306a36Sopenharmony_ci{ 16562306a36Sopenharmony_ci unsigned int mask; 16662306a36Sopenharmony_ci unsigned int val; 16762306a36Sopenharmony_ci int ret; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */ 17062306a36Sopenharmony_ci ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG, 17162306a36Sopenharmony_ci TVE_TVDAC_GAIN_MASK, 0x0a); 17262306a36Sopenharmony_ci if (ret) 17362306a36Sopenharmony_ci return ret; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG, 17662306a36Sopenharmony_ci TVE_TVDAC_GAIN_MASK, 0x0a); 17762306a36Sopenharmony_ci if (ret) 17862306a36Sopenharmony_ci return ret; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG, 18162306a36Sopenharmony_ci TVE_TVDAC_GAIN_MASK, 0x0a); 18262306a36Sopenharmony_ci if (ret) 18362306a36Sopenharmony_ci return ret; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci /* set configuration register */ 18662306a36Sopenharmony_ci mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM; 18762306a36Sopenharmony_ci val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444; 18862306a36Sopenharmony_ci mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN; 18962306a36Sopenharmony_ci val |= TVE_TV_STAND_HD_1080P30 | 0; 19062306a36Sopenharmony_ci mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN; 19162306a36Sopenharmony_ci val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN; 19262306a36Sopenharmony_ci ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val); 19362306a36Sopenharmony_ci if (ret) 19462306a36Sopenharmony_ci return ret; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci /* set test mode (as documented) */ 19762306a36Sopenharmony_ci return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG, 19862306a36Sopenharmony_ci TVE_TVDAC_TEST_MODE_MASK, 1); 19962306a36Sopenharmony_ci} 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_cistatic int imx_tve_connector_get_modes(struct drm_connector *connector) 20262306a36Sopenharmony_ci{ 20362306a36Sopenharmony_ci struct imx_tve *tve = con_to_tve(connector); 20462306a36Sopenharmony_ci struct edid *edid; 20562306a36Sopenharmony_ci int ret = 0; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci if (!tve->ddc) 20862306a36Sopenharmony_ci return 0; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci edid = drm_get_edid(connector, tve->ddc); 21162306a36Sopenharmony_ci if (edid) { 21262306a36Sopenharmony_ci drm_connector_update_edid_property(connector, edid); 21362306a36Sopenharmony_ci ret = drm_add_edid_modes(connector, edid); 21462306a36Sopenharmony_ci kfree(edid); 21562306a36Sopenharmony_ci } 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci return ret; 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic enum drm_mode_status 22162306a36Sopenharmony_ciimx_tve_connector_mode_valid(struct drm_connector *connector, 22262306a36Sopenharmony_ci struct drm_display_mode *mode) 22362306a36Sopenharmony_ci{ 22462306a36Sopenharmony_ci struct imx_tve *tve = con_to_tve(connector); 22562306a36Sopenharmony_ci unsigned long rate; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci /* pixel clock with 2x oversampling */ 22862306a36Sopenharmony_ci rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000; 22962306a36Sopenharmony_ci if (rate == mode->clock) 23062306a36Sopenharmony_ci return MODE_OK; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci /* pixel clock without oversampling */ 23362306a36Sopenharmony_ci rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000; 23462306a36Sopenharmony_ci if (rate == mode->clock) 23562306a36Sopenharmony_ci return MODE_OK; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci dev_warn(tve->dev, "ignoring mode %dx%d\n", 23862306a36Sopenharmony_ci mode->hdisplay, mode->vdisplay); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci return MODE_BAD; 24162306a36Sopenharmony_ci} 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_cistatic void imx_tve_encoder_mode_set(struct drm_encoder *encoder, 24462306a36Sopenharmony_ci struct drm_display_mode *orig_mode, 24562306a36Sopenharmony_ci struct drm_display_mode *mode) 24662306a36Sopenharmony_ci{ 24762306a36Sopenharmony_ci struct imx_tve *tve = enc_to_tve(encoder); 24862306a36Sopenharmony_ci unsigned long rounded_rate; 24962306a36Sopenharmony_ci unsigned long rate; 25062306a36Sopenharmony_ci int div = 1; 25162306a36Sopenharmony_ci int ret; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci /* 25462306a36Sopenharmony_ci * FIXME 25562306a36Sopenharmony_ci * we should try 4k * mode->clock first, 25662306a36Sopenharmony_ci * and enable 4x oversampling for lower resolutions 25762306a36Sopenharmony_ci */ 25862306a36Sopenharmony_ci rate = 2000UL * mode->clock; 25962306a36Sopenharmony_ci clk_set_rate(tve->clk, rate); 26062306a36Sopenharmony_ci rounded_rate = clk_get_rate(tve->clk); 26162306a36Sopenharmony_ci if (rounded_rate >= rate) 26262306a36Sopenharmony_ci div = 2; 26362306a36Sopenharmony_ci clk_set_rate(tve->di_clk, rounded_rate / div); 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci ret = clk_set_parent(tve->di_sel_clk, tve->di_clk); 26662306a36Sopenharmony_ci if (ret < 0) { 26762306a36Sopenharmony_ci dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n", 26862306a36Sopenharmony_ci ret); 26962306a36Sopenharmony_ci } 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, 27262306a36Sopenharmony_ci TVE_IPU_CLK_EN, TVE_IPU_CLK_EN); 27362306a36Sopenharmony_ci 27462306a36Sopenharmony_ci if (tve->mode == TVE_MODE_VGA) 27562306a36Sopenharmony_ci ret = tve_setup_vga(tve); 27662306a36Sopenharmony_ci else 27762306a36Sopenharmony_ci ret = tve_setup_tvout(tve); 27862306a36Sopenharmony_ci if (ret) 27962306a36Sopenharmony_ci dev_err(tve->dev, "failed to set configuration: %d\n", ret); 28062306a36Sopenharmony_ci} 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_cistatic void imx_tve_encoder_enable(struct drm_encoder *encoder) 28362306a36Sopenharmony_ci{ 28462306a36Sopenharmony_ci struct imx_tve *tve = enc_to_tve(encoder); 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci tve_enable(tve); 28762306a36Sopenharmony_ci} 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_cistatic void imx_tve_encoder_disable(struct drm_encoder *encoder) 29062306a36Sopenharmony_ci{ 29162306a36Sopenharmony_ci struct imx_tve *tve = enc_to_tve(encoder); 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_ci tve_disable(tve); 29462306a36Sopenharmony_ci} 29562306a36Sopenharmony_ci 29662306a36Sopenharmony_cistatic int imx_tve_atomic_check(struct drm_encoder *encoder, 29762306a36Sopenharmony_ci struct drm_crtc_state *crtc_state, 29862306a36Sopenharmony_ci struct drm_connector_state *conn_state) 29962306a36Sopenharmony_ci{ 30062306a36Sopenharmony_ci struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state); 30162306a36Sopenharmony_ci struct imx_tve *tve = enc_to_tve(encoder); 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24; 30462306a36Sopenharmony_ci imx_crtc_state->di_hsync_pin = tve->di_hsync_pin; 30562306a36Sopenharmony_ci imx_crtc_state->di_vsync_pin = tve->di_vsync_pin; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci return 0; 30862306a36Sopenharmony_ci} 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_cistatic const struct drm_connector_funcs imx_tve_connector_funcs = { 31162306a36Sopenharmony_ci .fill_modes = drm_helper_probe_single_connector_modes, 31262306a36Sopenharmony_ci .destroy = imx_drm_connector_destroy, 31362306a36Sopenharmony_ci .reset = drm_atomic_helper_connector_reset, 31462306a36Sopenharmony_ci .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state, 31562306a36Sopenharmony_ci .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, 31662306a36Sopenharmony_ci}; 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_cistatic const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = { 31962306a36Sopenharmony_ci .get_modes = imx_tve_connector_get_modes, 32062306a36Sopenharmony_ci .mode_valid = imx_tve_connector_mode_valid, 32162306a36Sopenharmony_ci}; 32262306a36Sopenharmony_ci 32362306a36Sopenharmony_cistatic const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = { 32462306a36Sopenharmony_ci .mode_set = imx_tve_encoder_mode_set, 32562306a36Sopenharmony_ci .enable = imx_tve_encoder_enable, 32662306a36Sopenharmony_ci .disable = imx_tve_encoder_disable, 32762306a36Sopenharmony_ci .atomic_check = imx_tve_atomic_check, 32862306a36Sopenharmony_ci}; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic irqreturn_t imx_tve_irq_handler(int irq, void *data) 33162306a36Sopenharmony_ci{ 33262306a36Sopenharmony_ci struct imx_tve *tve = data; 33362306a36Sopenharmony_ci unsigned int val; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci regmap_read(tve->regmap, TVE_STAT_REG, &val); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci /* clear interrupt status register */ 33862306a36Sopenharmony_ci regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff); 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci return IRQ_HANDLED; 34162306a36Sopenharmony_ci} 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw, 34462306a36Sopenharmony_ci unsigned long parent_rate) 34562306a36Sopenharmony_ci{ 34662306a36Sopenharmony_ci struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di); 34762306a36Sopenharmony_ci unsigned int val; 34862306a36Sopenharmony_ci int ret; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_ci ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val); 35162306a36Sopenharmony_ci if (ret < 0) 35262306a36Sopenharmony_ci return 0; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci switch (val & TVE_DAC_SAMP_RATE_MASK) { 35562306a36Sopenharmony_ci case TVE_DAC_DIV4_RATE: 35662306a36Sopenharmony_ci return parent_rate / 4; 35762306a36Sopenharmony_ci case TVE_DAC_DIV2_RATE: 35862306a36Sopenharmony_ci return parent_rate / 2; 35962306a36Sopenharmony_ci case TVE_DAC_FULL_RATE: 36062306a36Sopenharmony_ci default: 36162306a36Sopenharmony_ci return parent_rate; 36262306a36Sopenharmony_ci } 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci return 0; 36562306a36Sopenharmony_ci} 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_cistatic long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate, 36862306a36Sopenharmony_ci unsigned long *prate) 36962306a36Sopenharmony_ci{ 37062306a36Sopenharmony_ci unsigned long div; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci div = *prate / rate; 37362306a36Sopenharmony_ci if (div >= 4) 37462306a36Sopenharmony_ci return *prate / 4; 37562306a36Sopenharmony_ci else if (div >= 2) 37662306a36Sopenharmony_ci return *prate / 2; 37762306a36Sopenharmony_ci return *prate; 37862306a36Sopenharmony_ci} 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_cistatic int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate, 38162306a36Sopenharmony_ci unsigned long parent_rate) 38262306a36Sopenharmony_ci{ 38362306a36Sopenharmony_ci struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di); 38462306a36Sopenharmony_ci unsigned long div; 38562306a36Sopenharmony_ci u32 val; 38662306a36Sopenharmony_ci int ret; 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_ci div = parent_rate / rate; 38962306a36Sopenharmony_ci if (div >= 4) 39062306a36Sopenharmony_ci val = TVE_DAC_DIV4_RATE; 39162306a36Sopenharmony_ci else if (div >= 2) 39262306a36Sopenharmony_ci val = TVE_DAC_DIV2_RATE; 39362306a36Sopenharmony_ci else 39462306a36Sopenharmony_ci val = TVE_DAC_FULL_RATE; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, 39762306a36Sopenharmony_ci TVE_DAC_SAMP_RATE_MASK, val); 39862306a36Sopenharmony_ci 39962306a36Sopenharmony_ci if (ret < 0) { 40062306a36Sopenharmony_ci dev_err(tve->dev, "failed to set divider: %d\n", ret); 40162306a36Sopenharmony_ci return ret; 40262306a36Sopenharmony_ci } 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci return 0; 40562306a36Sopenharmony_ci} 40662306a36Sopenharmony_ci 40762306a36Sopenharmony_cistatic const struct clk_ops clk_tve_di_ops = { 40862306a36Sopenharmony_ci .round_rate = clk_tve_di_round_rate, 40962306a36Sopenharmony_ci .set_rate = clk_tve_di_set_rate, 41062306a36Sopenharmony_ci .recalc_rate = clk_tve_di_recalc_rate, 41162306a36Sopenharmony_ci}; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_cistatic int tve_clk_init(struct imx_tve *tve, void __iomem *base) 41462306a36Sopenharmony_ci{ 41562306a36Sopenharmony_ci const char *tve_di_parent[1]; 41662306a36Sopenharmony_ci struct clk_init_data init = { 41762306a36Sopenharmony_ci .name = "tve_di", 41862306a36Sopenharmony_ci .ops = &clk_tve_di_ops, 41962306a36Sopenharmony_ci .num_parents = 1, 42062306a36Sopenharmony_ci .flags = 0, 42162306a36Sopenharmony_ci }; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci tve_di_parent[0] = __clk_get_name(tve->clk); 42462306a36Sopenharmony_ci init.parent_names = (const char **)&tve_di_parent; 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci tve->clk_hw_di.init = &init; 42762306a36Sopenharmony_ci tve->di_clk = devm_clk_register(tve->dev, &tve->clk_hw_di); 42862306a36Sopenharmony_ci if (IS_ERR(tve->di_clk)) { 42962306a36Sopenharmony_ci dev_err(tve->dev, "failed to register TVE output clock: %ld\n", 43062306a36Sopenharmony_ci PTR_ERR(tve->di_clk)); 43162306a36Sopenharmony_ci return PTR_ERR(tve->di_clk); 43262306a36Sopenharmony_ci } 43362306a36Sopenharmony_ci 43462306a36Sopenharmony_ci return 0; 43562306a36Sopenharmony_ci} 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_cistatic void imx_tve_disable_regulator(void *data) 43862306a36Sopenharmony_ci{ 43962306a36Sopenharmony_ci struct imx_tve *tve = data; 44062306a36Sopenharmony_ci 44162306a36Sopenharmony_ci regulator_disable(tve->dac_reg); 44262306a36Sopenharmony_ci} 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_cistatic bool imx_tve_readable_reg(struct device *dev, unsigned int reg) 44562306a36Sopenharmony_ci{ 44662306a36Sopenharmony_ci return (reg % 4 == 0) && (reg <= 0xdc); 44762306a36Sopenharmony_ci} 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_cistatic struct regmap_config tve_regmap_config = { 45062306a36Sopenharmony_ci .reg_bits = 32, 45162306a36Sopenharmony_ci .val_bits = 32, 45262306a36Sopenharmony_ci .reg_stride = 4, 45362306a36Sopenharmony_ci 45462306a36Sopenharmony_ci .readable_reg = imx_tve_readable_reg, 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci .fast_io = true, 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci .max_register = 0xdc, 45962306a36Sopenharmony_ci}; 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_cistatic const char * const imx_tve_modes[] = { 46262306a36Sopenharmony_ci [TVE_MODE_TVOUT] = "tvout", 46362306a36Sopenharmony_ci [TVE_MODE_VGA] = "vga", 46462306a36Sopenharmony_ci}; 46562306a36Sopenharmony_ci 46662306a36Sopenharmony_cistatic int of_get_tve_mode(struct device_node *np) 46762306a36Sopenharmony_ci{ 46862306a36Sopenharmony_ci const char *bm; 46962306a36Sopenharmony_ci int ret, i; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci ret = of_property_read_string(np, "fsl,tve-mode", &bm); 47262306a36Sopenharmony_ci if (ret < 0) 47362306a36Sopenharmony_ci return ret; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++) 47662306a36Sopenharmony_ci if (!strcasecmp(bm, imx_tve_modes[i])) 47762306a36Sopenharmony_ci return i; 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci return -EINVAL; 48062306a36Sopenharmony_ci} 48162306a36Sopenharmony_ci 48262306a36Sopenharmony_cistatic int imx_tve_bind(struct device *dev, struct device *master, void *data) 48362306a36Sopenharmony_ci{ 48462306a36Sopenharmony_ci struct drm_device *drm = data; 48562306a36Sopenharmony_ci struct imx_tve *tve = dev_get_drvdata(dev); 48662306a36Sopenharmony_ci struct imx_tve_encoder *tvee; 48762306a36Sopenharmony_ci struct drm_encoder *encoder; 48862306a36Sopenharmony_ci struct drm_connector *connector; 48962306a36Sopenharmony_ci int encoder_type; 49062306a36Sopenharmony_ci int ret; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci encoder_type = tve->mode == TVE_MODE_VGA ? 49362306a36Sopenharmony_ci DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC; 49462306a36Sopenharmony_ci 49562306a36Sopenharmony_ci tvee = drmm_simple_encoder_alloc(drm, struct imx_tve_encoder, encoder, 49662306a36Sopenharmony_ci encoder_type); 49762306a36Sopenharmony_ci if (IS_ERR(tvee)) 49862306a36Sopenharmony_ci return PTR_ERR(tvee); 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci tvee->tve = tve; 50162306a36Sopenharmony_ci encoder = &tvee->encoder; 50262306a36Sopenharmony_ci connector = &tvee->connector; 50362306a36Sopenharmony_ci 50462306a36Sopenharmony_ci ret = imx_drm_encoder_parse_of(drm, encoder, tve->dev->of_node); 50562306a36Sopenharmony_ci if (ret) 50662306a36Sopenharmony_ci return ret; 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_ci drm_encoder_helper_add(encoder, &imx_tve_encoder_helper_funcs); 50962306a36Sopenharmony_ci 51062306a36Sopenharmony_ci drm_connector_helper_add(connector, &imx_tve_connector_helper_funcs); 51162306a36Sopenharmony_ci ret = drm_connector_init_with_ddc(drm, connector, 51262306a36Sopenharmony_ci &imx_tve_connector_funcs, 51362306a36Sopenharmony_ci DRM_MODE_CONNECTOR_VGA, tve->ddc); 51462306a36Sopenharmony_ci if (ret) 51562306a36Sopenharmony_ci return ret; 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci return drm_connector_attach_encoder(connector, encoder); 51862306a36Sopenharmony_ci} 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_cistatic const struct component_ops imx_tve_ops = { 52162306a36Sopenharmony_ci .bind = imx_tve_bind, 52262306a36Sopenharmony_ci}; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_cistatic int imx_tve_probe(struct platform_device *pdev) 52562306a36Sopenharmony_ci{ 52662306a36Sopenharmony_ci struct device *dev = &pdev->dev; 52762306a36Sopenharmony_ci struct device_node *np = dev->of_node; 52862306a36Sopenharmony_ci struct device_node *ddc_node; 52962306a36Sopenharmony_ci struct imx_tve *tve; 53062306a36Sopenharmony_ci void __iomem *base; 53162306a36Sopenharmony_ci unsigned int val; 53262306a36Sopenharmony_ci int irq; 53362306a36Sopenharmony_ci int ret; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL); 53662306a36Sopenharmony_ci if (!tve) 53762306a36Sopenharmony_ci return -ENOMEM; 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci tve->dev = dev; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0); 54262306a36Sopenharmony_ci if (ddc_node) { 54362306a36Sopenharmony_ci tve->ddc = of_find_i2c_adapter_by_node(ddc_node); 54462306a36Sopenharmony_ci of_node_put(ddc_node); 54562306a36Sopenharmony_ci } 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci tve->mode = of_get_tve_mode(np); 54862306a36Sopenharmony_ci if (tve->mode != TVE_MODE_VGA) { 54962306a36Sopenharmony_ci dev_err(dev, "only VGA mode supported, currently\n"); 55062306a36Sopenharmony_ci return -EINVAL; 55162306a36Sopenharmony_ci } 55262306a36Sopenharmony_ci 55362306a36Sopenharmony_ci if (tve->mode == TVE_MODE_VGA) { 55462306a36Sopenharmony_ci ret = of_property_read_u32(np, "fsl,hsync-pin", 55562306a36Sopenharmony_ci &tve->di_hsync_pin); 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci if (ret < 0) { 55862306a36Sopenharmony_ci dev_err(dev, "failed to get hsync pin\n"); 55962306a36Sopenharmony_ci return ret; 56062306a36Sopenharmony_ci } 56162306a36Sopenharmony_ci 56262306a36Sopenharmony_ci ret = of_property_read_u32(np, "fsl,vsync-pin", 56362306a36Sopenharmony_ci &tve->di_vsync_pin); 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci if (ret < 0) { 56662306a36Sopenharmony_ci dev_err(dev, "failed to get vsync pin\n"); 56762306a36Sopenharmony_ci return ret; 56862306a36Sopenharmony_ci } 56962306a36Sopenharmony_ci } 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 57262306a36Sopenharmony_ci if (IS_ERR(base)) 57362306a36Sopenharmony_ci return PTR_ERR(base); 57462306a36Sopenharmony_ci 57562306a36Sopenharmony_ci tve_regmap_config.lock_arg = tve; 57662306a36Sopenharmony_ci tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base, 57762306a36Sopenharmony_ci &tve_regmap_config); 57862306a36Sopenharmony_ci if (IS_ERR(tve->regmap)) { 57962306a36Sopenharmony_ci dev_err(dev, "failed to init regmap: %ld\n", 58062306a36Sopenharmony_ci PTR_ERR(tve->regmap)); 58162306a36Sopenharmony_ci return PTR_ERR(tve->regmap); 58262306a36Sopenharmony_ci } 58362306a36Sopenharmony_ci 58462306a36Sopenharmony_ci irq = platform_get_irq(pdev, 0); 58562306a36Sopenharmony_ci if (irq < 0) 58662306a36Sopenharmony_ci return irq; 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_ci ret = devm_request_threaded_irq(dev, irq, NULL, 58962306a36Sopenharmony_ci imx_tve_irq_handler, IRQF_ONESHOT, 59062306a36Sopenharmony_ci "imx-tve", tve); 59162306a36Sopenharmony_ci if (ret < 0) { 59262306a36Sopenharmony_ci dev_err(dev, "failed to request irq: %d\n", ret); 59362306a36Sopenharmony_ci return ret; 59462306a36Sopenharmony_ci } 59562306a36Sopenharmony_ci 59662306a36Sopenharmony_ci tve->dac_reg = devm_regulator_get(dev, "dac"); 59762306a36Sopenharmony_ci if (!IS_ERR(tve->dac_reg)) { 59862306a36Sopenharmony_ci if (regulator_get_voltage(tve->dac_reg) != IMX_TVE_DAC_VOLTAGE) 59962306a36Sopenharmony_ci dev_warn(dev, "dac voltage is not %d uV\n", IMX_TVE_DAC_VOLTAGE); 60062306a36Sopenharmony_ci ret = regulator_enable(tve->dac_reg); 60162306a36Sopenharmony_ci if (ret) 60262306a36Sopenharmony_ci return ret; 60362306a36Sopenharmony_ci ret = devm_add_action_or_reset(dev, imx_tve_disable_regulator, tve); 60462306a36Sopenharmony_ci if (ret) 60562306a36Sopenharmony_ci return ret; 60662306a36Sopenharmony_ci } 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_ci tve->clk = devm_clk_get(dev, "tve"); 60962306a36Sopenharmony_ci if (IS_ERR(tve->clk)) { 61062306a36Sopenharmony_ci dev_err(dev, "failed to get high speed tve clock: %ld\n", 61162306a36Sopenharmony_ci PTR_ERR(tve->clk)); 61262306a36Sopenharmony_ci return PTR_ERR(tve->clk); 61362306a36Sopenharmony_ci } 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci /* this is the IPU DI clock input selector, can be parented to tve_di */ 61662306a36Sopenharmony_ci tve->di_sel_clk = devm_clk_get(dev, "di_sel"); 61762306a36Sopenharmony_ci if (IS_ERR(tve->di_sel_clk)) { 61862306a36Sopenharmony_ci dev_err(dev, "failed to get ipu di mux clock: %ld\n", 61962306a36Sopenharmony_ci PTR_ERR(tve->di_sel_clk)); 62062306a36Sopenharmony_ci return PTR_ERR(tve->di_sel_clk); 62162306a36Sopenharmony_ci } 62262306a36Sopenharmony_ci 62362306a36Sopenharmony_ci ret = tve_clk_init(tve, base); 62462306a36Sopenharmony_ci if (ret < 0) 62562306a36Sopenharmony_ci return ret; 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_ci ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val); 62862306a36Sopenharmony_ci if (ret < 0) { 62962306a36Sopenharmony_ci dev_err(dev, "failed to read configuration register: %d\n", 63062306a36Sopenharmony_ci ret); 63162306a36Sopenharmony_ci return ret; 63262306a36Sopenharmony_ci } 63362306a36Sopenharmony_ci if (val != 0x00100000) { 63462306a36Sopenharmony_ci dev_err(dev, "configuration register default value indicates this is not a TVEv2\n"); 63562306a36Sopenharmony_ci return -ENODEV; 63662306a36Sopenharmony_ci } 63762306a36Sopenharmony_ci 63862306a36Sopenharmony_ci /* disable cable detection for VGA mode */ 63962306a36Sopenharmony_ci ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0); 64062306a36Sopenharmony_ci if (ret) 64162306a36Sopenharmony_ci return ret; 64262306a36Sopenharmony_ci 64362306a36Sopenharmony_ci platform_set_drvdata(pdev, tve); 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci return component_add(dev, &imx_tve_ops); 64662306a36Sopenharmony_ci} 64762306a36Sopenharmony_ci 64862306a36Sopenharmony_cistatic int imx_tve_remove(struct platform_device *pdev) 64962306a36Sopenharmony_ci{ 65062306a36Sopenharmony_ci component_del(&pdev->dev, &imx_tve_ops); 65162306a36Sopenharmony_ci return 0; 65262306a36Sopenharmony_ci} 65362306a36Sopenharmony_ci 65462306a36Sopenharmony_cistatic const struct of_device_id imx_tve_dt_ids[] = { 65562306a36Sopenharmony_ci { .compatible = "fsl,imx53-tve", }, 65662306a36Sopenharmony_ci { /* sentinel */ } 65762306a36Sopenharmony_ci}; 65862306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, imx_tve_dt_ids); 65962306a36Sopenharmony_ci 66062306a36Sopenharmony_cistatic struct platform_driver imx_tve_driver = { 66162306a36Sopenharmony_ci .probe = imx_tve_probe, 66262306a36Sopenharmony_ci .remove = imx_tve_remove, 66362306a36Sopenharmony_ci .driver = { 66462306a36Sopenharmony_ci .of_match_table = imx_tve_dt_ids, 66562306a36Sopenharmony_ci .name = "imx-tve", 66662306a36Sopenharmony_ci }, 66762306a36Sopenharmony_ci}; 66862306a36Sopenharmony_ci 66962306a36Sopenharmony_cimodule_platform_driver(imx_tve_driver); 67062306a36Sopenharmony_ci 67162306a36Sopenharmony_ciMODULE_DESCRIPTION("i.MX Television Encoder driver"); 67262306a36Sopenharmony_ciMODULE_AUTHOR("Philipp Zabel, Pengutronix"); 67362306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 67462306a36Sopenharmony_ciMODULE_ALIAS("platform:imx-tve"); 675