162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright © 2016 Intel Corporation
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice (including the next
1262306a36Sopenharmony_ci * paragraph) shall be included in all copies or substantial portions of the
1362306a36Sopenharmony_ci * Software.
1462306a36Sopenharmony_ci *
1562306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1662306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1762306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1862306a36Sopenharmony_ci * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
1962306a36Sopenharmony_ci * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
2062306a36Sopenharmony_ci * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
2162306a36Sopenharmony_ci * IN THE SOFTWARE.
2262306a36Sopenharmony_ci *
2362306a36Sopenharmony_ci */
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci#include <drm/drm_color_mgmt.h>
2662306a36Sopenharmony_ci#include <drm/drm_drv.h>
2762306a36Sopenharmony_ci#include <drm/i915_pciids.h>
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci#include "display/intel_display.h"
3062306a36Sopenharmony_ci#include "display/intel_display_driver.h"
3162306a36Sopenharmony_ci#include "gt/intel_gt_regs.h"
3262306a36Sopenharmony_ci#include "gt/intel_sa_media.h"
3362306a36Sopenharmony_ci#include "gem/i915_gem_object_types.h"
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci#include "i915_driver.h"
3662306a36Sopenharmony_ci#include "i915_drv.h"
3762306a36Sopenharmony_ci#include "i915_pci.h"
3862306a36Sopenharmony_ci#include "i915_reg.h"
3962306a36Sopenharmony_ci#include "intel_pci_config.h"
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#define PLATFORM(x) .platform = (x)
4262306a36Sopenharmony_ci#define GEN(x) \
4362306a36Sopenharmony_ci	.__runtime.graphics.ip.ver = (x), \
4462306a36Sopenharmony_ci	.__runtime.media.ip.ver = (x)
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci#define LEGACY_CACHELEVEL \
4762306a36Sopenharmony_ci	.cachelevel_to_pat = { \
4862306a36Sopenharmony_ci		[I915_CACHE_NONE]   = 0, \
4962306a36Sopenharmony_ci		[I915_CACHE_LLC]    = 1, \
5062306a36Sopenharmony_ci		[I915_CACHE_L3_LLC] = 2, \
5162306a36Sopenharmony_ci		[I915_CACHE_WT]     = 3, \
5262306a36Sopenharmony_ci	}
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci#define TGL_CACHELEVEL \
5562306a36Sopenharmony_ci	.cachelevel_to_pat = { \
5662306a36Sopenharmony_ci		[I915_CACHE_NONE]   = 3, \
5762306a36Sopenharmony_ci		[I915_CACHE_LLC]    = 0, \
5862306a36Sopenharmony_ci		[I915_CACHE_L3_LLC] = 0, \
5962306a36Sopenharmony_ci		[I915_CACHE_WT]     = 2, \
6062306a36Sopenharmony_ci	}
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci#define PVC_CACHELEVEL \
6362306a36Sopenharmony_ci	.cachelevel_to_pat = { \
6462306a36Sopenharmony_ci		[I915_CACHE_NONE]   = 0, \
6562306a36Sopenharmony_ci		[I915_CACHE_LLC]    = 3, \
6662306a36Sopenharmony_ci		[I915_CACHE_L3_LLC] = 3, \
6762306a36Sopenharmony_ci		[I915_CACHE_WT]     = 2, \
6862306a36Sopenharmony_ci	}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci#define MTL_CACHELEVEL \
7162306a36Sopenharmony_ci	.cachelevel_to_pat = { \
7262306a36Sopenharmony_ci		[I915_CACHE_NONE]   = 2, \
7362306a36Sopenharmony_ci		[I915_CACHE_LLC]    = 3, \
7462306a36Sopenharmony_ci		[I915_CACHE_L3_LLC] = 3, \
7562306a36Sopenharmony_ci		[I915_CACHE_WT]     = 1, \
7662306a36Sopenharmony_ci	}
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci/* Keep in gen based order, and chronological order within a gen */
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci#define GEN_DEFAULT_PAGE_SIZES \
8162306a36Sopenharmony_ci	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci#define GEN_DEFAULT_REGIONS \
8462306a36Sopenharmony_ci	.memory_regions = REGION_SMEM | REGION_STOLEN_SMEM
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci#define I830_FEATURES \
8762306a36Sopenharmony_ci	GEN(2), \
8862306a36Sopenharmony_ci	.is_mobile = 1, \
8962306a36Sopenharmony_ci	.gpu_reset_clobbers_display = true, \
9062306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
9162306a36Sopenharmony_ci	.hws_needs_physical = 1, \
9262306a36Sopenharmony_ci	.unfenced_needs_alignment = 1, \
9362306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0), \
9462306a36Sopenharmony_ci	.has_snoop = true, \
9562306a36Sopenharmony_ci	.has_coherent_ggtt = false, \
9662306a36Sopenharmony_ci	.dma_mask_size = 32, \
9762306a36Sopenharmony_ci	.max_pat_index = 3, \
9862306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
9962306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
10062306a36Sopenharmony_ci	LEGACY_CACHELEVEL
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci#define I845_FEATURES \
10362306a36Sopenharmony_ci	GEN(2), \
10462306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
10562306a36Sopenharmony_ci	.gpu_reset_clobbers_display = true, \
10662306a36Sopenharmony_ci	.hws_needs_physical = 1, \
10762306a36Sopenharmony_ci	.unfenced_needs_alignment = 1, \
10862306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0), \
10962306a36Sopenharmony_ci	.has_snoop = true, \
11062306a36Sopenharmony_ci	.has_coherent_ggtt = false, \
11162306a36Sopenharmony_ci	.dma_mask_size = 32, \
11262306a36Sopenharmony_ci	.max_pat_index = 3, \
11362306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
11462306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
11562306a36Sopenharmony_ci	LEGACY_CACHELEVEL
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_cistatic const struct intel_device_info i830_info = {
11862306a36Sopenharmony_ci	I830_FEATURES,
11962306a36Sopenharmony_ci	PLATFORM(INTEL_I830),
12062306a36Sopenharmony_ci};
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_cistatic const struct intel_device_info i845g_info = {
12362306a36Sopenharmony_ci	I845_FEATURES,
12462306a36Sopenharmony_ci	PLATFORM(INTEL_I845G),
12562306a36Sopenharmony_ci};
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic const struct intel_device_info i85x_info = {
12862306a36Sopenharmony_ci	I830_FEATURES,
12962306a36Sopenharmony_ci	PLATFORM(INTEL_I85X),
13062306a36Sopenharmony_ci};
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic const struct intel_device_info i865g_info = {
13362306a36Sopenharmony_ci	I845_FEATURES,
13462306a36Sopenharmony_ci	PLATFORM(INTEL_I865G),
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci#define GEN3_FEATURES \
13862306a36Sopenharmony_ci	GEN(3), \
13962306a36Sopenharmony_ci	.gpu_reset_clobbers_display = true, \
14062306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0), \
14162306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
14262306a36Sopenharmony_ci	.has_snoop = true, \
14362306a36Sopenharmony_ci	.has_coherent_ggtt = true, \
14462306a36Sopenharmony_ci	.dma_mask_size = 32, \
14562306a36Sopenharmony_ci	.max_pat_index = 3, \
14662306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
14762306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
14862306a36Sopenharmony_ci	LEGACY_CACHELEVEL
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_cistatic const struct intel_device_info i915g_info = {
15162306a36Sopenharmony_ci	GEN3_FEATURES,
15262306a36Sopenharmony_ci	PLATFORM(INTEL_I915G),
15362306a36Sopenharmony_ci	.has_coherent_ggtt = false,
15462306a36Sopenharmony_ci	.hws_needs_physical = 1,
15562306a36Sopenharmony_ci	.unfenced_needs_alignment = 1,
15662306a36Sopenharmony_ci};
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_cistatic const struct intel_device_info i915gm_info = {
15962306a36Sopenharmony_ci	GEN3_FEATURES,
16062306a36Sopenharmony_ci	PLATFORM(INTEL_I915GM),
16162306a36Sopenharmony_ci	.is_mobile = 1,
16262306a36Sopenharmony_ci	.hws_needs_physical = 1,
16362306a36Sopenharmony_ci	.unfenced_needs_alignment = 1,
16462306a36Sopenharmony_ci};
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_cistatic const struct intel_device_info i945g_info = {
16762306a36Sopenharmony_ci	GEN3_FEATURES,
16862306a36Sopenharmony_ci	PLATFORM(INTEL_I945G),
16962306a36Sopenharmony_ci	.hws_needs_physical = 1,
17062306a36Sopenharmony_ci	.unfenced_needs_alignment = 1,
17162306a36Sopenharmony_ci};
17262306a36Sopenharmony_ci
17362306a36Sopenharmony_cistatic const struct intel_device_info i945gm_info = {
17462306a36Sopenharmony_ci	GEN3_FEATURES,
17562306a36Sopenharmony_ci	PLATFORM(INTEL_I945GM),
17662306a36Sopenharmony_ci	.is_mobile = 1,
17762306a36Sopenharmony_ci	.hws_needs_physical = 1,
17862306a36Sopenharmony_ci	.unfenced_needs_alignment = 1,
17962306a36Sopenharmony_ci};
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_cistatic const struct intel_device_info g33_info = {
18262306a36Sopenharmony_ci	GEN3_FEATURES,
18362306a36Sopenharmony_ci	PLATFORM(INTEL_G33),
18462306a36Sopenharmony_ci	.dma_mask_size = 36,
18562306a36Sopenharmony_ci};
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_cistatic const struct intel_device_info pnv_g_info = {
18862306a36Sopenharmony_ci	GEN3_FEATURES,
18962306a36Sopenharmony_ci	PLATFORM(INTEL_PINEVIEW),
19062306a36Sopenharmony_ci	.dma_mask_size = 36,
19162306a36Sopenharmony_ci};
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_cistatic const struct intel_device_info pnv_m_info = {
19462306a36Sopenharmony_ci	GEN3_FEATURES,
19562306a36Sopenharmony_ci	PLATFORM(INTEL_PINEVIEW),
19662306a36Sopenharmony_ci	.is_mobile = 1,
19762306a36Sopenharmony_ci	.dma_mask_size = 36,
19862306a36Sopenharmony_ci};
19962306a36Sopenharmony_ci
20062306a36Sopenharmony_ci#define GEN4_FEATURES \
20162306a36Sopenharmony_ci	GEN(4), \
20262306a36Sopenharmony_ci	.gpu_reset_clobbers_display = true, \
20362306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0), \
20462306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
20562306a36Sopenharmony_ci	.has_snoop = true, \
20662306a36Sopenharmony_ci	.has_coherent_ggtt = true, \
20762306a36Sopenharmony_ci	.dma_mask_size = 36, \
20862306a36Sopenharmony_ci	.max_pat_index = 3, \
20962306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
21062306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
21162306a36Sopenharmony_ci	LEGACY_CACHELEVEL
21262306a36Sopenharmony_ci
21362306a36Sopenharmony_cistatic const struct intel_device_info i965g_info = {
21462306a36Sopenharmony_ci	GEN4_FEATURES,
21562306a36Sopenharmony_ci	PLATFORM(INTEL_I965G),
21662306a36Sopenharmony_ci	.hws_needs_physical = 1,
21762306a36Sopenharmony_ci	.has_snoop = false,
21862306a36Sopenharmony_ci};
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_cistatic const struct intel_device_info i965gm_info = {
22162306a36Sopenharmony_ci	GEN4_FEATURES,
22262306a36Sopenharmony_ci	PLATFORM(INTEL_I965GM),
22362306a36Sopenharmony_ci	.is_mobile = 1,
22462306a36Sopenharmony_ci	.hws_needs_physical = 1,
22562306a36Sopenharmony_ci	.has_snoop = false,
22662306a36Sopenharmony_ci};
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_cistatic const struct intel_device_info g45_info = {
22962306a36Sopenharmony_ci	GEN4_FEATURES,
23062306a36Sopenharmony_ci	PLATFORM(INTEL_G45),
23162306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
23262306a36Sopenharmony_ci	.gpu_reset_clobbers_display = false,
23362306a36Sopenharmony_ci};
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_cistatic const struct intel_device_info gm45_info = {
23662306a36Sopenharmony_ci	GEN4_FEATURES,
23762306a36Sopenharmony_ci	PLATFORM(INTEL_GM45),
23862306a36Sopenharmony_ci	.is_mobile = 1,
23962306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0),
24062306a36Sopenharmony_ci	.gpu_reset_clobbers_display = false,
24162306a36Sopenharmony_ci};
24262306a36Sopenharmony_ci
24362306a36Sopenharmony_ci#define GEN5_FEATURES \
24462306a36Sopenharmony_ci	GEN(5), \
24562306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0), \
24662306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
24762306a36Sopenharmony_ci	.has_snoop = true, \
24862306a36Sopenharmony_ci	.has_coherent_ggtt = true, \
24962306a36Sopenharmony_ci	/* ilk does support rc6, but we do not implement [power] contexts */ \
25062306a36Sopenharmony_ci	.has_rc6 = 0, \
25162306a36Sopenharmony_ci	.dma_mask_size = 36, \
25262306a36Sopenharmony_ci	.max_pat_index = 3, \
25362306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
25462306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
25562306a36Sopenharmony_ci	LEGACY_CACHELEVEL
25662306a36Sopenharmony_ci
25762306a36Sopenharmony_cistatic const struct intel_device_info ilk_d_info = {
25862306a36Sopenharmony_ci	GEN5_FEATURES,
25962306a36Sopenharmony_ci	PLATFORM(INTEL_IRONLAKE),
26062306a36Sopenharmony_ci};
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_cistatic const struct intel_device_info ilk_m_info = {
26362306a36Sopenharmony_ci	GEN5_FEATURES,
26462306a36Sopenharmony_ci	PLATFORM(INTEL_IRONLAKE),
26562306a36Sopenharmony_ci	.is_mobile = 1,
26662306a36Sopenharmony_ci	.has_rps = true,
26762306a36Sopenharmony_ci};
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci#define GEN6_FEATURES \
27062306a36Sopenharmony_ci	GEN(6), \
27162306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
27262306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
27362306a36Sopenharmony_ci	.has_coherent_ggtt = true, \
27462306a36Sopenharmony_ci	.has_llc = 1, \
27562306a36Sopenharmony_ci	.has_rc6 = 1, \
27662306a36Sopenharmony_ci	/* snb does support rc6p, but enabling it causes various issues */ \
27762306a36Sopenharmony_ci	.has_rc6p = 0, \
27862306a36Sopenharmony_ci	.has_rps = true, \
27962306a36Sopenharmony_ci	.dma_mask_size = 40, \
28062306a36Sopenharmony_ci	.max_pat_index = 3, \
28162306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
28262306a36Sopenharmony_ci	.__runtime.ppgtt_size = 31, \
28362306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
28462306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
28562306a36Sopenharmony_ci	LEGACY_CACHELEVEL
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci#define SNB_D_PLATFORM \
28862306a36Sopenharmony_ci	GEN6_FEATURES, \
28962306a36Sopenharmony_ci	PLATFORM(INTEL_SANDYBRIDGE)
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_cistatic const struct intel_device_info snb_d_gt1_info = {
29262306a36Sopenharmony_ci	SNB_D_PLATFORM,
29362306a36Sopenharmony_ci	.gt = 1,
29462306a36Sopenharmony_ci};
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_cistatic const struct intel_device_info snb_d_gt2_info = {
29762306a36Sopenharmony_ci	SNB_D_PLATFORM,
29862306a36Sopenharmony_ci	.gt = 2,
29962306a36Sopenharmony_ci};
30062306a36Sopenharmony_ci
30162306a36Sopenharmony_ci#define SNB_M_PLATFORM \
30262306a36Sopenharmony_ci	GEN6_FEATURES, \
30362306a36Sopenharmony_ci	PLATFORM(INTEL_SANDYBRIDGE), \
30462306a36Sopenharmony_ci	.is_mobile = 1
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_cistatic const struct intel_device_info snb_m_gt1_info = {
30862306a36Sopenharmony_ci	SNB_M_PLATFORM,
30962306a36Sopenharmony_ci	.gt = 1,
31062306a36Sopenharmony_ci};
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_cistatic const struct intel_device_info snb_m_gt2_info = {
31362306a36Sopenharmony_ci	SNB_M_PLATFORM,
31462306a36Sopenharmony_ci	.gt = 2,
31562306a36Sopenharmony_ci};
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_ci#define GEN7_FEATURES  \
31862306a36Sopenharmony_ci	GEN(7), \
31962306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0), \
32062306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
32162306a36Sopenharmony_ci	.has_coherent_ggtt = true, \
32262306a36Sopenharmony_ci	.has_llc = 1, \
32362306a36Sopenharmony_ci	.has_rc6 = 1, \
32462306a36Sopenharmony_ci	.has_rc6p = 1, \
32562306a36Sopenharmony_ci	.has_reset_engine = true, \
32662306a36Sopenharmony_ci	.has_rps = true, \
32762306a36Sopenharmony_ci	.dma_mask_size = 40, \
32862306a36Sopenharmony_ci	.max_pat_index = 3, \
32962306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING, \
33062306a36Sopenharmony_ci	.__runtime.ppgtt_size = 31, \
33162306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES, \
33262306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
33362306a36Sopenharmony_ci	LEGACY_CACHELEVEL
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci#define IVB_D_PLATFORM \
33662306a36Sopenharmony_ci	GEN7_FEATURES, \
33762306a36Sopenharmony_ci	PLATFORM(INTEL_IVYBRIDGE), \
33862306a36Sopenharmony_ci	.has_l3_dpf = 1
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic const struct intel_device_info ivb_d_gt1_info = {
34162306a36Sopenharmony_ci	IVB_D_PLATFORM,
34262306a36Sopenharmony_ci	.gt = 1,
34362306a36Sopenharmony_ci};
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_cistatic const struct intel_device_info ivb_d_gt2_info = {
34662306a36Sopenharmony_ci	IVB_D_PLATFORM,
34762306a36Sopenharmony_ci	.gt = 2,
34862306a36Sopenharmony_ci};
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_ci#define IVB_M_PLATFORM \
35162306a36Sopenharmony_ci	GEN7_FEATURES, \
35262306a36Sopenharmony_ci	PLATFORM(INTEL_IVYBRIDGE), \
35362306a36Sopenharmony_ci	.is_mobile = 1, \
35462306a36Sopenharmony_ci	.has_l3_dpf = 1
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_cistatic const struct intel_device_info ivb_m_gt1_info = {
35762306a36Sopenharmony_ci	IVB_M_PLATFORM,
35862306a36Sopenharmony_ci	.gt = 1,
35962306a36Sopenharmony_ci};
36062306a36Sopenharmony_ci
36162306a36Sopenharmony_cistatic const struct intel_device_info ivb_m_gt2_info = {
36262306a36Sopenharmony_ci	IVB_M_PLATFORM,
36362306a36Sopenharmony_ci	.gt = 2,
36462306a36Sopenharmony_ci};
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_cistatic const struct intel_device_info ivb_q_info = {
36762306a36Sopenharmony_ci	GEN7_FEATURES,
36862306a36Sopenharmony_ci	PLATFORM(INTEL_IVYBRIDGE),
36962306a36Sopenharmony_ci	.gt = 2,
37062306a36Sopenharmony_ci	.has_l3_dpf = 1,
37162306a36Sopenharmony_ci};
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic const struct intel_device_info vlv_info = {
37462306a36Sopenharmony_ci	PLATFORM(INTEL_VALLEYVIEW),
37562306a36Sopenharmony_ci	GEN(7),
37662306a36Sopenharmony_ci	.is_lp = 1,
37762306a36Sopenharmony_ci	.has_runtime_pm = 1,
37862306a36Sopenharmony_ci	.has_rc6 = 1,
37962306a36Sopenharmony_ci	.has_reset_engine = true,
38062306a36Sopenharmony_ci	.has_rps = true,
38162306a36Sopenharmony_ci	.dma_mask_size = 40,
38262306a36Sopenharmony_ci	.max_pat_index = 3,
38362306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_ALIASING,
38462306a36Sopenharmony_ci	.__runtime.ppgtt_size = 31,
38562306a36Sopenharmony_ci	.has_snoop = true,
38662306a36Sopenharmony_ci	.has_coherent_ggtt = false,
38762306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0),
38862306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES,
38962306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS,
39062306a36Sopenharmony_ci	LEGACY_CACHELEVEL,
39162306a36Sopenharmony_ci};
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci#define G75_FEATURES  \
39462306a36Sopenharmony_ci	GEN7_FEATURES, \
39562306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
39662306a36Sopenharmony_ci	.has_rc6p = 0 /* RC6p removed-by HSW */, \
39762306a36Sopenharmony_ci	.has_runtime_pm = 1
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci#define HSW_PLATFORM \
40062306a36Sopenharmony_ci	G75_FEATURES, \
40162306a36Sopenharmony_ci	PLATFORM(INTEL_HASWELL), \
40262306a36Sopenharmony_ci	.has_l3_dpf = 1
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_cistatic const struct intel_device_info hsw_gt1_info = {
40562306a36Sopenharmony_ci	HSW_PLATFORM,
40662306a36Sopenharmony_ci	.gt = 1,
40762306a36Sopenharmony_ci};
40862306a36Sopenharmony_ci
40962306a36Sopenharmony_cistatic const struct intel_device_info hsw_gt2_info = {
41062306a36Sopenharmony_ci	HSW_PLATFORM,
41162306a36Sopenharmony_ci	.gt = 2,
41262306a36Sopenharmony_ci};
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_cistatic const struct intel_device_info hsw_gt3_info = {
41562306a36Sopenharmony_ci	HSW_PLATFORM,
41662306a36Sopenharmony_ci	.gt = 3,
41762306a36Sopenharmony_ci};
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci#define GEN8_FEATURES \
42062306a36Sopenharmony_ci	G75_FEATURES, \
42162306a36Sopenharmony_ci	GEN(8), \
42262306a36Sopenharmony_ci	.has_logical_ring_contexts = 1, \
42362306a36Sopenharmony_ci	.dma_mask_size = 39, \
42462306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
42562306a36Sopenharmony_ci	.__runtime.ppgtt_size = 48, \
42662306a36Sopenharmony_ci	.has_64bit_reloc = 1
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_ci#define BDW_PLATFORM \
42962306a36Sopenharmony_ci	GEN8_FEATURES, \
43062306a36Sopenharmony_ci	PLATFORM(INTEL_BROADWELL)
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_cistatic const struct intel_device_info bdw_gt1_info = {
43362306a36Sopenharmony_ci	BDW_PLATFORM,
43462306a36Sopenharmony_ci	.gt = 1,
43562306a36Sopenharmony_ci};
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_cistatic const struct intel_device_info bdw_gt2_info = {
43862306a36Sopenharmony_ci	BDW_PLATFORM,
43962306a36Sopenharmony_ci	.gt = 2,
44062306a36Sopenharmony_ci};
44162306a36Sopenharmony_ci
44262306a36Sopenharmony_cistatic const struct intel_device_info bdw_rsvd_info = {
44362306a36Sopenharmony_ci	BDW_PLATFORM,
44462306a36Sopenharmony_ci	.gt = 3,
44562306a36Sopenharmony_ci	/* According to the device ID those devices are GT3, they were
44662306a36Sopenharmony_ci	 * previously treated as not GT3, keep it like that.
44762306a36Sopenharmony_ci	 */
44862306a36Sopenharmony_ci};
44962306a36Sopenharmony_ci
45062306a36Sopenharmony_cistatic const struct intel_device_info bdw_gt3_info = {
45162306a36Sopenharmony_ci	BDW_PLATFORM,
45262306a36Sopenharmony_ci	.gt = 3,
45362306a36Sopenharmony_ci	.platform_engine_mask =
45462306a36Sopenharmony_ci		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
45562306a36Sopenharmony_ci};
45662306a36Sopenharmony_ci
45762306a36Sopenharmony_cistatic const struct intel_device_info chv_info = {
45862306a36Sopenharmony_ci	PLATFORM(INTEL_CHERRYVIEW),
45962306a36Sopenharmony_ci	GEN(8),
46062306a36Sopenharmony_ci	.is_lp = 1,
46162306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0),
46262306a36Sopenharmony_ci	.has_64bit_reloc = 1,
46362306a36Sopenharmony_ci	.has_runtime_pm = 1,
46462306a36Sopenharmony_ci	.has_rc6 = 1,
46562306a36Sopenharmony_ci	.has_rps = true,
46662306a36Sopenharmony_ci	.has_logical_ring_contexts = 1,
46762306a36Sopenharmony_ci	.dma_mask_size = 39,
46862306a36Sopenharmony_ci	.max_pat_index = 3,
46962306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_FULL,
47062306a36Sopenharmony_ci	.__runtime.ppgtt_size = 32,
47162306a36Sopenharmony_ci	.has_reset_engine = 1,
47262306a36Sopenharmony_ci	.has_snoop = true,
47362306a36Sopenharmony_ci	.has_coherent_ggtt = false,
47462306a36Sopenharmony_ci	GEN_DEFAULT_PAGE_SIZES,
47562306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS,
47662306a36Sopenharmony_ci	LEGACY_CACHELEVEL,
47762306a36Sopenharmony_ci};
47862306a36Sopenharmony_ci
47962306a36Sopenharmony_ci#define GEN9_DEFAULT_PAGE_SIZES \
48062306a36Sopenharmony_ci	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
48162306a36Sopenharmony_ci		I915_GTT_PAGE_SIZE_64K
48262306a36Sopenharmony_ci
48362306a36Sopenharmony_ci#define GEN9_FEATURES \
48462306a36Sopenharmony_ci	GEN8_FEATURES, \
48562306a36Sopenharmony_ci	GEN(9), \
48662306a36Sopenharmony_ci	GEN9_DEFAULT_PAGE_SIZES, \
48762306a36Sopenharmony_ci	.has_gt_uc = 1
48862306a36Sopenharmony_ci
48962306a36Sopenharmony_ci#define SKL_PLATFORM \
49062306a36Sopenharmony_ci	GEN9_FEATURES, \
49162306a36Sopenharmony_ci	PLATFORM(INTEL_SKYLAKE)
49262306a36Sopenharmony_ci
49362306a36Sopenharmony_cistatic const struct intel_device_info skl_gt1_info = {
49462306a36Sopenharmony_ci	SKL_PLATFORM,
49562306a36Sopenharmony_ci	.gt = 1,
49662306a36Sopenharmony_ci};
49762306a36Sopenharmony_ci
49862306a36Sopenharmony_cistatic const struct intel_device_info skl_gt2_info = {
49962306a36Sopenharmony_ci	SKL_PLATFORM,
50062306a36Sopenharmony_ci	.gt = 2,
50162306a36Sopenharmony_ci};
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci#define SKL_GT3_PLUS_PLATFORM \
50462306a36Sopenharmony_ci	SKL_PLATFORM, \
50562306a36Sopenharmony_ci	.platform_engine_mask = \
50662306a36Sopenharmony_ci		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1)
50762306a36Sopenharmony_ci
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic const struct intel_device_info skl_gt3_info = {
51062306a36Sopenharmony_ci	SKL_GT3_PLUS_PLATFORM,
51162306a36Sopenharmony_ci	.gt = 3,
51262306a36Sopenharmony_ci};
51362306a36Sopenharmony_ci
51462306a36Sopenharmony_cistatic const struct intel_device_info skl_gt4_info = {
51562306a36Sopenharmony_ci	SKL_GT3_PLUS_PLATFORM,
51662306a36Sopenharmony_ci	.gt = 4,
51762306a36Sopenharmony_ci};
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_ci#define GEN9_LP_FEATURES \
52062306a36Sopenharmony_ci	GEN(9), \
52162306a36Sopenharmony_ci	.is_lp = 1, \
52262306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0), \
52362306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
52462306a36Sopenharmony_ci	.has_64bit_reloc = 1, \
52562306a36Sopenharmony_ci	.has_runtime_pm = 1, \
52662306a36Sopenharmony_ci	.has_rc6 = 1, \
52762306a36Sopenharmony_ci	.has_rps = true, \
52862306a36Sopenharmony_ci	.has_logical_ring_contexts = 1, \
52962306a36Sopenharmony_ci	.has_gt_uc = 1, \
53062306a36Sopenharmony_ci	.dma_mask_size = 39, \
53162306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_FULL, \
53262306a36Sopenharmony_ci	.__runtime.ppgtt_size = 48, \
53362306a36Sopenharmony_ci	.has_reset_engine = 1, \
53462306a36Sopenharmony_ci	.has_snoop = true, \
53562306a36Sopenharmony_ci	.has_coherent_ggtt = false, \
53662306a36Sopenharmony_ci	.max_pat_index = 3, \
53762306a36Sopenharmony_ci	GEN9_DEFAULT_PAGE_SIZES, \
53862306a36Sopenharmony_ci	GEN_DEFAULT_REGIONS, \
53962306a36Sopenharmony_ci	LEGACY_CACHELEVEL
54062306a36Sopenharmony_ci
54162306a36Sopenharmony_cistatic const struct intel_device_info bxt_info = {
54262306a36Sopenharmony_ci	GEN9_LP_FEATURES,
54362306a36Sopenharmony_ci	PLATFORM(INTEL_BROXTON),
54462306a36Sopenharmony_ci};
54562306a36Sopenharmony_ci
54662306a36Sopenharmony_cistatic const struct intel_device_info glk_info = {
54762306a36Sopenharmony_ci	GEN9_LP_FEATURES,
54862306a36Sopenharmony_ci	PLATFORM(INTEL_GEMINILAKE),
54962306a36Sopenharmony_ci};
55062306a36Sopenharmony_ci
55162306a36Sopenharmony_ci#define KBL_PLATFORM \
55262306a36Sopenharmony_ci	GEN9_FEATURES, \
55362306a36Sopenharmony_ci	PLATFORM(INTEL_KABYLAKE)
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_cistatic const struct intel_device_info kbl_gt1_info = {
55662306a36Sopenharmony_ci	KBL_PLATFORM,
55762306a36Sopenharmony_ci	.gt = 1,
55862306a36Sopenharmony_ci};
55962306a36Sopenharmony_ci
56062306a36Sopenharmony_cistatic const struct intel_device_info kbl_gt2_info = {
56162306a36Sopenharmony_ci	KBL_PLATFORM,
56262306a36Sopenharmony_ci	.gt = 2,
56362306a36Sopenharmony_ci};
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_cistatic const struct intel_device_info kbl_gt3_info = {
56662306a36Sopenharmony_ci	KBL_PLATFORM,
56762306a36Sopenharmony_ci	.gt = 3,
56862306a36Sopenharmony_ci	.platform_engine_mask =
56962306a36Sopenharmony_ci		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
57062306a36Sopenharmony_ci};
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci#define CFL_PLATFORM \
57362306a36Sopenharmony_ci	GEN9_FEATURES, \
57462306a36Sopenharmony_ci	PLATFORM(INTEL_COFFEELAKE)
57562306a36Sopenharmony_ci
57662306a36Sopenharmony_cistatic const struct intel_device_info cfl_gt1_info = {
57762306a36Sopenharmony_ci	CFL_PLATFORM,
57862306a36Sopenharmony_ci	.gt = 1,
57962306a36Sopenharmony_ci};
58062306a36Sopenharmony_ci
58162306a36Sopenharmony_cistatic const struct intel_device_info cfl_gt2_info = {
58262306a36Sopenharmony_ci	CFL_PLATFORM,
58362306a36Sopenharmony_ci	.gt = 2,
58462306a36Sopenharmony_ci};
58562306a36Sopenharmony_ci
58662306a36Sopenharmony_cistatic const struct intel_device_info cfl_gt3_info = {
58762306a36Sopenharmony_ci	CFL_PLATFORM,
58862306a36Sopenharmony_ci	.gt = 3,
58962306a36Sopenharmony_ci	.platform_engine_mask =
59062306a36Sopenharmony_ci		BIT(RCS0) | BIT(VCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS1),
59162306a36Sopenharmony_ci};
59262306a36Sopenharmony_ci
59362306a36Sopenharmony_ci#define CML_PLATFORM \
59462306a36Sopenharmony_ci	GEN9_FEATURES, \
59562306a36Sopenharmony_ci	PLATFORM(INTEL_COMETLAKE)
59662306a36Sopenharmony_ci
59762306a36Sopenharmony_cistatic const struct intel_device_info cml_gt1_info = {
59862306a36Sopenharmony_ci	CML_PLATFORM,
59962306a36Sopenharmony_ci	.gt = 1,
60062306a36Sopenharmony_ci};
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_cistatic const struct intel_device_info cml_gt2_info = {
60362306a36Sopenharmony_ci	CML_PLATFORM,
60462306a36Sopenharmony_ci	.gt = 2,
60562306a36Sopenharmony_ci};
60662306a36Sopenharmony_ci
60762306a36Sopenharmony_ci#define GEN11_DEFAULT_PAGE_SIZES \
60862306a36Sopenharmony_ci	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
60962306a36Sopenharmony_ci		I915_GTT_PAGE_SIZE_64K |		\
61062306a36Sopenharmony_ci		I915_GTT_PAGE_SIZE_2M
61162306a36Sopenharmony_ci
61262306a36Sopenharmony_ci#define GEN11_FEATURES \
61362306a36Sopenharmony_ci	GEN9_FEATURES, \
61462306a36Sopenharmony_ci	GEN11_DEFAULT_PAGE_SIZES, \
61562306a36Sopenharmony_ci	GEN(11), \
61662306a36Sopenharmony_ci	.has_coherent_ggtt = false, \
61762306a36Sopenharmony_ci	.has_logical_ring_elsq = 1
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic const struct intel_device_info icl_info = {
62062306a36Sopenharmony_ci	GEN11_FEATURES,
62162306a36Sopenharmony_ci	PLATFORM(INTEL_ICELAKE),
62262306a36Sopenharmony_ci	.platform_engine_mask =
62362306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
62462306a36Sopenharmony_ci};
62562306a36Sopenharmony_ci
62662306a36Sopenharmony_cistatic const struct intel_device_info ehl_info = {
62762306a36Sopenharmony_ci	GEN11_FEATURES,
62862306a36Sopenharmony_ci	PLATFORM(INTEL_ELKHARTLAKE),
62962306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
63062306a36Sopenharmony_ci	.__runtime.ppgtt_size = 36,
63162306a36Sopenharmony_ci};
63262306a36Sopenharmony_ci
63362306a36Sopenharmony_cistatic const struct intel_device_info jsl_info = {
63462306a36Sopenharmony_ci	GEN11_FEATURES,
63562306a36Sopenharmony_ci	PLATFORM(INTEL_JASPERLAKE),
63662306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(VCS0) | BIT(VECS0),
63762306a36Sopenharmony_ci	.__runtime.ppgtt_size = 36,
63862306a36Sopenharmony_ci};
63962306a36Sopenharmony_ci
64062306a36Sopenharmony_ci#define GEN12_FEATURES \
64162306a36Sopenharmony_ci	GEN11_FEATURES, \
64262306a36Sopenharmony_ci	GEN(12), \
64362306a36Sopenharmony_ci	TGL_CACHELEVEL, \
64462306a36Sopenharmony_ci	.has_global_mocs = 1, \
64562306a36Sopenharmony_ci	.has_pxp = 1, \
64662306a36Sopenharmony_ci	.max_pat_index = 3
64762306a36Sopenharmony_ci
64862306a36Sopenharmony_cistatic const struct intel_device_info tgl_info = {
64962306a36Sopenharmony_ci	GEN12_FEATURES,
65062306a36Sopenharmony_ci	PLATFORM(INTEL_TIGERLAKE),
65162306a36Sopenharmony_ci	.platform_engine_mask =
65262306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
65362306a36Sopenharmony_ci};
65462306a36Sopenharmony_ci
65562306a36Sopenharmony_cistatic const struct intel_device_info rkl_info = {
65662306a36Sopenharmony_ci	GEN12_FEATURES,
65762306a36Sopenharmony_ci	PLATFORM(INTEL_ROCKETLAKE),
65862306a36Sopenharmony_ci	.platform_engine_mask =
65962306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0),
66062306a36Sopenharmony_ci};
66162306a36Sopenharmony_ci
66262306a36Sopenharmony_ci#define DGFX_FEATURES \
66362306a36Sopenharmony_ci	.memory_regions = REGION_SMEM | REGION_LMEM | REGION_STOLEN_LMEM, \
66462306a36Sopenharmony_ci	.has_llc = 0, \
66562306a36Sopenharmony_ci	.has_pxp = 0, \
66662306a36Sopenharmony_ci	.has_snoop = 1, \
66762306a36Sopenharmony_ci	.is_dgfx = 1, \
66862306a36Sopenharmony_ci	.has_heci_gscfi = 1
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_cistatic const struct intel_device_info dg1_info = {
67162306a36Sopenharmony_ci	GEN12_FEATURES,
67262306a36Sopenharmony_ci	DGFX_FEATURES,
67362306a36Sopenharmony_ci	.__runtime.graphics.ip.rel = 10,
67462306a36Sopenharmony_ci	PLATFORM(INTEL_DG1),
67562306a36Sopenharmony_ci	.require_force_probe = 1,
67662306a36Sopenharmony_ci	.platform_engine_mask =
67762306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) |
67862306a36Sopenharmony_ci		BIT(VCS0) | BIT(VCS2),
67962306a36Sopenharmony_ci	/* Wa_16011227922 */
68062306a36Sopenharmony_ci	.__runtime.ppgtt_size = 47,
68162306a36Sopenharmony_ci};
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_cistatic const struct intel_device_info adl_s_info = {
68462306a36Sopenharmony_ci	GEN12_FEATURES,
68562306a36Sopenharmony_ci	PLATFORM(INTEL_ALDERLAKE_S),
68662306a36Sopenharmony_ci	.platform_engine_mask =
68762306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
68862306a36Sopenharmony_ci	.dma_mask_size = 39,
68962306a36Sopenharmony_ci};
69062306a36Sopenharmony_ci
69162306a36Sopenharmony_cistatic const struct intel_device_info adl_p_info = {
69262306a36Sopenharmony_ci	GEN12_FEATURES,
69362306a36Sopenharmony_ci	PLATFORM(INTEL_ALDERLAKE_P),
69462306a36Sopenharmony_ci	.platform_engine_mask =
69562306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | BIT(VECS0) | BIT(VCS0) | BIT(VCS2),
69662306a36Sopenharmony_ci	.__runtime.ppgtt_size = 48,
69762306a36Sopenharmony_ci	.dma_mask_size = 39,
69862306a36Sopenharmony_ci};
69962306a36Sopenharmony_ci
70062306a36Sopenharmony_ci#undef GEN
70162306a36Sopenharmony_ci
70262306a36Sopenharmony_ci#define XE_HP_PAGE_SIZES \
70362306a36Sopenharmony_ci	.__runtime.page_sizes = I915_GTT_PAGE_SIZE_4K | \
70462306a36Sopenharmony_ci		I915_GTT_PAGE_SIZE_64K |		\
70562306a36Sopenharmony_ci		I915_GTT_PAGE_SIZE_2M
70662306a36Sopenharmony_ci
70762306a36Sopenharmony_ci#define XE_HP_FEATURES \
70862306a36Sopenharmony_ci	.__runtime.graphics.ip.ver = 12, \
70962306a36Sopenharmony_ci	.__runtime.graphics.ip.rel = 50, \
71062306a36Sopenharmony_ci	XE_HP_PAGE_SIZES, \
71162306a36Sopenharmony_ci	TGL_CACHELEVEL, \
71262306a36Sopenharmony_ci	.dma_mask_size = 46, \
71362306a36Sopenharmony_ci	.has_3d_pipeline = 1, \
71462306a36Sopenharmony_ci	.has_64bit_reloc = 1, \
71562306a36Sopenharmony_ci	.has_flat_ccs = 1, \
71662306a36Sopenharmony_ci	.has_4tile = 1, \
71762306a36Sopenharmony_ci	.has_global_mocs = 1, \
71862306a36Sopenharmony_ci	.has_gt_uc = 1, \
71962306a36Sopenharmony_ci	.has_llc = 1, \
72062306a36Sopenharmony_ci	.has_logical_ring_contexts = 1, \
72162306a36Sopenharmony_ci	.has_logical_ring_elsq = 1, \
72262306a36Sopenharmony_ci	.has_mslice_steering = 1, \
72362306a36Sopenharmony_ci	.has_oa_bpc_reporting = 1, \
72462306a36Sopenharmony_ci	.has_oa_slice_contrib_limits = 1, \
72562306a36Sopenharmony_ci	.has_oam = 1, \
72662306a36Sopenharmony_ci	.has_rc6 = 1, \
72762306a36Sopenharmony_ci	.has_reset_engine = 1, \
72862306a36Sopenharmony_ci	.has_rps = 1, \
72962306a36Sopenharmony_ci	.has_runtime_pm = 1, \
73062306a36Sopenharmony_ci	.max_pat_index = 3, \
73162306a36Sopenharmony_ci	.__runtime.ppgtt_size = 48, \
73262306a36Sopenharmony_ci	.__runtime.ppgtt_type = INTEL_PPGTT_FULL
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci#define XE_HPM_FEATURES \
73562306a36Sopenharmony_ci	.__runtime.media.ip.ver = 12, \
73662306a36Sopenharmony_ci	.__runtime.media.ip.rel = 50
73762306a36Sopenharmony_ci
73862306a36Sopenharmony_ci__maybe_unused
73962306a36Sopenharmony_cistatic const struct intel_device_info xehpsdv_info = {
74062306a36Sopenharmony_ci	XE_HP_FEATURES,
74162306a36Sopenharmony_ci	XE_HPM_FEATURES,
74262306a36Sopenharmony_ci	DGFX_FEATURES,
74362306a36Sopenharmony_ci	PLATFORM(INTEL_XEHPSDV),
74462306a36Sopenharmony_ci	.has_64k_pages = 1,
74562306a36Sopenharmony_ci	.has_media_ratio_mode = 1,
74662306a36Sopenharmony_ci	.platform_engine_mask =
74762306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) |
74862306a36Sopenharmony_ci		BIT(VECS0) | BIT(VECS1) | BIT(VECS2) | BIT(VECS3) |
74962306a36Sopenharmony_ci		BIT(VCS0) | BIT(VCS1) | BIT(VCS2) | BIT(VCS3) |
75062306a36Sopenharmony_ci		BIT(VCS4) | BIT(VCS5) | BIT(VCS6) | BIT(VCS7) |
75162306a36Sopenharmony_ci		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3),
75262306a36Sopenharmony_ci	.require_force_probe = 1,
75362306a36Sopenharmony_ci};
75462306a36Sopenharmony_ci
75562306a36Sopenharmony_ci#define DG2_FEATURES \
75662306a36Sopenharmony_ci	XE_HP_FEATURES, \
75762306a36Sopenharmony_ci	XE_HPM_FEATURES, \
75862306a36Sopenharmony_ci	DGFX_FEATURES, \
75962306a36Sopenharmony_ci	.__runtime.graphics.ip.rel = 55, \
76062306a36Sopenharmony_ci	.__runtime.media.ip.rel = 55, \
76162306a36Sopenharmony_ci	PLATFORM(INTEL_DG2), \
76262306a36Sopenharmony_ci	.has_64k_pages = 1, \
76362306a36Sopenharmony_ci	.has_guc_deprivilege = 1, \
76462306a36Sopenharmony_ci	.has_heci_pxp = 1, \
76562306a36Sopenharmony_ci	.has_media_ratio_mode = 1, \
76662306a36Sopenharmony_ci	.platform_engine_mask = \
76762306a36Sopenharmony_ci		BIT(RCS0) | BIT(BCS0) | \
76862306a36Sopenharmony_ci		BIT(VECS0) | BIT(VECS1) | \
76962306a36Sopenharmony_ci		BIT(VCS0) | BIT(VCS2) | \
77062306a36Sopenharmony_ci		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3)
77162306a36Sopenharmony_ci
77262306a36Sopenharmony_cistatic const struct intel_device_info dg2_info = {
77362306a36Sopenharmony_ci	DG2_FEATURES,
77462306a36Sopenharmony_ci};
77562306a36Sopenharmony_ci
77662306a36Sopenharmony_cistatic const struct intel_device_info ats_m_info = {
77762306a36Sopenharmony_ci	DG2_FEATURES,
77862306a36Sopenharmony_ci	.require_force_probe = 1,
77962306a36Sopenharmony_ci	.tuning_thread_rr_after_dep = 1,
78062306a36Sopenharmony_ci};
78162306a36Sopenharmony_ci
78262306a36Sopenharmony_ci#define XE_HPC_FEATURES \
78362306a36Sopenharmony_ci	XE_HP_FEATURES, \
78462306a36Sopenharmony_ci	.dma_mask_size = 52, \
78562306a36Sopenharmony_ci	.has_3d_pipeline = 0, \
78662306a36Sopenharmony_ci	.has_guc_deprivilege = 1, \
78762306a36Sopenharmony_ci	.has_l3_ccs_read = 1, \
78862306a36Sopenharmony_ci	.has_mslice_steering = 0, \
78962306a36Sopenharmony_ci	.has_one_eu_per_fuse_bit = 1
79062306a36Sopenharmony_ci
79162306a36Sopenharmony_ci__maybe_unused
79262306a36Sopenharmony_cistatic const struct intel_device_info pvc_info = {
79362306a36Sopenharmony_ci	XE_HPC_FEATURES,
79462306a36Sopenharmony_ci	XE_HPM_FEATURES,
79562306a36Sopenharmony_ci	DGFX_FEATURES,
79662306a36Sopenharmony_ci	.__runtime.graphics.ip.rel = 60,
79762306a36Sopenharmony_ci	.__runtime.media.ip.rel = 60,
79862306a36Sopenharmony_ci	PLATFORM(INTEL_PONTEVECCHIO),
79962306a36Sopenharmony_ci	.has_flat_ccs = 0,
80062306a36Sopenharmony_ci	.max_pat_index = 7,
80162306a36Sopenharmony_ci	.platform_engine_mask =
80262306a36Sopenharmony_ci		BIT(BCS0) |
80362306a36Sopenharmony_ci		BIT(VCS0) |
80462306a36Sopenharmony_ci		BIT(CCS0) | BIT(CCS1) | BIT(CCS2) | BIT(CCS3),
80562306a36Sopenharmony_ci	.require_force_probe = 1,
80662306a36Sopenharmony_ci	PVC_CACHELEVEL,
80762306a36Sopenharmony_ci};
80862306a36Sopenharmony_ci
80962306a36Sopenharmony_cistatic const struct intel_gt_definition xelpmp_extra_gt[] = {
81062306a36Sopenharmony_ci	{
81162306a36Sopenharmony_ci		.type = GT_MEDIA,
81262306a36Sopenharmony_ci		.name = "Standalone Media GT",
81362306a36Sopenharmony_ci		.gsi_offset = MTL_MEDIA_GSI_BASE,
81462306a36Sopenharmony_ci		.engine_mask = BIT(VECS0) | BIT(VCS0) | BIT(VCS2) | BIT(GSC0),
81562306a36Sopenharmony_ci	},
81662306a36Sopenharmony_ci	{}
81762306a36Sopenharmony_ci};
81862306a36Sopenharmony_ci
81962306a36Sopenharmony_cistatic const struct intel_device_info mtl_info = {
82062306a36Sopenharmony_ci	XE_HP_FEATURES,
82162306a36Sopenharmony_ci	/*
82262306a36Sopenharmony_ci	 * Real graphics IP version will be obtained from hardware GMD_ID
82362306a36Sopenharmony_ci	 * register.  Value provided here is just for sanity checking.
82462306a36Sopenharmony_ci	 */
82562306a36Sopenharmony_ci	.__runtime.graphics.ip.ver = 12,
82662306a36Sopenharmony_ci	.__runtime.graphics.ip.rel = 70,
82762306a36Sopenharmony_ci	.__runtime.media.ip.ver = 13,
82862306a36Sopenharmony_ci	PLATFORM(INTEL_METEORLAKE),
82962306a36Sopenharmony_ci	.extra_gt_list = xelpmp_extra_gt,
83062306a36Sopenharmony_ci	.has_flat_ccs = 0,
83162306a36Sopenharmony_ci	.has_gmd_id = 1,
83262306a36Sopenharmony_ci	.has_guc_deprivilege = 1,
83362306a36Sopenharmony_ci	.has_llc = 0,
83462306a36Sopenharmony_ci	.has_mslice_steering = 0,
83562306a36Sopenharmony_ci	.has_snoop = 1,
83662306a36Sopenharmony_ci	.max_pat_index = 4,
83762306a36Sopenharmony_ci	.has_pxp = 1,
83862306a36Sopenharmony_ci	.memory_regions = REGION_SMEM | REGION_STOLEN_LMEM,
83962306a36Sopenharmony_ci	.platform_engine_mask = BIT(RCS0) | BIT(BCS0) | BIT(CCS0),
84062306a36Sopenharmony_ci	.require_force_probe = 1,
84162306a36Sopenharmony_ci	MTL_CACHELEVEL,
84262306a36Sopenharmony_ci};
84362306a36Sopenharmony_ci
84462306a36Sopenharmony_ci#undef PLATFORM
84562306a36Sopenharmony_ci
84662306a36Sopenharmony_ci/*
84762306a36Sopenharmony_ci * Make sure any device matches here are from most specific to most
84862306a36Sopenharmony_ci * general.  For example, since the Quanta match is based on the subsystem
84962306a36Sopenharmony_ci * and subvendor IDs, we need it to come before the more general IVB
85062306a36Sopenharmony_ci * PCI ID matches, otherwise we'll use the wrong info struct above.
85162306a36Sopenharmony_ci */
85262306a36Sopenharmony_cistatic const struct pci_device_id pciidlist[] = {
85362306a36Sopenharmony_ci	INTEL_I830_IDS(&i830_info),
85462306a36Sopenharmony_ci	INTEL_I845G_IDS(&i845g_info),
85562306a36Sopenharmony_ci	INTEL_I85X_IDS(&i85x_info),
85662306a36Sopenharmony_ci	INTEL_I865G_IDS(&i865g_info),
85762306a36Sopenharmony_ci	INTEL_I915G_IDS(&i915g_info),
85862306a36Sopenharmony_ci	INTEL_I915GM_IDS(&i915gm_info),
85962306a36Sopenharmony_ci	INTEL_I945G_IDS(&i945g_info),
86062306a36Sopenharmony_ci	INTEL_I945GM_IDS(&i945gm_info),
86162306a36Sopenharmony_ci	INTEL_I965G_IDS(&i965g_info),
86262306a36Sopenharmony_ci	INTEL_G33_IDS(&g33_info),
86362306a36Sopenharmony_ci	INTEL_I965GM_IDS(&i965gm_info),
86462306a36Sopenharmony_ci	INTEL_GM45_IDS(&gm45_info),
86562306a36Sopenharmony_ci	INTEL_G45_IDS(&g45_info),
86662306a36Sopenharmony_ci	INTEL_PINEVIEW_G_IDS(&pnv_g_info),
86762306a36Sopenharmony_ci	INTEL_PINEVIEW_M_IDS(&pnv_m_info),
86862306a36Sopenharmony_ci	INTEL_IRONLAKE_D_IDS(&ilk_d_info),
86962306a36Sopenharmony_ci	INTEL_IRONLAKE_M_IDS(&ilk_m_info),
87062306a36Sopenharmony_ci	INTEL_SNB_D_GT1_IDS(&snb_d_gt1_info),
87162306a36Sopenharmony_ci	INTEL_SNB_D_GT2_IDS(&snb_d_gt2_info),
87262306a36Sopenharmony_ci	INTEL_SNB_M_GT1_IDS(&snb_m_gt1_info),
87362306a36Sopenharmony_ci	INTEL_SNB_M_GT2_IDS(&snb_m_gt2_info),
87462306a36Sopenharmony_ci	INTEL_IVB_Q_IDS(&ivb_q_info), /* must be first IVB */
87562306a36Sopenharmony_ci	INTEL_IVB_M_GT1_IDS(&ivb_m_gt1_info),
87662306a36Sopenharmony_ci	INTEL_IVB_M_GT2_IDS(&ivb_m_gt2_info),
87762306a36Sopenharmony_ci	INTEL_IVB_D_GT1_IDS(&ivb_d_gt1_info),
87862306a36Sopenharmony_ci	INTEL_IVB_D_GT2_IDS(&ivb_d_gt2_info),
87962306a36Sopenharmony_ci	INTEL_HSW_GT1_IDS(&hsw_gt1_info),
88062306a36Sopenharmony_ci	INTEL_HSW_GT2_IDS(&hsw_gt2_info),
88162306a36Sopenharmony_ci	INTEL_HSW_GT3_IDS(&hsw_gt3_info),
88262306a36Sopenharmony_ci	INTEL_VLV_IDS(&vlv_info),
88362306a36Sopenharmony_ci	INTEL_BDW_GT1_IDS(&bdw_gt1_info),
88462306a36Sopenharmony_ci	INTEL_BDW_GT2_IDS(&bdw_gt2_info),
88562306a36Sopenharmony_ci	INTEL_BDW_GT3_IDS(&bdw_gt3_info),
88662306a36Sopenharmony_ci	INTEL_BDW_RSVD_IDS(&bdw_rsvd_info),
88762306a36Sopenharmony_ci	INTEL_CHV_IDS(&chv_info),
88862306a36Sopenharmony_ci	INTEL_SKL_GT1_IDS(&skl_gt1_info),
88962306a36Sopenharmony_ci	INTEL_SKL_GT2_IDS(&skl_gt2_info),
89062306a36Sopenharmony_ci	INTEL_SKL_GT3_IDS(&skl_gt3_info),
89162306a36Sopenharmony_ci	INTEL_SKL_GT4_IDS(&skl_gt4_info),
89262306a36Sopenharmony_ci	INTEL_BXT_IDS(&bxt_info),
89362306a36Sopenharmony_ci	INTEL_GLK_IDS(&glk_info),
89462306a36Sopenharmony_ci	INTEL_KBL_GT1_IDS(&kbl_gt1_info),
89562306a36Sopenharmony_ci	INTEL_KBL_GT2_IDS(&kbl_gt2_info),
89662306a36Sopenharmony_ci	INTEL_KBL_GT3_IDS(&kbl_gt3_info),
89762306a36Sopenharmony_ci	INTEL_KBL_GT4_IDS(&kbl_gt3_info),
89862306a36Sopenharmony_ci	INTEL_AML_KBL_GT2_IDS(&kbl_gt2_info),
89962306a36Sopenharmony_ci	INTEL_CFL_S_GT1_IDS(&cfl_gt1_info),
90062306a36Sopenharmony_ci	INTEL_CFL_S_GT2_IDS(&cfl_gt2_info),
90162306a36Sopenharmony_ci	INTEL_CFL_H_GT1_IDS(&cfl_gt1_info),
90262306a36Sopenharmony_ci	INTEL_CFL_H_GT2_IDS(&cfl_gt2_info),
90362306a36Sopenharmony_ci	INTEL_CFL_U_GT2_IDS(&cfl_gt2_info),
90462306a36Sopenharmony_ci	INTEL_CFL_U_GT3_IDS(&cfl_gt3_info),
90562306a36Sopenharmony_ci	INTEL_WHL_U_GT1_IDS(&cfl_gt1_info),
90662306a36Sopenharmony_ci	INTEL_WHL_U_GT2_IDS(&cfl_gt2_info),
90762306a36Sopenharmony_ci	INTEL_AML_CFL_GT2_IDS(&cfl_gt2_info),
90862306a36Sopenharmony_ci	INTEL_WHL_U_GT3_IDS(&cfl_gt3_info),
90962306a36Sopenharmony_ci	INTEL_CML_GT1_IDS(&cml_gt1_info),
91062306a36Sopenharmony_ci	INTEL_CML_GT2_IDS(&cml_gt2_info),
91162306a36Sopenharmony_ci	INTEL_CML_U_GT1_IDS(&cml_gt1_info),
91262306a36Sopenharmony_ci	INTEL_CML_U_GT2_IDS(&cml_gt2_info),
91362306a36Sopenharmony_ci	INTEL_ICL_11_IDS(&icl_info),
91462306a36Sopenharmony_ci	INTEL_EHL_IDS(&ehl_info),
91562306a36Sopenharmony_ci	INTEL_JSL_IDS(&jsl_info),
91662306a36Sopenharmony_ci	INTEL_TGL_12_IDS(&tgl_info),
91762306a36Sopenharmony_ci	INTEL_RKL_IDS(&rkl_info),
91862306a36Sopenharmony_ci	INTEL_ADLS_IDS(&adl_s_info),
91962306a36Sopenharmony_ci	INTEL_ADLP_IDS(&adl_p_info),
92062306a36Sopenharmony_ci	INTEL_ADLN_IDS(&adl_p_info),
92162306a36Sopenharmony_ci	INTEL_DG1_IDS(&dg1_info),
92262306a36Sopenharmony_ci	INTEL_RPLS_IDS(&adl_s_info),
92362306a36Sopenharmony_ci	INTEL_RPLP_IDS(&adl_p_info),
92462306a36Sopenharmony_ci	INTEL_DG2_IDS(&dg2_info),
92562306a36Sopenharmony_ci	INTEL_ATS_M_IDS(&ats_m_info),
92662306a36Sopenharmony_ci	INTEL_MTL_IDS(&mtl_info),
92762306a36Sopenharmony_ci	{0, 0, 0}
92862306a36Sopenharmony_ci};
92962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(pci, pciidlist);
93062306a36Sopenharmony_ci
93162306a36Sopenharmony_cistatic void i915_pci_remove(struct pci_dev *pdev)
93262306a36Sopenharmony_ci{
93362306a36Sopenharmony_ci	struct drm_i915_private *i915;
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	i915 = pci_get_drvdata(pdev);
93662306a36Sopenharmony_ci	if (!i915) /* driver load aborted, nothing to cleanup */
93762306a36Sopenharmony_ci		return;
93862306a36Sopenharmony_ci
93962306a36Sopenharmony_ci	i915_driver_remove(i915);
94062306a36Sopenharmony_ci	pci_set_drvdata(pdev, NULL);
94162306a36Sopenharmony_ci}
94262306a36Sopenharmony_ci
94362306a36Sopenharmony_ci/* is device_id present in comma separated list of ids */
94462306a36Sopenharmony_cistatic bool device_id_in_list(u16 device_id, const char *devices, bool negative)
94562306a36Sopenharmony_ci{
94662306a36Sopenharmony_ci	char *s, *p, *tok;
94762306a36Sopenharmony_ci	bool ret;
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	if (!devices || !*devices)
95062306a36Sopenharmony_ci		return false;
95162306a36Sopenharmony_ci
95262306a36Sopenharmony_ci	/* match everything */
95362306a36Sopenharmony_ci	if (negative && strcmp(devices, "!*") == 0)
95462306a36Sopenharmony_ci		return true;
95562306a36Sopenharmony_ci	if (!negative && strcmp(devices, "*") == 0)
95662306a36Sopenharmony_ci		return true;
95762306a36Sopenharmony_ci
95862306a36Sopenharmony_ci	s = kstrdup(devices, GFP_KERNEL);
95962306a36Sopenharmony_ci	if (!s)
96062306a36Sopenharmony_ci		return false;
96162306a36Sopenharmony_ci
96262306a36Sopenharmony_ci	for (p = s, ret = false; (tok = strsep(&p, ",")) != NULL; ) {
96362306a36Sopenharmony_ci		u16 val;
96462306a36Sopenharmony_ci
96562306a36Sopenharmony_ci		if (negative && tok[0] == '!')
96662306a36Sopenharmony_ci			tok++;
96762306a36Sopenharmony_ci		else if ((negative && tok[0] != '!') ||
96862306a36Sopenharmony_ci			 (!negative && tok[0] == '!'))
96962306a36Sopenharmony_ci			continue;
97062306a36Sopenharmony_ci
97162306a36Sopenharmony_ci		if (kstrtou16(tok, 16, &val) == 0 && val == device_id) {
97262306a36Sopenharmony_ci			ret = true;
97362306a36Sopenharmony_ci			break;
97462306a36Sopenharmony_ci		}
97562306a36Sopenharmony_ci	}
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_ci	kfree(s);
97862306a36Sopenharmony_ci
97962306a36Sopenharmony_ci	return ret;
98062306a36Sopenharmony_ci}
98162306a36Sopenharmony_ci
98262306a36Sopenharmony_cistatic bool id_forced(u16 device_id)
98362306a36Sopenharmony_ci{
98462306a36Sopenharmony_ci	return device_id_in_list(device_id, i915_modparams.force_probe, false);
98562306a36Sopenharmony_ci}
98662306a36Sopenharmony_ci
98762306a36Sopenharmony_cistatic bool id_blocked(u16 device_id)
98862306a36Sopenharmony_ci{
98962306a36Sopenharmony_ci	return device_id_in_list(device_id, i915_modparams.force_probe, true);
99062306a36Sopenharmony_ci}
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_cibool i915_pci_resource_valid(struct pci_dev *pdev, int bar)
99362306a36Sopenharmony_ci{
99462306a36Sopenharmony_ci	if (!pci_resource_flags(pdev, bar))
99562306a36Sopenharmony_ci		return false;
99662306a36Sopenharmony_ci
99762306a36Sopenharmony_ci	if (pci_resource_flags(pdev, bar) & IORESOURCE_UNSET)
99862306a36Sopenharmony_ci		return false;
99962306a36Sopenharmony_ci
100062306a36Sopenharmony_ci	if (!pci_resource_len(pdev, bar))
100162306a36Sopenharmony_ci		return false;
100262306a36Sopenharmony_ci
100362306a36Sopenharmony_ci	return true;
100462306a36Sopenharmony_ci}
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_cistatic bool intel_mmio_bar_valid(struct pci_dev *pdev, struct intel_device_info *intel_info)
100762306a36Sopenharmony_ci{
100862306a36Sopenharmony_ci	return i915_pci_resource_valid(pdev, intel_mmio_bar(intel_info->__runtime.graphics.ip.ver));
100962306a36Sopenharmony_ci}
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_cistatic int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
101262306a36Sopenharmony_ci{
101362306a36Sopenharmony_ci	struct intel_device_info *intel_info =
101462306a36Sopenharmony_ci		(struct intel_device_info *) ent->driver_data;
101562306a36Sopenharmony_ci	int err;
101662306a36Sopenharmony_ci
101762306a36Sopenharmony_ci	if (intel_info->require_force_probe && !id_forced(pdev->device)) {
101862306a36Sopenharmony_ci		dev_info(&pdev->dev,
101962306a36Sopenharmony_ci			 "Your graphics device %04x is not properly supported by i915 in this\n"
102062306a36Sopenharmony_ci			 "kernel version. To force driver probe anyway, use i915.force_probe=%04x\n"
102162306a36Sopenharmony_ci			 "module parameter or CONFIG_DRM_I915_FORCE_PROBE=%04x configuration option,\n"
102262306a36Sopenharmony_ci			 "or (recommended) check for kernel updates.\n",
102362306a36Sopenharmony_ci			 pdev->device, pdev->device, pdev->device);
102462306a36Sopenharmony_ci		return -ENODEV;
102562306a36Sopenharmony_ci	}
102662306a36Sopenharmony_ci
102762306a36Sopenharmony_ci	if (id_blocked(pdev->device)) {
102862306a36Sopenharmony_ci		dev_info(&pdev->dev, "I915 probe blocked for Device ID %04x.\n",
102962306a36Sopenharmony_ci			 pdev->device);
103062306a36Sopenharmony_ci		return -ENODEV;
103162306a36Sopenharmony_ci	}
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_ci	if (intel_info->require_force_probe) {
103462306a36Sopenharmony_ci		dev_info(&pdev->dev, "Force probing unsupported Device ID %04x, tainting kernel\n",
103562306a36Sopenharmony_ci			 pdev->device);
103662306a36Sopenharmony_ci		add_taint(TAINT_USER, LOCKDEP_STILL_OK);
103762306a36Sopenharmony_ci	}
103862306a36Sopenharmony_ci
103962306a36Sopenharmony_ci	/* Only bind to function 0 of the device. Early generations
104062306a36Sopenharmony_ci	 * used function 1 as a placeholder for multi-head. This causes
104162306a36Sopenharmony_ci	 * us confusion instead, especially on the systems where both
104262306a36Sopenharmony_ci	 * functions have the same PCI-ID!
104362306a36Sopenharmony_ci	 */
104462306a36Sopenharmony_ci	if (PCI_FUNC(pdev->devfn))
104562306a36Sopenharmony_ci		return -ENODEV;
104662306a36Sopenharmony_ci
104762306a36Sopenharmony_ci	if (!intel_mmio_bar_valid(pdev, intel_info))
104862306a36Sopenharmony_ci		return -ENXIO;
104962306a36Sopenharmony_ci
105062306a36Sopenharmony_ci	/* Detect if we need to wait for other drivers early on */
105162306a36Sopenharmony_ci	if (intel_display_driver_probe_defer(pdev))
105262306a36Sopenharmony_ci		return -EPROBE_DEFER;
105362306a36Sopenharmony_ci
105462306a36Sopenharmony_ci	err = i915_driver_probe(pdev, ent);
105562306a36Sopenharmony_ci	if (err)
105662306a36Sopenharmony_ci		return err;
105762306a36Sopenharmony_ci
105862306a36Sopenharmony_ci	if (i915_inject_probe_failure(pci_get_drvdata(pdev))) {
105962306a36Sopenharmony_ci		i915_pci_remove(pdev);
106062306a36Sopenharmony_ci		return -ENODEV;
106162306a36Sopenharmony_ci	}
106262306a36Sopenharmony_ci
106362306a36Sopenharmony_ci	err = i915_live_selftests(pdev);
106462306a36Sopenharmony_ci	if (err) {
106562306a36Sopenharmony_ci		i915_pci_remove(pdev);
106662306a36Sopenharmony_ci		return err > 0 ? -ENOTTY : err;
106762306a36Sopenharmony_ci	}
106862306a36Sopenharmony_ci
106962306a36Sopenharmony_ci	err = i915_perf_selftests(pdev);
107062306a36Sopenharmony_ci	if (err) {
107162306a36Sopenharmony_ci		i915_pci_remove(pdev);
107262306a36Sopenharmony_ci		return err > 0 ? -ENOTTY : err;
107362306a36Sopenharmony_ci	}
107462306a36Sopenharmony_ci
107562306a36Sopenharmony_ci	return 0;
107662306a36Sopenharmony_ci}
107762306a36Sopenharmony_ci
107862306a36Sopenharmony_cistatic void i915_pci_shutdown(struct pci_dev *pdev)
107962306a36Sopenharmony_ci{
108062306a36Sopenharmony_ci	struct drm_i915_private *i915 = pci_get_drvdata(pdev);
108162306a36Sopenharmony_ci
108262306a36Sopenharmony_ci	i915_driver_shutdown(i915);
108362306a36Sopenharmony_ci}
108462306a36Sopenharmony_ci
108562306a36Sopenharmony_cistatic struct pci_driver i915_pci_driver = {
108662306a36Sopenharmony_ci	.name = DRIVER_NAME,
108762306a36Sopenharmony_ci	.id_table = pciidlist,
108862306a36Sopenharmony_ci	.probe = i915_pci_probe,
108962306a36Sopenharmony_ci	.remove = i915_pci_remove,
109062306a36Sopenharmony_ci	.shutdown = i915_pci_shutdown,
109162306a36Sopenharmony_ci	.driver.pm = &i915_pm_ops,
109262306a36Sopenharmony_ci};
109362306a36Sopenharmony_ci
109462306a36Sopenharmony_ciint i915_pci_register_driver(void)
109562306a36Sopenharmony_ci{
109662306a36Sopenharmony_ci	return pci_register_driver(&i915_pci_driver);
109762306a36Sopenharmony_ci}
109862306a36Sopenharmony_ci
109962306a36Sopenharmony_civoid i915_pci_unregister_driver(void)
110062306a36Sopenharmony_ci{
110162306a36Sopenharmony_ci	pci_unregister_driver(&i915_pci_driver);
110262306a36Sopenharmony_ci}
1103