162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice (including the next
1262306a36Sopenharmony_ci * paragraph) shall be included in all copies or substantial portions of the
1362306a36Sopenharmony_ci * Software.
1462306a36Sopenharmony_ci *
1562306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1662306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1762306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1862306a36Sopenharmony_ci * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
1962306a36Sopenharmony_ci * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2062306a36Sopenharmony_ci * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
2162306a36Sopenharmony_ci * SOFTWARE.
2262306a36Sopenharmony_ci *
2362306a36Sopenharmony_ci * Authors:
2462306a36Sopenharmony_ci *    Zhi Wang <zhi.a.wang@intel.com>
2562306a36Sopenharmony_ci *
2662306a36Sopenharmony_ci * Contributors:
2762306a36Sopenharmony_ci *    Ping Gao <ping.a.gao@intel.com>
2862306a36Sopenharmony_ci *    Tina Zhang <tina.zhang@intel.com>
2962306a36Sopenharmony_ci *    Chanbin Du <changbin.du@intel.com>
3062306a36Sopenharmony_ci *    Min He <min.he@intel.com>
3162306a36Sopenharmony_ci *    Bing Niu <bing.niu@intel.com>
3262306a36Sopenharmony_ci *    Zhenyu Wang <zhenyuw@linux.intel.com>
3362306a36Sopenharmony_ci *
3462306a36Sopenharmony_ci */
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci#ifndef _GVT_SCHEDULER_H_
3762306a36Sopenharmony_ci#define _GVT_SCHEDULER_H_
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci#include "gt/intel_engine_types.h"
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci#include "execlist.h"
4262306a36Sopenharmony_ci#include "interrupt.h"
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_cistruct intel_gvt_workload_scheduler {
4562306a36Sopenharmony_ci	struct intel_vgpu *current_vgpu;
4662306a36Sopenharmony_ci	struct intel_vgpu *next_vgpu;
4762306a36Sopenharmony_ci	struct intel_vgpu_workload *current_workload[I915_NUM_ENGINES];
4862306a36Sopenharmony_ci	bool need_reschedule;
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci	spinlock_t mmio_context_lock;
5162306a36Sopenharmony_ci	/* can be null when owner is host */
5262306a36Sopenharmony_ci	struct intel_vgpu *engine_owner[I915_NUM_ENGINES];
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ci	wait_queue_head_t workload_complete_wq;
5562306a36Sopenharmony_ci	struct task_struct *thread[I915_NUM_ENGINES];
5662306a36Sopenharmony_ci	wait_queue_head_t waitq[I915_NUM_ENGINES];
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci	void *sched_data;
5962306a36Sopenharmony_ci	const struct intel_gvt_sched_policy_ops *sched_ops;
6062306a36Sopenharmony_ci};
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci#define INDIRECT_CTX_ADDR_MASK 0xffffffc0
6362306a36Sopenharmony_ci#define INDIRECT_CTX_SIZE_MASK 0x3f
6462306a36Sopenharmony_cistruct shadow_indirect_ctx {
6562306a36Sopenharmony_ci	struct drm_i915_gem_object *obj;
6662306a36Sopenharmony_ci	unsigned long guest_gma;
6762306a36Sopenharmony_ci	unsigned long shadow_gma;
6862306a36Sopenharmony_ci	void *shadow_va;
6962306a36Sopenharmony_ci	u32 size;
7062306a36Sopenharmony_ci};
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci#define PER_CTX_ADDR_MASK 0xfffff000
7362306a36Sopenharmony_cistruct shadow_per_ctx {
7462306a36Sopenharmony_ci	unsigned long guest_gma;
7562306a36Sopenharmony_ci	unsigned long shadow_gma;
7662306a36Sopenharmony_ci	unsigned valid;
7762306a36Sopenharmony_ci};
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_cistruct intel_shadow_wa_ctx {
8062306a36Sopenharmony_ci	struct shadow_indirect_ctx indirect_ctx;
8162306a36Sopenharmony_ci	struct shadow_per_ctx per_ctx;
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci};
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_cistruct intel_vgpu_workload {
8662306a36Sopenharmony_ci	struct intel_vgpu *vgpu;
8762306a36Sopenharmony_ci	const struct intel_engine_cs *engine;
8862306a36Sopenharmony_ci	struct i915_request *req;
8962306a36Sopenharmony_ci	/* if this workload has been dispatched to i915? */
9062306a36Sopenharmony_ci	bool dispatched;
9162306a36Sopenharmony_ci	bool shadow;      /* if workload has done shadow of guest request */
9262306a36Sopenharmony_ci	int status;
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci	struct intel_vgpu_mm *shadow_mm;
9562306a36Sopenharmony_ci	struct list_head lri_shadow_mm; /* For PPGTT load cmd */
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci	/* different submission model may need different handler */
9862306a36Sopenharmony_ci	int (*prepare)(struct intel_vgpu_workload *);
9962306a36Sopenharmony_ci	int (*complete)(struct intel_vgpu_workload *);
10062306a36Sopenharmony_ci	struct list_head list;
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci	DECLARE_BITMAP(pending_events, INTEL_GVT_EVENT_MAX);
10362306a36Sopenharmony_ci	void *shadow_ring_buffer_va;
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci	/* execlist context information */
10662306a36Sopenharmony_ci	struct execlist_ctx_descriptor_format ctx_desc;
10762306a36Sopenharmony_ci	struct execlist_ring_context *ring_context;
10862306a36Sopenharmony_ci	unsigned long rb_head, rb_tail, rb_ctl, rb_start, rb_len;
10962306a36Sopenharmony_ci	unsigned long guest_rb_head;
11062306a36Sopenharmony_ci	bool restore_inhibit;
11162306a36Sopenharmony_ci	struct intel_vgpu_elsp_dwords elsp_dwords;
11262306a36Sopenharmony_ci	bool emulate_schedule_in;
11362306a36Sopenharmony_ci	atomic_t shadow_ctx_active;
11462306a36Sopenharmony_ci	wait_queue_head_t shadow_ctx_status_wq;
11562306a36Sopenharmony_ci	u64 ring_context_gpa;
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci	/* shadow batch buffer */
11862306a36Sopenharmony_ci	struct list_head shadow_bb;
11962306a36Sopenharmony_ci	struct intel_shadow_wa_ctx wa_ctx;
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci	/* oa registers */
12262306a36Sopenharmony_ci	u32 oactxctrl;
12362306a36Sopenharmony_ci	u32 flex_mmio[7];
12462306a36Sopenharmony_ci};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_cistruct intel_vgpu_shadow_bb {
12762306a36Sopenharmony_ci	struct list_head list;
12862306a36Sopenharmony_ci	struct drm_i915_gem_object *obj;
12962306a36Sopenharmony_ci	struct i915_vma *vma;
13062306a36Sopenharmony_ci	void *va;
13162306a36Sopenharmony_ci	u32 *bb_start_cmd_va;
13262306a36Sopenharmony_ci	unsigned long bb_offset;
13362306a36Sopenharmony_ci	bool ppgtt;
13462306a36Sopenharmony_ci};
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci#define workload_q_head(vgpu, e) \
13762306a36Sopenharmony_ci	(&(vgpu)->submission.workload_q_head[(e)->id])
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_civoid intel_vgpu_queue_workload(struct intel_vgpu_workload *workload);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ciint intel_gvt_init_workload_scheduler(struct intel_gvt *gvt);
14262306a36Sopenharmony_ci
14362306a36Sopenharmony_civoid intel_gvt_clean_workload_scheduler(struct intel_gvt *gvt);
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_civoid intel_gvt_wait_vgpu_idle(struct intel_vgpu *vgpu);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ciint intel_vgpu_setup_submission(struct intel_vgpu *vgpu);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_civoid intel_vgpu_reset_submission(struct intel_vgpu *vgpu,
15062306a36Sopenharmony_ci				 intel_engine_mask_t engine_mask);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_civoid intel_vgpu_clean_submission(struct intel_vgpu *vgpu);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ciint intel_vgpu_select_submission_ops(struct intel_vgpu *vgpu,
15562306a36Sopenharmony_ci				     intel_engine_mask_t engine_mask,
15662306a36Sopenharmony_ci				     unsigned int interface);
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ciextern const struct intel_vgpu_submission_ops
15962306a36Sopenharmony_ciintel_vgpu_execlist_submission_ops;
16062306a36Sopenharmony_ci
16162306a36Sopenharmony_cistruct intel_vgpu_workload *
16262306a36Sopenharmony_ciintel_vgpu_create_workload(struct intel_vgpu *vgpu,
16362306a36Sopenharmony_ci			   const struct intel_engine_cs *engine,
16462306a36Sopenharmony_ci			   struct execlist_ctx_descriptor_format *desc);
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_civoid intel_vgpu_destroy_workload(struct intel_vgpu_workload *workload);
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_civoid intel_vgpu_clean_workloads(struct intel_vgpu *vgpu,
16962306a36Sopenharmony_ci				intel_engine_mask_t engine_mask);
17062306a36Sopenharmony_ci
17162306a36Sopenharmony_ci#endif
172