162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci *  Copyright (C) 2020 Texas Instruments Incorporated - https://www.ti.com
462306a36Sopenharmony_ci *  Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/clk.h>
862306a36Sopenharmony_ci#include <linux/device.h>
962306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1062306a36Sopenharmony_ci#include <linux/i2c.h>
1162306a36Sopenharmony_ci#include <linux/kernel.h>
1262306a36Sopenharmony_ci#include <linux/media-bus-format.h>
1362306a36Sopenharmony_ci#include <linux/minmax.h>
1462306a36Sopenharmony_ci#include <linux/module.h>
1562306a36Sopenharmony_ci#include <linux/regmap.h>
1662306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1762306a36Sopenharmony_ci#include <linux/slab.h>
1862306a36Sopenharmony_ci#include <linux/units.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include <drm/drm_atomic_helper.h>
2162306a36Sopenharmony_ci#include <drm/drm_drv.h>
2262306a36Sopenharmony_ci#include <drm/drm_mipi_dsi.h>
2362306a36Sopenharmony_ci#include <drm/drm_of.h>
2462306a36Sopenharmony_ci#include <drm/drm_panel.h>
2562306a36Sopenharmony_ci#include <video/mipi_display.h>
2662306a36Sopenharmony_ci#include <video/videomode.h>
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci/* Global (16-bit addressable) */
2962306a36Sopenharmony_ci#define TC358768_CHIPID			0x0000
3062306a36Sopenharmony_ci#define TC358768_SYSCTL			0x0002
3162306a36Sopenharmony_ci#define TC358768_CONFCTL		0x0004
3262306a36Sopenharmony_ci#define TC358768_VSDLY			0x0006
3362306a36Sopenharmony_ci#define TC358768_DATAFMT		0x0008
3462306a36Sopenharmony_ci#define TC358768_GPIOEN			0x000E
3562306a36Sopenharmony_ci#define TC358768_GPIODIR		0x0010
3662306a36Sopenharmony_ci#define TC358768_GPIOIN			0x0012
3762306a36Sopenharmony_ci#define TC358768_GPIOOUT		0x0014
3862306a36Sopenharmony_ci#define TC358768_PLLCTL0		0x0016
3962306a36Sopenharmony_ci#define TC358768_PLLCTL1		0x0018
4062306a36Sopenharmony_ci#define TC358768_CMDBYTE		0x0022
4162306a36Sopenharmony_ci#define TC358768_PP_MISC		0x0032
4262306a36Sopenharmony_ci#define TC358768_DSITX_DT		0x0050
4362306a36Sopenharmony_ci#define TC358768_FIFOSTATUS		0x00F8
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci/* Debug (16-bit addressable) */
4662306a36Sopenharmony_ci#define TC358768_VBUFCTRL		0x00E0
4762306a36Sopenharmony_ci#define TC358768_DBG_WIDTH		0x00E2
4862306a36Sopenharmony_ci#define TC358768_DBG_VBLANK		0x00E4
4962306a36Sopenharmony_ci#define TC358768_DBG_DATA		0x00E8
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci/* TX PHY (32-bit addressable) */
5262306a36Sopenharmony_ci#define TC358768_CLW_DPHYCONTTX		0x0100
5362306a36Sopenharmony_ci#define TC358768_D0W_DPHYCONTTX		0x0104
5462306a36Sopenharmony_ci#define TC358768_D1W_DPHYCONTTX		0x0108
5562306a36Sopenharmony_ci#define TC358768_D2W_DPHYCONTTX		0x010C
5662306a36Sopenharmony_ci#define TC358768_D3W_DPHYCONTTX		0x0110
5762306a36Sopenharmony_ci#define TC358768_CLW_CNTRL		0x0140
5862306a36Sopenharmony_ci#define TC358768_D0W_CNTRL		0x0144
5962306a36Sopenharmony_ci#define TC358768_D1W_CNTRL		0x0148
6062306a36Sopenharmony_ci#define TC358768_D2W_CNTRL		0x014C
6162306a36Sopenharmony_ci#define TC358768_D3W_CNTRL		0x0150
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* TX PPI (32-bit addressable) */
6462306a36Sopenharmony_ci#define TC358768_STARTCNTRL		0x0204
6562306a36Sopenharmony_ci#define TC358768_DSITXSTATUS		0x0208
6662306a36Sopenharmony_ci#define TC358768_LINEINITCNT		0x0210
6762306a36Sopenharmony_ci#define TC358768_LPTXTIMECNT		0x0214
6862306a36Sopenharmony_ci#define TC358768_TCLK_HEADERCNT		0x0218
6962306a36Sopenharmony_ci#define TC358768_TCLK_TRAILCNT		0x021C
7062306a36Sopenharmony_ci#define TC358768_THS_HEADERCNT		0x0220
7162306a36Sopenharmony_ci#define TC358768_TWAKEUP		0x0224
7262306a36Sopenharmony_ci#define TC358768_TCLK_POSTCNT		0x0228
7362306a36Sopenharmony_ci#define TC358768_THS_TRAILCNT		0x022C
7462306a36Sopenharmony_ci#define TC358768_HSTXVREGCNT		0x0230
7562306a36Sopenharmony_ci#define TC358768_HSTXVREGEN		0x0234
7662306a36Sopenharmony_ci#define TC358768_TXOPTIONCNTRL		0x0238
7762306a36Sopenharmony_ci#define TC358768_BTACNTRL1		0x023C
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci/* TX CTRL (32-bit addressable) */
8062306a36Sopenharmony_ci#define TC358768_DSI_CONTROL		0x040C
8162306a36Sopenharmony_ci#define TC358768_DSI_STATUS		0x0410
8262306a36Sopenharmony_ci#define TC358768_DSI_INT		0x0414
8362306a36Sopenharmony_ci#define TC358768_DSI_INT_ENA		0x0418
8462306a36Sopenharmony_ci#define TC358768_DSICMD_RDFIFO		0x0430
8562306a36Sopenharmony_ci#define TC358768_DSI_ACKERR		0x0434
8662306a36Sopenharmony_ci#define TC358768_DSI_ACKERR_INTENA	0x0438
8762306a36Sopenharmony_ci#define TC358768_DSI_ACKERR_HALT	0x043c
8862306a36Sopenharmony_ci#define TC358768_DSI_RXERR		0x0440
8962306a36Sopenharmony_ci#define TC358768_DSI_RXERR_INTENA	0x0444
9062306a36Sopenharmony_ci#define TC358768_DSI_RXERR_HALT		0x0448
9162306a36Sopenharmony_ci#define TC358768_DSI_ERR		0x044C
9262306a36Sopenharmony_ci#define TC358768_DSI_ERR_INTENA		0x0450
9362306a36Sopenharmony_ci#define TC358768_DSI_ERR_HALT		0x0454
9462306a36Sopenharmony_ci#define TC358768_DSI_CONFW		0x0500
9562306a36Sopenharmony_ci#define TC358768_DSI_LPCMD		0x0500
9662306a36Sopenharmony_ci#define TC358768_DSI_RESET		0x0504
9762306a36Sopenharmony_ci#define TC358768_DSI_INT_CLR		0x050C
9862306a36Sopenharmony_ci#define TC358768_DSI_START		0x0518
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci/* DSITX CTRL (16-bit addressable) */
10162306a36Sopenharmony_ci#define TC358768_DSICMD_TX		0x0600
10262306a36Sopenharmony_ci#define TC358768_DSICMD_TYPE		0x0602
10362306a36Sopenharmony_ci#define TC358768_DSICMD_WC		0x0604
10462306a36Sopenharmony_ci#define TC358768_DSICMD_WD0		0x0610
10562306a36Sopenharmony_ci#define TC358768_DSICMD_WD1		0x0612
10662306a36Sopenharmony_ci#define TC358768_DSICMD_WD2		0x0614
10762306a36Sopenharmony_ci#define TC358768_DSICMD_WD3		0x0616
10862306a36Sopenharmony_ci#define TC358768_DSI_EVENT		0x0620
10962306a36Sopenharmony_ci#define TC358768_DSI_VSW		0x0622
11062306a36Sopenharmony_ci#define TC358768_DSI_VBPR		0x0624
11162306a36Sopenharmony_ci#define TC358768_DSI_VACT		0x0626
11262306a36Sopenharmony_ci#define TC358768_DSI_HSW		0x0628
11362306a36Sopenharmony_ci#define TC358768_DSI_HBPR		0x062A
11462306a36Sopenharmony_ci#define TC358768_DSI_HACT		0x062C
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/* TC358768_DSI_CONTROL (0x040C) register */
11762306a36Sopenharmony_ci#define TC358768_DSI_CONTROL_DIS_MODE	BIT(15)
11862306a36Sopenharmony_ci#define TC358768_DSI_CONTROL_TXMD	BIT(7)
11962306a36Sopenharmony_ci#define TC358768_DSI_CONTROL_HSCKMD	BIT(5)
12062306a36Sopenharmony_ci#define TC358768_DSI_CONTROL_EOTDIS	BIT(0)
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci/* TC358768_DSI_CONFW (0x0500) register */
12362306a36Sopenharmony_ci#define TC358768_DSI_CONFW_MODE_SET	(5 << 29)
12462306a36Sopenharmony_ci#define TC358768_DSI_CONFW_MODE_CLR	(6 << 29)
12562306a36Sopenharmony_ci#define TC358768_DSI_CONFW_ADDR_DSI_CONTROL	(0x3 << 24)
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_cistatic const char * const tc358768_supplies[] = {
12862306a36Sopenharmony_ci	"vddc", "vddmipi", "vddio"
12962306a36Sopenharmony_ci};
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_cistruct tc358768_dsi_output {
13262306a36Sopenharmony_ci	struct mipi_dsi_device *dev;
13362306a36Sopenharmony_ci	struct drm_panel *panel;
13462306a36Sopenharmony_ci	struct drm_bridge *bridge;
13562306a36Sopenharmony_ci};
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_cistruct tc358768_priv {
13862306a36Sopenharmony_ci	struct device *dev;
13962306a36Sopenharmony_ci	struct regmap *regmap;
14062306a36Sopenharmony_ci	struct gpio_desc *reset_gpio;
14162306a36Sopenharmony_ci	struct regulator_bulk_data supplies[ARRAY_SIZE(tc358768_supplies)];
14262306a36Sopenharmony_ci	struct clk *refclk;
14362306a36Sopenharmony_ci	int enabled;
14462306a36Sopenharmony_ci	int error;
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci	struct mipi_dsi_host dsi_host;
14762306a36Sopenharmony_ci	struct drm_bridge bridge;
14862306a36Sopenharmony_ci	struct tc358768_dsi_output output;
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci	u32 pd_lines; /* number of Parallel Port Input Data Lines */
15162306a36Sopenharmony_ci	u32 dsi_lanes; /* number of DSI Lanes */
15262306a36Sopenharmony_ci	u32 dsi_bpp; /* number of Bits Per Pixel over DSI */
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	/* Parameters for PLL programming */
15562306a36Sopenharmony_ci	u32 fbd;	/* PLL feedback divider */
15662306a36Sopenharmony_ci	u32 prd;	/* PLL input divider */
15762306a36Sopenharmony_ci	u32 frs;	/* PLL Freqency range for HSCK (post divider) */
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	u32 dsiclk;	/* pll_clk / 2 */
16062306a36Sopenharmony_ci};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_cistatic inline struct tc358768_priv *dsi_host_to_tc358768(struct mipi_dsi_host
16362306a36Sopenharmony_ci							 *host)
16462306a36Sopenharmony_ci{
16562306a36Sopenharmony_ci	return container_of(host, struct tc358768_priv, dsi_host);
16662306a36Sopenharmony_ci}
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_cistatic inline struct tc358768_priv *bridge_to_tc358768(struct drm_bridge
16962306a36Sopenharmony_ci						       *bridge)
17062306a36Sopenharmony_ci{
17162306a36Sopenharmony_ci	return container_of(bridge, struct tc358768_priv, bridge);
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic int tc358768_clear_error(struct tc358768_priv *priv)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	int ret = priv->error;
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	priv->error = 0;
17962306a36Sopenharmony_ci	return ret;
18062306a36Sopenharmony_ci}
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_cistatic void tc358768_write(struct tc358768_priv *priv, u32 reg, u32 val)
18362306a36Sopenharmony_ci{
18462306a36Sopenharmony_ci	/* work around https://gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
18562306a36Sopenharmony_ci	int tmpval = val;
18662306a36Sopenharmony_ci	size_t count = 2;
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	if (priv->error)
18962306a36Sopenharmony_ci		return;
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_ci	/* 16-bit register? */
19262306a36Sopenharmony_ci	if (reg < 0x100 || reg >= 0x600)
19362306a36Sopenharmony_ci		count = 1;
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	priv->error = regmap_bulk_write(priv->regmap, reg, &tmpval, count);
19662306a36Sopenharmony_ci}
19762306a36Sopenharmony_ci
19862306a36Sopenharmony_cistatic void tc358768_read(struct tc358768_priv *priv, u32 reg, u32 *val)
19962306a36Sopenharmony_ci{
20062306a36Sopenharmony_ci	size_t count = 2;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	if (priv->error)
20362306a36Sopenharmony_ci		return;
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	/* 16-bit register? */
20662306a36Sopenharmony_ci	if (reg < 0x100 || reg >= 0x600) {
20762306a36Sopenharmony_ci		*val = 0;
20862306a36Sopenharmony_ci		count = 1;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	priv->error = regmap_bulk_read(priv->regmap, reg, val, count);
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic void tc358768_update_bits(struct tc358768_priv *priv, u32 reg, u32 mask,
21562306a36Sopenharmony_ci				 u32 val)
21662306a36Sopenharmony_ci{
21762306a36Sopenharmony_ci	u32 tmp, orig;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci	tc358768_read(priv, reg, &orig);
22062306a36Sopenharmony_ci
22162306a36Sopenharmony_ci	if (priv->error)
22262306a36Sopenharmony_ci		return;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	tmp = orig & ~mask;
22562306a36Sopenharmony_ci	tmp |= val & mask;
22662306a36Sopenharmony_ci	if (tmp != orig)
22762306a36Sopenharmony_ci		tc358768_write(priv, reg, tmp);
22862306a36Sopenharmony_ci}
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic int tc358768_sw_reset(struct tc358768_priv *priv)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	/* Assert Reset */
23362306a36Sopenharmony_ci	tc358768_write(priv, TC358768_SYSCTL, 1);
23462306a36Sopenharmony_ci	/* Release Reset, Exit Sleep */
23562306a36Sopenharmony_ci	tc358768_write(priv, TC358768_SYSCTL, 0);
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci	return tc358768_clear_error(priv);
23862306a36Sopenharmony_ci}
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_cistatic void tc358768_hw_enable(struct tc358768_priv *priv)
24162306a36Sopenharmony_ci{
24262306a36Sopenharmony_ci	int ret;
24362306a36Sopenharmony_ci
24462306a36Sopenharmony_ci	if (priv->enabled)
24562306a36Sopenharmony_ci		return;
24662306a36Sopenharmony_ci
24762306a36Sopenharmony_ci	ret = clk_prepare_enable(priv->refclk);
24862306a36Sopenharmony_ci	if (ret < 0)
24962306a36Sopenharmony_ci		dev_err(priv->dev, "error enabling refclk (%d)\n", ret);
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci	ret = regulator_bulk_enable(ARRAY_SIZE(priv->supplies), priv->supplies);
25262306a36Sopenharmony_ci	if (ret < 0)
25362306a36Sopenharmony_ci		dev_err(priv->dev, "error enabling regulators (%d)\n", ret);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	if (priv->reset_gpio)
25662306a36Sopenharmony_ci		usleep_range(200, 300);
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_ci	/*
25962306a36Sopenharmony_ci	 * The RESX is active low (GPIO_ACTIVE_LOW).
26062306a36Sopenharmony_ci	 * DEASSERT (value = 0) the reset_gpio to enable the chip
26162306a36Sopenharmony_ci	 */
26262306a36Sopenharmony_ci	gpiod_set_value_cansleep(priv->reset_gpio, 0);
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	/* wait for encoder clocks to stabilize */
26562306a36Sopenharmony_ci	usleep_range(1000, 2000);
26662306a36Sopenharmony_ci
26762306a36Sopenharmony_ci	priv->enabled = true;
26862306a36Sopenharmony_ci}
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic void tc358768_hw_disable(struct tc358768_priv *priv)
27162306a36Sopenharmony_ci{
27262306a36Sopenharmony_ci	int ret;
27362306a36Sopenharmony_ci
27462306a36Sopenharmony_ci	if (!priv->enabled)
27562306a36Sopenharmony_ci		return;
27662306a36Sopenharmony_ci
27762306a36Sopenharmony_ci	/*
27862306a36Sopenharmony_ci	 * The RESX is active low (GPIO_ACTIVE_LOW).
27962306a36Sopenharmony_ci	 * ASSERT (value = 1) the reset_gpio to disable the chip
28062306a36Sopenharmony_ci	 */
28162306a36Sopenharmony_ci	gpiod_set_value_cansleep(priv->reset_gpio, 1);
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	ret = regulator_bulk_disable(ARRAY_SIZE(priv->supplies),
28462306a36Sopenharmony_ci				     priv->supplies);
28562306a36Sopenharmony_ci	if (ret < 0)
28662306a36Sopenharmony_ci		dev_err(priv->dev, "error disabling regulators (%d)\n", ret);
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci	clk_disable_unprepare(priv->refclk);
28962306a36Sopenharmony_ci
29062306a36Sopenharmony_ci	priv->enabled = false;
29162306a36Sopenharmony_ci}
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_cistatic u32 tc358768_pll_to_pclk(struct tc358768_priv *priv, u32 pll_clk)
29462306a36Sopenharmony_ci{
29562306a36Sopenharmony_ci	return (u32)div_u64((u64)pll_clk * priv->dsi_lanes, priv->dsi_bpp);
29662306a36Sopenharmony_ci}
29762306a36Sopenharmony_ci
29862306a36Sopenharmony_cistatic u32 tc358768_pclk_to_pll(struct tc358768_priv *priv, u32 pclk)
29962306a36Sopenharmony_ci{
30062306a36Sopenharmony_ci	return (u32)div_u64((u64)pclk * priv->dsi_bpp, priv->dsi_lanes);
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic int tc358768_calc_pll(struct tc358768_priv *priv,
30462306a36Sopenharmony_ci			     const struct drm_display_mode *mode,
30562306a36Sopenharmony_ci			     bool verify_only)
30662306a36Sopenharmony_ci{
30762306a36Sopenharmony_ci	static const u32 frs_limits[] = {
30862306a36Sopenharmony_ci		1000000000,
30962306a36Sopenharmony_ci		500000000,
31062306a36Sopenharmony_ci		250000000,
31162306a36Sopenharmony_ci		125000000,
31262306a36Sopenharmony_ci		62500000
31362306a36Sopenharmony_ci	};
31462306a36Sopenharmony_ci	unsigned long refclk;
31562306a36Sopenharmony_ci	u32 prd, target_pll, i, max_pll, min_pll;
31662306a36Sopenharmony_ci	u32 frs, best_diff, best_pll, best_prd, best_fbd;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	target_pll = tc358768_pclk_to_pll(priv, mode->clock * 1000);
31962306a36Sopenharmony_ci
32062306a36Sopenharmony_ci	/* pll_clk = RefClk * [(FBD + 1)/ (PRD + 1)] * [1 / (2^FRS)] */
32162306a36Sopenharmony_ci
32262306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(frs_limits); i++)
32362306a36Sopenharmony_ci		if (target_pll >= frs_limits[i])
32462306a36Sopenharmony_ci			break;
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_ci	if (i == ARRAY_SIZE(frs_limits) || i == 0)
32762306a36Sopenharmony_ci		return -EINVAL;
32862306a36Sopenharmony_ci
32962306a36Sopenharmony_ci	frs = i - 1;
33062306a36Sopenharmony_ci	max_pll = frs_limits[i - 1];
33162306a36Sopenharmony_ci	min_pll = frs_limits[i];
33262306a36Sopenharmony_ci
33362306a36Sopenharmony_ci	refclk = clk_get_rate(priv->refclk);
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	best_diff = UINT_MAX;
33662306a36Sopenharmony_ci	best_pll = 0;
33762306a36Sopenharmony_ci	best_prd = 0;
33862306a36Sopenharmony_ci	best_fbd = 0;
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci	for (prd = 0; prd < 16; ++prd) {
34162306a36Sopenharmony_ci		u32 divisor = (prd + 1) * (1 << frs);
34262306a36Sopenharmony_ci		u32 fbd;
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci		for (fbd = 0; fbd < 512; ++fbd) {
34562306a36Sopenharmony_ci			u32 pll, diff, pll_in;
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_ci			pll = (u32)div_u64((u64)refclk * (fbd + 1), divisor);
34862306a36Sopenharmony_ci
34962306a36Sopenharmony_ci			if (pll >= max_pll || pll < min_pll)
35062306a36Sopenharmony_ci				continue;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci			pll_in = (u32)div_u64((u64)refclk, prd + 1);
35362306a36Sopenharmony_ci			if (pll_in < 4000000)
35462306a36Sopenharmony_ci				continue;
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci			diff = max(pll, target_pll) - min(pll, target_pll);
35762306a36Sopenharmony_ci
35862306a36Sopenharmony_ci			if (diff < best_diff) {
35962306a36Sopenharmony_ci				best_diff = diff;
36062306a36Sopenharmony_ci				best_pll = pll;
36162306a36Sopenharmony_ci				best_prd = prd;
36262306a36Sopenharmony_ci				best_fbd = fbd;
36362306a36Sopenharmony_ci
36462306a36Sopenharmony_ci				if (best_diff == 0)
36562306a36Sopenharmony_ci					goto found;
36662306a36Sopenharmony_ci			}
36762306a36Sopenharmony_ci		}
36862306a36Sopenharmony_ci	}
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	if (best_diff == UINT_MAX) {
37162306a36Sopenharmony_ci		dev_err(priv->dev, "could not find suitable PLL setup\n");
37262306a36Sopenharmony_ci		return -EINVAL;
37362306a36Sopenharmony_ci	}
37462306a36Sopenharmony_ci
37562306a36Sopenharmony_cifound:
37662306a36Sopenharmony_ci	if (verify_only)
37762306a36Sopenharmony_ci		return 0;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	priv->fbd = best_fbd;
38062306a36Sopenharmony_ci	priv->prd = best_prd;
38162306a36Sopenharmony_ci	priv->frs = frs;
38262306a36Sopenharmony_ci	priv->dsiclk = best_pll / 2;
38362306a36Sopenharmony_ci
38462306a36Sopenharmony_ci	return 0;
38562306a36Sopenharmony_ci}
38662306a36Sopenharmony_ci
38762306a36Sopenharmony_cistatic int tc358768_dsi_host_attach(struct mipi_dsi_host *host,
38862306a36Sopenharmony_ci				    struct mipi_dsi_device *dev)
38962306a36Sopenharmony_ci{
39062306a36Sopenharmony_ci	struct tc358768_priv *priv = dsi_host_to_tc358768(host);
39162306a36Sopenharmony_ci	struct drm_bridge *bridge;
39262306a36Sopenharmony_ci	struct drm_panel *panel;
39362306a36Sopenharmony_ci	struct device_node *ep;
39462306a36Sopenharmony_ci	int ret;
39562306a36Sopenharmony_ci
39662306a36Sopenharmony_ci	if (dev->lanes > 4) {
39762306a36Sopenharmony_ci		dev_err(priv->dev, "unsupported number of data lanes(%u)\n",
39862306a36Sopenharmony_ci			dev->lanes);
39962306a36Sopenharmony_ci		return -EINVAL;
40062306a36Sopenharmony_ci	}
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	/*
40362306a36Sopenharmony_ci	 * tc358768 supports both Video and Pulse mode, but the driver only
40462306a36Sopenharmony_ci	 * implements Video (event) mode currently
40562306a36Sopenharmony_ci	 */
40662306a36Sopenharmony_ci	if (!(dev->mode_flags & MIPI_DSI_MODE_VIDEO)) {
40762306a36Sopenharmony_ci		dev_err(priv->dev, "Only MIPI_DSI_MODE_VIDEO is supported\n");
40862306a36Sopenharmony_ci		return -ENOTSUPP;
40962306a36Sopenharmony_ci	}
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_ci	/*
41262306a36Sopenharmony_ci	 * tc358768 supports RGB888, RGB666, RGB666_PACKED and RGB565, but only
41362306a36Sopenharmony_ci	 * RGB888 is verified.
41462306a36Sopenharmony_ci	 */
41562306a36Sopenharmony_ci	if (dev->format != MIPI_DSI_FMT_RGB888) {
41662306a36Sopenharmony_ci		dev_warn(priv->dev, "Only MIPI_DSI_FMT_RGB888 tested!\n");
41762306a36Sopenharmony_ci		return -ENOTSUPP;
41862306a36Sopenharmony_ci	}
41962306a36Sopenharmony_ci
42062306a36Sopenharmony_ci	ret = drm_of_find_panel_or_bridge(host->dev->of_node, 1, 0, &panel,
42162306a36Sopenharmony_ci					  &bridge);
42262306a36Sopenharmony_ci	if (ret)
42362306a36Sopenharmony_ci		return ret;
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	if (panel) {
42662306a36Sopenharmony_ci		bridge = drm_panel_bridge_add_typed(panel,
42762306a36Sopenharmony_ci						    DRM_MODE_CONNECTOR_DSI);
42862306a36Sopenharmony_ci		if (IS_ERR(bridge))
42962306a36Sopenharmony_ci			return PTR_ERR(bridge);
43062306a36Sopenharmony_ci	}
43162306a36Sopenharmony_ci
43262306a36Sopenharmony_ci	priv->output.dev = dev;
43362306a36Sopenharmony_ci	priv->output.bridge = bridge;
43462306a36Sopenharmony_ci	priv->output.panel = panel;
43562306a36Sopenharmony_ci
43662306a36Sopenharmony_ci	priv->dsi_lanes = dev->lanes;
43762306a36Sopenharmony_ci	priv->dsi_bpp = mipi_dsi_pixel_format_to_bpp(dev->format);
43862306a36Sopenharmony_ci
43962306a36Sopenharmony_ci	/* get input ep (port0/endpoint0) */
44062306a36Sopenharmony_ci	ret = -EINVAL;
44162306a36Sopenharmony_ci	ep = of_graph_get_endpoint_by_regs(host->dev->of_node, 0, 0);
44262306a36Sopenharmony_ci	if (ep) {
44362306a36Sopenharmony_ci		ret = of_property_read_u32(ep, "data-lines", &priv->pd_lines);
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ci		of_node_put(ep);
44662306a36Sopenharmony_ci	}
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci	if (ret)
44962306a36Sopenharmony_ci		priv->pd_lines = priv->dsi_bpp;
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ci	drm_bridge_add(&priv->bridge);
45262306a36Sopenharmony_ci
45362306a36Sopenharmony_ci	return 0;
45462306a36Sopenharmony_ci}
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_cistatic int tc358768_dsi_host_detach(struct mipi_dsi_host *host,
45762306a36Sopenharmony_ci				    struct mipi_dsi_device *dev)
45862306a36Sopenharmony_ci{
45962306a36Sopenharmony_ci	struct tc358768_priv *priv = dsi_host_to_tc358768(host);
46062306a36Sopenharmony_ci
46162306a36Sopenharmony_ci	drm_bridge_remove(&priv->bridge);
46262306a36Sopenharmony_ci	if (priv->output.panel)
46362306a36Sopenharmony_ci		drm_panel_bridge_remove(priv->output.bridge);
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_ci	return 0;
46662306a36Sopenharmony_ci}
46762306a36Sopenharmony_ci
46862306a36Sopenharmony_cistatic ssize_t tc358768_dsi_host_transfer(struct mipi_dsi_host *host,
46962306a36Sopenharmony_ci					  const struct mipi_dsi_msg *msg)
47062306a36Sopenharmony_ci{
47162306a36Sopenharmony_ci	struct tc358768_priv *priv = dsi_host_to_tc358768(host);
47262306a36Sopenharmony_ci	struct mipi_dsi_packet packet;
47362306a36Sopenharmony_ci	int ret;
47462306a36Sopenharmony_ci
47562306a36Sopenharmony_ci	if (!priv->enabled) {
47662306a36Sopenharmony_ci		dev_err(priv->dev, "Bridge is not enabled\n");
47762306a36Sopenharmony_ci		return -ENODEV;
47862306a36Sopenharmony_ci	}
47962306a36Sopenharmony_ci
48062306a36Sopenharmony_ci	if (msg->rx_len) {
48162306a36Sopenharmony_ci		dev_warn(priv->dev, "MIPI rx is not supported\n");
48262306a36Sopenharmony_ci		return -ENOTSUPP;
48362306a36Sopenharmony_ci	}
48462306a36Sopenharmony_ci
48562306a36Sopenharmony_ci	if (msg->tx_len > 8) {
48662306a36Sopenharmony_ci		dev_warn(priv->dev, "Maximum 8 byte MIPI tx is supported\n");
48762306a36Sopenharmony_ci		return -ENOTSUPP;
48862306a36Sopenharmony_ci	}
48962306a36Sopenharmony_ci
49062306a36Sopenharmony_ci	ret = mipi_dsi_create_packet(&packet, msg);
49162306a36Sopenharmony_ci	if (ret)
49262306a36Sopenharmony_ci		return ret;
49362306a36Sopenharmony_ci
49462306a36Sopenharmony_ci	if (mipi_dsi_packet_format_is_short(msg->type)) {
49562306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSICMD_TYPE,
49662306a36Sopenharmony_ci			       (0x10 << 8) | (packet.header[0] & 0x3f));
49762306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSICMD_WC, 0);
49862306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSICMD_WD0,
49962306a36Sopenharmony_ci			       (packet.header[2] << 8) | packet.header[1]);
50062306a36Sopenharmony_ci	} else {
50162306a36Sopenharmony_ci		int i;
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSICMD_TYPE,
50462306a36Sopenharmony_ci			       (0x40 << 8) | (packet.header[0] & 0x3f));
50562306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSICMD_WC, packet.payload_length);
50662306a36Sopenharmony_ci		for (i = 0; i < packet.payload_length; i += 2) {
50762306a36Sopenharmony_ci			u16 val = packet.payload[i];
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_ci			if (i + 1 < packet.payload_length)
51062306a36Sopenharmony_ci				val |= packet.payload[i + 1] << 8;
51162306a36Sopenharmony_ci
51262306a36Sopenharmony_ci			tc358768_write(priv, TC358768_DSICMD_WD0 + i, val);
51362306a36Sopenharmony_ci		}
51462306a36Sopenharmony_ci	}
51562306a36Sopenharmony_ci
51662306a36Sopenharmony_ci	/* start transfer */
51762306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSICMD_TX, 1);
51862306a36Sopenharmony_ci
51962306a36Sopenharmony_ci	ret = tc358768_clear_error(priv);
52062306a36Sopenharmony_ci	if (ret)
52162306a36Sopenharmony_ci		dev_warn(priv->dev, "Software disable failed: %d\n", ret);
52262306a36Sopenharmony_ci	else
52362306a36Sopenharmony_ci		ret = packet.size;
52462306a36Sopenharmony_ci
52562306a36Sopenharmony_ci	return ret;
52662306a36Sopenharmony_ci}
52762306a36Sopenharmony_ci
52862306a36Sopenharmony_cistatic const struct mipi_dsi_host_ops tc358768_dsi_host_ops = {
52962306a36Sopenharmony_ci	.attach = tc358768_dsi_host_attach,
53062306a36Sopenharmony_ci	.detach = tc358768_dsi_host_detach,
53162306a36Sopenharmony_ci	.transfer = tc358768_dsi_host_transfer,
53262306a36Sopenharmony_ci};
53362306a36Sopenharmony_ci
53462306a36Sopenharmony_cistatic int tc358768_bridge_attach(struct drm_bridge *bridge,
53562306a36Sopenharmony_ci				  enum drm_bridge_attach_flags flags)
53662306a36Sopenharmony_ci{
53762306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
53862306a36Sopenharmony_ci
53962306a36Sopenharmony_ci	if (!drm_core_check_feature(bridge->dev, DRIVER_ATOMIC)) {
54062306a36Sopenharmony_ci		dev_err(priv->dev, "needs atomic updates support\n");
54162306a36Sopenharmony_ci		return -ENOTSUPP;
54262306a36Sopenharmony_ci	}
54362306a36Sopenharmony_ci
54462306a36Sopenharmony_ci	return drm_bridge_attach(bridge->encoder, priv->output.bridge, bridge,
54562306a36Sopenharmony_ci				 flags);
54662306a36Sopenharmony_ci}
54762306a36Sopenharmony_ci
54862306a36Sopenharmony_cistatic enum drm_mode_status
54962306a36Sopenharmony_citc358768_bridge_mode_valid(struct drm_bridge *bridge,
55062306a36Sopenharmony_ci			   const struct drm_display_info *info,
55162306a36Sopenharmony_ci			   const struct drm_display_mode *mode)
55262306a36Sopenharmony_ci{
55362306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
55462306a36Sopenharmony_ci
55562306a36Sopenharmony_ci	if (tc358768_calc_pll(priv, mode, true))
55662306a36Sopenharmony_ci		return MODE_CLOCK_RANGE;
55762306a36Sopenharmony_ci
55862306a36Sopenharmony_ci	return MODE_OK;
55962306a36Sopenharmony_ci}
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_cistatic void tc358768_bridge_disable(struct drm_bridge *bridge)
56262306a36Sopenharmony_ci{
56362306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
56462306a36Sopenharmony_ci	int ret;
56562306a36Sopenharmony_ci
56662306a36Sopenharmony_ci	/* set FrmStop */
56762306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_PP_MISC, BIT(15), BIT(15));
56862306a36Sopenharmony_ci
56962306a36Sopenharmony_ci	/* wait at least for one frame */
57062306a36Sopenharmony_ci	msleep(50);
57162306a36Sopenharmony_ci
57262306a36Sopenharmony_ci	/* clear PP_en */
57362306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_CONFCTL, BIT(6), 0);
57462306a36Sopenharmony_ci
57562306a36Sopenharmony_ci	/* set RstPtr */
57662306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_PP_MISC, BIT(14), BIT(14));
57762306a36Sopenharmony_ci
57862306a36Sopenharmony_ci	ret = tc358768_clear_error(priv);
57962306a36Sopenharmony_ci	if (ret)
58062306a36Sopenharmony_ci		dev_warn(priv->dev, "Software disable failed: %d\n", ret);
58162306a36Sopenharmony_ci}
58262306a36Sopenharmony_ci
58362306a36Sopenharmony_cistatic void tc358768_bridge_post_disable(struct drm_bridge *bridge)
58462306a36Sopenharmony_ci{
58562306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
58662306a36Sopenharmony_ci
58762306a36Sopenharmony_ci	tc358768_hw_disable(priv);
58862306a36Sopenharmony_ci}
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_cistatic int tc358768_setup_pll(struct tc358768_priv *priv,
59162306a36Sopenharmony_ci			      const struct drm_display_mode *mode)
59262306a36Sopenharmony_ci{
59362306a36Sopenharmony_ci	u32 fbd, prd, frs;
59462306a36Sopenharmony_ci	int ret;
59562306a36Sopenharmony_ci
59662306a36Sopenharmony_ci	ret = tc358768_calc_pll(priv, mode, false);
59762306a36Sopenharmony_ci	if (ret) {
59862306a36Sopenharmony_ci		dev_err(priv->dev, "PLL calculation failed: %d\n", ret);
59962306a36Sopenharmony_ci		return ret;
60062306a36Sopenharmony_ci	}
60162306a36Sopenharmony_ci
60262306a36Sopenharmony_ci	fbd = priv->fbd;
60362306a36Sopenharmony_ci	prd = priv->prd;
60462306a36Sopenharmony_ci	frs = priv->frs;
60562306a36Sopenharmony_ci
60662306a36Sopenharmony_ci	dev_dbg(priv->dev, "PLL: refclk %lu, fbd %u, prd %u, frs %u\n",
60762306a36Sopenharmony_ci		clk_get_rate(priv->refclk), fbd, prd, frs);
60862306a36Sopenharmony_ci	dev_dbg(priv->dev, "PLL: pll_clk: %u, DSIClk %u, HSByteClk %u\n",
60962306a36Sopenharmony_ci		priv->dsiclk * 2, priv->dsiclk, priv->dsiclk / 4);
61062306a36Sopenharmony_ci	dev_dbg(priv->dev, "PLL: pclk %u (panel: %u)\n",
61162306a36Sopenharmony_ci		tc358768_pll_to_pclk(priv, priv->dsiclk * 2),
61262306a36Sopenharmony_ci		mode->clock * 1000);
61362306a36Sopenharmony_ci
61462306a36Sopenharmony_ci	/* PRD[15:12] FBD[8:0] */
61562306a36Sopenharmony_ci	tc358768_write(priv, TC358768_PLLCTL0, (prd << 12) | fbd);
61662306a36Sopenharmony_ci
61762306a36Sopenharmony_ci	/* FRS[11:10] LBWS[9:8] CKEN[4] RESETB[1] EN[0] */
61862306a36Sopenharmony_ci	tc358768_write(priv, TC358768_PLLCTL1,
61962306a36Sopenharmony_ci		       (frs << 10) | (0x2 << 8) | BIT(1) | BIT(0));
62062306a36Sopenharmony_ci
62162306a36Sopenharmony_ci	/* wait for lock */
62262306a36Sopenharmony_ci	usleep_range(1000, 2000);
62362306a36Sopenharmony_ci
62462306a36Sopenharmony_ci	/* FRS[11:10] LBWS[9:8] CKEN[4] PLL_CKEN[4] RESETB[1] EN[0] */
62562306a36Sopenharmony_ci	tc358768_write(priv, TC358768_PLLCTL1,
62662306a36Sopenharmony_ci		       (frs << 10) | (0x2 << 8) | BIT(4) | BIT(1) | BIT(0));
62762306a36Sopenharmony_ci
62862306a36Sopenharmony_ci	return tc358768_clear_error(priv);
62962306a36Sopenharmony_ci}
63062306a36Sopenharmony_ci
63162306a36Sopenharmony_cistatic u32 tc358768_ns_to_cnt(u32 ns, u32 period_ps)
63262306a36Sopenharmony_ci{
63362306a36Sopenharmony_ci	return DIV_ROUND_UP(ns * 1000, period_ps);
63462306a36Sopenharmony_ci}
63562306a36Sopenharmony_ci
63662306a36Sopenharmony_cistatic u32 tc358768_ps_to_ns(u32 ps)
63762306a36Sopenharmony_ci{
63862306a36Sopenharmony_ci	return ps / 1000;
63962306a36Sopenharmony_ci}
64062306a36Sopenharmony_ci
64162306a36Sopenharmony_cistatic void tc358768_bridge_pre_enable(struct drm_bridge *bridge)
64262306a36Sopenharmony_ci{
64362306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
64462306a36Sopenharmony_ci	struct mipi_dsi_device *dsi_dev = priv->output.dev;
64562306a36Sopenharmony_ci	unsigned long mode_flags = dsi_dev->mode_flags;
64662306a36Sopenharmony_ci	u32 val, val2, lptxcnt, hact, data_type;
64762306a36Sopenharmony_ci	s32 raw_val;
64862306a36Sopenharmony_ci	const struct drm_display_mode *mode;
64962306a36Sopenharmony_ci	u32 hsbyteclk_ps, dsiclk_ps, ui_ps;
65062306a36Sopenharmony_ci	u32 dsiclk, hsbyteclk, video_start;
65162306a36Sopenharmony_ci	const u32 internal_delay = 40;
65262306a36Sopenharmony_ci	int ret, i;
65362306a36Sopenharmony_ci	struct videomode vm;
65462306a36Sopenharmony_ci	struct device *dev = priv->dev;
65562306a36Sopenharmony_ci
65662306a36Sopenharmony_ci	if (mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) {
65762306a36Sopenharmony_ci		dev_warn_once(dev, "Non-continuous mode unimplemented, falling back to continuous\n");
65862306a36Sopenharmony_ci		mode_flags &= ~MIPI_DSI_CLOCK_NON_CONTINUOUS;
65962306a36Sopenharmony_ci	}
66062306a36Sopenharmony_ci
66162306a36Sopenharmony_ci	tc358768_hw_enable(priv);
66262306a36Sopenharmony_ci
66362306a36Sopenharmony_ci	ret = tc358768_sw_reset(priv);
66462306a36Sopenharmony_ci	if (ret) {
66562306a36Sopenharmony_ci		dev_err(dev, "Software reset failed: %d\n", ret);
66662306a36Sopenharmony_ci		tc358768_hw_disable(priv);
66762306a36Sopenharmony_ci		return;
66862306a36Sopenharmony_ci	}
66962306a36Sopenharmony_ci
67062306a36Sopenharmony_ci	mode = &bridge->encoder->crtc->state->adjusted_mode;
67162306a36Sopenharmony_ci	ret = tc358768_setup_pll(priv, mode);
67262306a36Sopenharmony_ci	if (ret) {
67362306a36Sopenharmony_ci		dev_err(dev, "PLL setup failed: %d\n", ret);
67462306a36Sopenharmony_ci		tc358768_hw_disable(priv);
67562306a36Sopenharmony_ci		return;
67662306a36Sopenharmony_ci	}
67762306a36Sopenharmony_ci
67862306a36Sopenharmony_ci	drm_display_mode_to_videomode(mode, &vm);
67962306a36Sopenharmony_ci
68062306a36Sopenharmony_ci	dsiclk = priv->dsiclk;
68162306a36Sopenharmony_ci	hsbyteclk = dsiclk / 4;
68262306a36Sopenharmony_ci
68362306a36Sopenharmony_ci	/* Data Format Control Register */
68462306a36Sopenharmony_ci	val = BIT(2) | BIT(1) | BIT(0); /* rdswap_en | dsitx_en | txdt_en */
68562306a36Sopenharmony_ci	switch (dsi_dev->format) {
68662306a36Sopenharmony_ci	case MIPI_DSI_FMT_RGB888:
68762306a36Sopenharmony_ci		val |= (0x3 << 4);
68862306a36Sopenharmony_ci		hact = vm.hactive * 3;
68962306a36Sopenharmony_ci		video_start = (vm.hsync_len + vm.hback_porch) * 3;
69062306a36Sopenharmony_ci		data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
69162306a36Sopenharmony_ci		break;
69262306a36Sopenharmony_ci	case MIPI_DSI_FMT_RGB666:
69362306a36Sopenharmony_ci		val |= (0x4 << 4);
69462306a36Sopenharmony_ci		hact = vm.hactive * 3;
69562306a36Sopenharmony_ci		video_start = (vm.hsync_len + vm.hback_porch) * 3;
69662306a36Sopenharmony_ci		data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
69762306a36Sopenharmony_ci		break;
69862306a36Sopenharmony_ci
69962306a36Sopenharmony_ci	case MIPI_DSI_FMT_RGB666_PACKED:
70062306a36Sopenharmony_ci		val |= (0x4 << 4) | BIT(3);
70162306a36Sopenharmony_ci		hact = vm.hactive * 18 / 8;
70262306a36Sopenharmony_ci		video_start = (vm.hsync_len + vm.hback_porch) * 18 / 8;
70362306a36Sopenharmony_ci		data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
70462306a36Sopenharmony_ci		break;
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci	case MIPI_DSI_FMT_RGB565:
70762306a36Sopenharmony_ci		val |= (0x5 << 4);
70862306a36Sopenharmony_ci		hact = vm.hactive * 2;
70962306a36Sopenharmony_ci		video_start = (vm.hsync_len + vm.hback_porch) * 2;
71062306a36Sopenharmony_ci		data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
71162306a36Sopenharmony_ci		break;
71262306a36Sopenharmony_ci	default:
71362306a36Sopenharmony_ci		dev_err(dev, "Invalid data format (%u)\n",
71462306a36Sopenharmony_ci			dsi_dev->format);
71562306a36Sopenharmony_ci		tc358768_hw_disable(priv);
71662306a36Sopenharmony_ci		return;
71762306a36Sopenharmony_ci	}
71862306a36Sopenharmony_ci
71962306a36Sopenharmony_ci	/* VSDly[9:0] */
72062306a36Sopenharmony_ci	video_start = max(video_start, internal_delay + 1) - internal_delay;
72162306a36Sopenharmony_ci	tc358768_write(priv, TC358768_VSDLY, video_start);
72262306a36Sopenharmony_ci
72362306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DATAFMT, val);
72462306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSITX_DT, data_type);
72562306a36Sopenharmony_ci
72662306a36Sopenharmony_ci	/* Enable D-PHY (HiZ->LP11) */
72762306a36Sopenharmony_ci	tc358768_write(priv, TC358768_CLW_CNTRL, 0x0000);
72862306a36Sopenharmony_ci	/* Enable lanes */
72962306a36Sopenharmony_ci	for (i = 0; i < dsi_dev->lanes; i++)
73062306a36Sopenharmony_ci		tc358768_write(priv, TC358768_D0W_CNTRL + i * 4, 0x0000);
73162306a36Sopenharmony_ci
73262306a36Sopenharmony_ci	/* DSI Timings */
73362306a36Sopenharmony_ci	hsbyteclk_ps = (u32)div_u64(PICO, hsbyteclk);
73462306a36Sopenharmony_ci	dsiclk_ps = (u32)div_u64(PICO, dsiclk);
73562306a36Sopenharmony_ci	ui_ps = dsiclk_ps / 2;
73662306a36Sopenharmony_ci	dev_dbg(dev, "dsiclk: %u ps, ui %u ps, hsbyteclk %u ps\n", dsiclk_ps,
73762306a36Sopenharmony_ci		ui_ps, hsbyteclk_ps);
73862306a36Sopenharmony_ci
73962306a36Sopenharmony_ci	/* LP11 > 100us for D-PHY Rx Init */
74062306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(100 * 1000, hsbyteclk_ps) - 1;
74162306a36Sopenharmony_ci	dev_dbg(dev, "LINEINITCNT: %u\n", val);
74262306a36Sopenharmony_ci	tc358768_write(priv, TC358768_LINEINITCNT, val);
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	/* LPTimeCnt > 50ns */
74562306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(50, hsbyteclk_ps) - 1;
74662306a36Sopenharmony_ci	lptxcnt = val;
74762306a36Sopenharmony_ci	dev_dbg(dev, "LPTXTIMECNT: %u\n", val);
74862306a36Sopenharmony_ci	tc358768_write(priv, TC358768_LPTXTIMECNT, val);
74962306a36Sopenharmony_ci
75062306a36Sopenharmony_ci	/* 38ns < TCLK_PREPARE < 95ns */
75162306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(65, hsbyteclk_ps) - 1;
75262306a36Sopenharmony_ci	dev_dbg(dev, "TCLK_PREPARECNT %u\n", val);
75362306a36Sopenharmony_ci	/* TCLK_PREPARE + TCLK_ZERO > 300ns */
75462306a36Sopenharmony_ci	val2 = tc358768_ns_to_cnt(300 - tc358768_ps_to_ns(2 * ui_ps),
75562306a36Sopenharmony_ci				  hsbyteclk_ps) - 2;
75662306a36Sopenharmony_ci	dev_dbg(dev, "TCLK_ZEROCNT %u\n", val2);
75762306a36Sopenharmony_ci	val |= val2 << 8;
75862306a36Sopenharmony_ci	tc358768_write(priv, TC358768_TCLK_HEADERCNT, val);
75962306a36Sopenharmony_ci
76062306a36Sopenharmony_ci	/* TCLK_TRAIL > 60ns AND TEOT <= 105 ns + 12*UI */
76162306a36Sopenharmony_ci	raw_val = tc358768_ns_to_cnt(60 + tc358768_ps_to_ns(2 * ui_ps), hsbyteclk_ps) - 5;
76262306a36Sopenharmony_ci	val = clamp(raw_val, 0, 127);
76362306a36Sopenharmony_ci	dev_dbg(dev, "TCLK_TRAILCNT: %u\n", val);
76462306a36Sopenharmony_ci	tc358768_write(priv, TC358768_TCLK_TRAILCNT, val);
76562306a36Sopenharmony_ci
76662306a36Sopenharmony_ci	/* 40ns + 4*UI < THS_PREPARE < 85ns + 6*UI */
76762306a36Sopenharmony_ci	val = 50 + tc358768_ps_to_ns(4 * ui_ps);
76862306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(val, hsbyteclk_ps) - 1;
76962306a36Sopenharmony_ci	dev_dbg(dev, "THS_PREPARECNT %u\n", val);
77062306a36Sopenharmony_ci	/* THS_PREPARE + THS_ZERO > 145ns + 10*UI */
77162306a36Sopenharmony_ci	raw_val = tc358768_ns_to_cnt(145 - tc358768_ps_to_ns(3 * ui_ps), hsbyteclk_ps) - 10;
77262306a36Sopenharmony_ci	val2 = clamp(raw_val, 0, 127);
77362306a36Sopenharmony_ci	dev_dbg(dev, "THS_ZEROCNT %u\n", val2);
77462306a36Sopenharmony_ci	val |= val2 << 8;
77562306a36Sopenharmony_ci	tc358768_write(priv, TC358768_THS_HEADERCNT, val);
77662306a36Sopenharmony_ci
77762306a36Sopenharmony_ci	/* TWAKEUP > 1ms in lptxcnt steps */
77862306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(1020000, hsbyteclk_ps);
77962306a36Sopenharmony_ci	val = val / (lptxcnt + 1) - 1;
78062306a36Sopenharmony_ci	dev_dbg(dev, "TWAKEUP: %u\n", val);
78162306a36Sopenharmony_ci	tc358768_write(priv, TC358768_TWAKEUP, val);
78262306a36Sopenharmony_ci
78362306a36Sopenharmony_ci	/* TCLK_POSTCNT > 60ns + 52*UI */
78462306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(60 + tc358768_ps_to_ns(52 * ui_ps),
78562306a36Sopenharmony_ci				 hsbyteclk_ps) - 3;
78662306a36Sopenharmony_ci	dev_dbg(dev, "TCLK_POSTCNT: %u\n", val);
78762306a36Sopenharmony_ci	tc358768_write(priv, TC358768_TCLK_POSTCNT, val);
78862306a36Sopenharmony_ci
78962306a36Sopenharmony_ci	/* max(60ns + 4*UI, 8*UI) < THS_TRAILCNT < 105ns + 12*UI */
79062306a36Sopenharmony_ci	raw_val = tc358768_ns_to_cnt(60 + tc358768_ps_to_ns(18 * ui_ps),
79162306a36Sopenharmony_ci				     hsbyteclk_ps) - 4;
79262306a36Sopenharmony_ci	val = clamp(raw_val, 0, 15);
79362306a36Sopenharmony_ci	dev_dbg(dev, "THS_TRAILCNT: %u\n", val);
79462306a36Sopenharmony_ci	tc358768_write(priv, TC358768_THS_TRAILCNT, val);
79562306a36Sopenharmony_ci
79662306a36Sopenharmony_ci	val = BIT(0);
79762306a36Sopenharmony_ci	for (i = 0; i < dsi_dev->lanes; i++)
79862306a36Sopenharmony_ci		val |= BIT(i + 1);
79962306a36Sopenharmony_ci	tc358768_write(priv, TC358768_HSTXVREGEN, val);
80062306a36Sopenharmony_ci
80162306a36Sopenharmony_ci	tc358768_write(priv, TC358768_TXOPTIONCNTRL,
80262306a36Sopenharmony_ci		       (mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS) ? 0 : BIT(0));
80362306a36Sopenharmony_ci
80462306a36Sopenharmony_ci	/* TXTAGOCNT[26:16] RXTASURECNT[10:0] */
80562306a36Sopenharmony_ci	val = tc358768_ps_to_ns((lptxcnt + 1) * hsbyteclk_ps * 4);
80662306a36Sopenharmony_ci	val = tc358768_ns_to_cnt(val, hsbyteclk_ps) / 4 - 1;
80762306a36Sopenharmony_ci	dev_dbg(dev, "TXTAGOCNT: %u\n", val);
80862306a36Sopenharmony_ci	val2 = tc358768_ns_to_cnt(tc358768_ps_to_ns((lptxcnt + 1) * hsbyteclk_ps),
80962306a36Sopenharmony_ci				  hsbyteclk_ps) - 2;
81062306a36Sopenharmony_ci	dev_dbg(dev, "RXTASURECNT: %u\n", val2);
81162306a36Sopenharmony_ci	val = val << 16 | val2;
81262306a36Sopenharmony_ci	tc358768_write(priv, TC358768_BTACNTRL1, val);
81362306a36Sopenharmony_ci
81462306a36Sopenharmony_ci	/* START[0] */
81562306a36Sopenharmony_ci	tc358768_write(priv, TC358768_STARTCNTRL, 1);
81662306a36Sopenharmony_ci
81762306a36Sopenharmony_ci	if (dsi_dev->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE) {
81862306a36Sopenharmony_ci		/* Set pulse mode */
81962306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_EVENT, 0);
82062306a36Sopenharmony_ci
82162306a36Sopenharmony_ci		/* vact */
82262306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_VACT, vm.vactive);
82362306a36Sopenharmony_ci
82462306a36Sopenharmony_ci		/* vsw */
82562306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_VSW, vm.vsync_len);
82662306a36Sopenharmony_ci
82762306a36Sopenharmony_ci		/* vbp */
82862306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_VBPR, vm.vback_porch);
82962306a36Sopenharmony_ci
83062306a36Sopenharmony_ci		/* hsw * byteclk * ndl / pclk */
83162306a36Sopenharmony_ci		val = (u32)div_u64(vm.hsync_len *
83262306a36Sopenharmony_ci				   (u64)hsbyteclk * priv->dsi_lanes,
83362306a36Sopenharmony_ci				   vm.pixelclock);
83462306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_HSW, val);
83562306a36Sopenharmony_ci
83662306a36Sopenharmony_ci		/* hbp * byteclk * ndl / pclk */
83762306a36Sopenharmony_ci		val = (u32)div_u64(vm.hback_porch *
83862306a36Sopenharmony_ci				   (u64)hsbyteclk * priv->dsi_lanes,
83962306a36Sopenharmony_ci				   vm.pixelclock);
84062306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_HBPR, val);
84162306a36Sopenharmony_ci	} else {
84262306a36Sopenharmony_ci		/* Set event mode */
84362306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_EVENT, 1);
84462306a36Sopenharmony_ci
84562306a36Sopenharmony_ci		/* vact */
84662306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_VACT, vm.vactive);
84762306a36Sopenharmony_ci
84862306a36Sopenharmony_ci		/* vsw (+ vbp) */
84962306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_VSW,
85062306a36Sopenharmony_ci			       vm.vsync_len + vm.vback_porch);
85162306a36Sopenharmony_ci
85262306a36Sopenharmony_ci		/* vbp (not used in event mode) */
85362306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_VBPR, 0);
85462306a36Sopenharmony_ci
85562306a36Sopenharmony_ci		/* (hsw + hbp) * byteclk * ndl / pclk */
85662306a36Sopenharmony_ci		val = (u32)div_u64((vm.hsync_len + vm.hback_porch) *
85762306a36Sopenharmony_ci				   (u64)hsbyteclk * priv->dsi_lanes,
85862306a36Sopenharmony_ci				   vm.pixelclock);
85962306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_HSW, val);
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci		/* hbp (not used in event mode) */
86262306a36Sopenharmony_ci		tc358768_write(priv, TC358768_DSI_HBPR, 0);
86362306a36Sopenharmony_ci	}
86462306a36Sopenharmony_ci
86562306a36Sopenharmony_ci	/* hact (bytes) */
86662306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSI_HACT, hact);
86762306a36Sopenharmony_ci
86862306a36Sopenharmony_ci	/* VSYNC polarity */
86962306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_CONFCTL, BIT(5),
87062306a36Sopenharmony_ci			     (mode->flags & DRM_MODE_FLAG_PVSYNC) ? BIT(5) : 0);
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_ci	/* HSYNC polarity */
87362306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_PP_MISC, BIT(0),
87462306a36Sopenharmony_ci			     (mode->flags & DRM_MODE_FLAG_PHSYNC) ? BIT(0) : 0);
87562306a36Sopenharmony_ci
87662306a36Sopenharmony_ci	/* Start DSI Tx */
87762306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSI_START, 0x1);
87862306a36Sopenharmony_ci
87962306a36Sopenharmony_ci	/* Configure DSI_Control register */
88062306a36Sopenharmony_ci	val = TC358768_DSI_CONFW_MODE_CLR | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
88162306a36Sopenharmony_ci	val |= TC358768_DSI_CONTROL_TXMD | TC358768_DSI_CONTROL_HSCKMD |
88262306a36Sopenharmony_ci	       0x3 << 1 | TC358768_DSI_CONTROL_EOTDIS;
88362306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSI_CONFW, val);
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci	val = TC358768_DSI_CONFW_MODE_SET | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
88662306a36Sopenharmony_ci	val |= (dsi_dev->lanes - 1) << 1;
88762306a36Sopenharmony_ci
88862306a36Sopenharmony_ci	val |= TC358768_DSI_CONTROL_TXMD;
88962306a36Sopenharmony_ci
89062306a36Sopenharmony_ci	if (!(mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
89162306a36Sopenharmony_ci		val |= TC358768_DSI_CONTROL_HSCKMD;
89262306a36Sopenharmony_ci
89362306a36Sopenharmony_ci	if (dsi_dev->mode_flags & MIPI_DSI_MODE_NO_EOT_PACKET)
89462306a36Sopenharmony_ci		val |= TC358768_DSI_CONTROL_EOTDIS;
89562306a36Sopenharmony_ci
89662306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSI_CONFW, val);
89762306a36Sopenharmony_ci
89862306a36Sopenharmony_ci	val = TC358768_DSI_CONFW_MODE_CLR | TC358768_DSI_CONFW_ADDR_DSI_CONTROL;
89962306a36Sopenharmony_ci	val |= TC358768_DSI_CONTROL_DIS_MODE; /* DSI mode */
90062306a36Sopenharmony_ci	tc358768_write(priv, TC358768_DSI_CONFW, val);
90162306a36Sopenharmony_ci
90262306a36Sopenharmony_ci	ret = tc358768_clear_error(priv);
90362306a36Sopenharmony_ci	if (ret) {
90462306a36Sopenharmony_ci		dev_err(dev, "Bridge pre_enable failed: %d\n", ret);
90562306a36Sopenharmony_ci		tc358768_bridge_disable(bridge);
90662306a36Sopenharmony_ci		tc358768_bridge_post_disable(bridge);
90762306a36Sopenharmony_ci	}
90862306a36Sopenharmony_ci}
90962306a36Sopenharmony_ci
91062306a36Sopenharmony_cistatic void tc358768_bridge_enable(struct drm_bridge *bridge)
91162306a36Sopenharmony_ci{
91262306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
91362306a36Sopenharmony_ci	int ret;
91462306a36Sopenharmony_ci
91562306a36Sopenharmony_ci	if (!priv->enabled) {
91662306a36Sopenharmony_ci		dev_err(priv->dev, "Bridge is not enabled\n");
91762306a36Sopenharmony_ci		return;
91862306a36Sopenharmony_ci	}
91962306a36Sopenharmony_ci
92062306a36Sopenharmony_ci	/* clear FrmStop and RstPtr */
92162306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_PP_MISC, 0x3 << 14, 0);
92262306a36Sopenharmony_ci
92362306a36Sopenharmony_ci	/* set PP_en */
92462306a36Sopenharmony_ci	tc358768_update_bits(priv, TC358768_CONFCTL, BIT(6), BIT(6));
92562306a36Sopenharmony_ci
92662306a36Sopenharmony_ci	ret = tc358768_clear_error(priv);
92762306a36Sopenharmony_ci	if (ret) {
92862306a36Sopenharmony_ci		dev_err(priv->dev, "Bridge enable failed: %d\n", ret);
92962306a36Sopenharmony_ci		tc358768_bridge_disable(bridge);
93062306a36Sopenharmony_ci		tc358768_bridge_post_disable(bridge);
93162306a36Sopenharmony_ci	}
93262306a36Sopenharmony_ci}
93362306a36Sopenharmony_ci
93462306a36Sopenharmony_ci#define MAX_INPUT_SEL_FORMATS	1
93562306a36Sopenharmony_ci
93662306a36Sopenharmony_cistatic u32 *
93762306a36Sopenharmony_citc358768_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
93862306a36Sopenharmony_ci				   struct drm_bridge_state *bridge_state,
93962306a36Sopenharmony_ci				   struct drm_crtc_state *crtc_state,
94062306a36Sopenharmony_ci				   struct drm_connector_state *conn_state,
94162306a36Sopenharmony_ci				   u32 output_fmt,
94262306a36Sopenharmony_ci				   unsigned int *num_input_fmts)
94362306a36Sopenharmony_ci{
94462306a36Sopenharmony_ci	struct tc358768_priv *priv = bridge_to_tc358768(bridge);
94562306a36Sopenharmony_ci	u32 *input_fmts;
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_ci	*num_input_fmts = 0;
94862306a36Sopenharmony_ci
94962306a36Sopenharmony_ci	input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
95062306a36Sopenharmony_ci			     GFP_KERNEL);
95162306a36Sopenharmony_ci	if (!input_fmts)
95262306a36Sopenharmony_ci		return NULL;
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_ci	switch (priv->pd_lines) {
95562306a36Sopenharmony_ci	case 16:
95662306a36Sopenharmony_ci		input_fmts[0] = MEDIA_BUS_FMT_RGB565_1X16;
95762306a36Sopenharmony_ci		break;
95862306a36Sopenharmony_ci	case 18:
95962306a36Sopenharmony_ci		input_fmts[0] = MEDIA_BUS_FMT_RGB666_1X18;
96062306a36Sopenharmony_ci		break;
96162306a36Sopenharmony_ci	default:
96262306a36Sopenharmony_ci	case 24:
96362306a36Sopenharmony_ci		input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
96462306a36Sopenharmony_ci		break;
96562306a36Sopenharmony_ci	}
96662306a36Sopenharmony_ci
96762306a36Sopenharmony_ci	*num_input_fmts = MAX_INPUT_SEL_FORMATS;
96862306a36Sopenharmony_ci
96962306a36Sopenharmony_ci	return input_fmts;
97062306a36Sopenharmony_ci}
97162306a36Sopenharmony_ci
97262306a36Sopenharmony_cistatic const struct drm_bridge_funcs tc358768_bridge_funcs = {
97362306a36Sopenharmony_ci	.attach = tc358768_bridge_attach,
97462306a36Sopenharmony_ci	.mode_valid = tc358768_bridge_mode_valid,
97562306a36Sopenharmony_ci	.pre_enable = tc358768_bridge_pre_enable,
97662306a36Sopenharmony_ci	.enable = tc358768_bridge_enable,
97762306a36Sopenharmony_ci	.disable = tc358768_bridge_disable,
97862306a36Sopenharmony_ci	.post_disable = tc358768_bridge_post_disable,
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
98162306a36Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
98262306a36Sopenharmony_ci	.atomic_reset = drm_atomic_helper_bridge_reset,
98362306a36Sopenharmony_ci	.atomic_get_input_bus_fmts = tc358768_atomic_get_input_bus_fmts,
98462306a36Sopenharmony_ci};
98562306a36Sopenharmony_ci
98662306a36Sopenharmony_cistatic const struct drm_bridge_timings default_tc358768_timings = {
98762306a36Sopenharmony_ci	.input_bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
98862306a36Sopenharmony_ci		 | DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE
98962306a36Sopenharmony_ci		 | DRM_BUS_FLAG_DE_HIGH,
99062306a36Sopenharmony_ci};
99162306a36Sopenharmony_ci
99262306a36Sopenharmony_cistatic bool tc358768_is_reserved_reg(unsigned int reg)
99362306a36Sopenharmony_ci{
99462306a36Sopenharmony_ci	switch (reg) {
99562306a36Sopenharmony_ci	case 0x114 ... 0x13f:
99662306a36Sopenharmony_ci	case 0x200:
99762306a36Sopenharmony_ci	case 0x20c:
99862306a36Sopenharmony_ci	case 0x400 ... 0x408:
99962306a36Sopenharmony_ci	case 0x41c ... 0x42f:
100062306a36Sopenharmony_ci		return true;
100162306a36Sopenharmony_ci	default:
100262306a36Sopenharmony_ci		return false;
100362306a36Sopenharmony_ci	}
100462306a36Sopenharmony_ci}
100562306a36Sopenharmony_ci
100662306a36Sopenharmony_cistatic bool tc358768_writeable_reg(struct device *dev, unsigned int reg)
100762306a36Sopenharmony_ci{
100862306a36Sopenharmony_ci	if (tc358768_is_reserved_reg(reg))
100962306a36Sopenharmony_ci		return false;
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_ci	switch (reg) {
101262306a36Sopenharmony_ci	case TC358768_CHIPID:
101362306a36Sopenharmony_ci	case TC358768_FIFOSTATUS:
101462306a36Sopenharmony_ci	case TC358768_DSITXSTATUS ... (TC358768_DSITXSTATUS + 2):
101562306a36Sopenharmony_ci	case TC358768_DSI_CONTROL ... (TC358768_DSI_INT_ENA + 2):
101662306a36Sopenharmony_ci	case TC358768_DSICMD_RDFIFO ... (TC358768_DSI_ERR_HALT + 2):
101762306a36Sopenharmony_ci		return false;
101862306a36Sopenharmony_ci	default:
101962306a36Sopenharmony_ci		return true;
102062306a36Sopenharmony_ci	}
102162306a36Sopenharmony_ci}
102262306a36Sopenharmony_ci
102362306a36Sopenharmony_cistatic bool tc358768_readable_reg(struct device *dev, unsigned int reg)
102462306a36Sopenharmony_ci{
102562306a36Sopenharmony_ci	if (tc358768_is_reserved_reg(reg))
102662306a36Sopenharmony_ci		return false;
102762306a36Sopenharmony_ci
102862306a36Sopenharmony_ci	switch (reg) {
102962306a36Sopenharmony_ci	case TC358768_STARTCNTRL:
103062306a36Sopenharmony_ci	case TC358768_DSI_CONFW ... (TC358768_DSI_CONFW + 2):
103162306a36Sopenharmony_ci	case TC358768_DSI_INT_CLR ... (TC358768_DSI_INT_CLR + 2):
103262306a36Sopenharmony_ci	case TC358768_DSI_START ... (TC358768_DSI_START + 2):
103362306a36Sopenharmony_ci	case TC358768_DBG_DATA:
103462306a36Sopenharmony_ci		return false;
103562306a36Sopenharmony_ci	default:
103662306a36Sopenharmony_ci		return true;
103762306a36Sopenharmony_ci	}
103862306a36Sopenharmony_ci}
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_cistatic const struct regmap_config tc358768_regmap_config = {
104162306a36Sopenharmony_ci	.name = "tc358768",
104262306a36Sopenharmony_ci	.reg_bits = 16,
104362306a36Sopenharmony_ci	.val_bits = 16,
104462306a36Sopenharmony_ci	.max_register = TC358768_DSI_HACT,
104562306a36Sopenharmony_ci	.cache_type = REGCACHE_NONE,
104662306a36Sopenharmony_ci	.writeable_reg = tc358768_writeable_reg,
104762306a36Sopenharmony_ci	.readable_reg = tc358768_readable_reg,
104862306a36Sopenharmony_ci	.reg_format_endian = REGMAP_ENDIAN_BIG,
104962306a36Sopenharmony_ci	.val_format_endian = REGMAP_ENDIAN_BIG,
105062306a36Sopenharmony_ci};
105162306a36Sopenharmony_ci
105262306a36Sopenharmony_cistatic const struct i2c_device_id tc358768_i2c_ids[] = {
105362306a36Sopenharmony_ci	{ "tc358768", 0 },
105462306a36Sopenharmony_ci	{ "tc358778", 0 },
105562306a36Sopenharmony_ci	{ }
105662306a36Sopenharmony_ci};
105762306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, tc358768_i2c_ids);
105862306a36Sopenharmony_ci
105962306a36Sopenharmony_cistatic const struct of_device_id tc358768_of_ids[] = {
106062306a36Sopenharmony_ci	{ .compatible = "toshiba,tc358768", },
106162306a36Sopenharmony_ci	{ .compatible = "toshiba,tc358778", },
106262306a36Sopenharmony_ci	{ }
106362306a36Sopenharmony_ci};
106462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tc358768_of_ids);
106562306a36Sopenharmony_ci
106662306a36Sopenharmony_cistatic int tc358768_get_regulators(struct tc358768_priv *priv)
106762306a36Sopenharmony_ci{
106862306a36Sopenharmony_ci	int i, ret;
106962306a36Sopenharmony_ci
107062306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(priv->supplies); ++i)
107162306a36Sopenharmony_ci		priv->supplies[i].supply = tc358768_supplies[i];
107262306a36Sopenharmony_ci
107362306a36Sopenharmony_ci	ret = devm_regulator_bulk_get(priv->dev, ARRAY_SIZE(priv->supplies),
107462306a36Sopenharmony_ci				      priv->supplies);
107562306a36Sopenharmony_ci	if (ret < 0)
107662306a36Sopenharmony_ci		dev_err(priv->dev, "failed to get regulators: %d\n", ret);
107762306a36Sopenharmony_ci
107862306a36Sopenharmony_ci	return ret;
107962306a36Sopenharmony_ci}
108062306a36Sopenharmony_ci
108162306a36Sopenharmony_cistatic int tc358768_i2c_probe(struct i2c_client *client)
108262306a36Sopenharmony_ci{
108362306a36Sopenharmony_ci	struct tc358768_priv *priv;
108462306a36Sopenharmony_ci	struct device *dev = &client->dev;
108562306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
108662306a36Sopenharmony_ci	int ret;
108762306a36Sopenharmony_ci
108862306a36Sopenharmony_ci	if (!np)
108962306a36Sopenharmony_ci		return -ENODEV;
109062306a36Sopenharmony_ci
109162306a36Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
109262306a36Sopenharmony_ci	if (!priv)
109362306a36Sopenharmony_ci		return -ENOMEM;
109462306a36Sopenharmony_ci
109562306a36Sopenharmony_ci	dev_set_drvdata(dev, priv);
109662306a36Sopenharmony_ci	priv->dev = dev;
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_ci	ret = tc358768_get_regulators(priv);
109962306a36Sopenharmony_ci	if (ret)
110062306a36Sopenharmony_ci		return ret;
110162306a36Sopenharmony_ci
110262306a36Sopenharmony_ci	priv->refclk = devm_clk_get(dev, "refclk");
110362306a36Sopenharmony_ci	if (IS_ERR(priv->refclk))
110462306a36Sopenharmony_ci		return PTR_ERR(priv->refclk);
110562306a36Sopenharmony_ci
110662306a36Sopenharmony_ci	/*
110762306a36Sopenharmony_ci	 * RESX is low active, to disable tc358768 initially (keep in reset)
110862306a36Sopenharmony_ci	 * the gpio line must be LOW. This is the ASSERTED state of
110962306a36Sopenharmony_ci	 * GPIO_ACTIVE_LOW (GPIOD_OUT_HIGH == ASSERTED).
111062306a36Sopenharmony_ci	 */
111162306a36Sopenharmony_ci	priv->reset_gpio  = devm_gpiod_get_optional(dev, "reset",
111262306a36Sopenharmony_ci						    GPIOD_OUT_HIGH);
111362306a36Sopenharmony_ci	if (IS_ERR(priv->reset_gpio))
111462306a36Sopenharmony_ci		return PTR_ERR(priv->reset_gpio);
111562306a36Sopenharmony_ci
111662306a36Sopenharmony_ci	priv->regmap = devm_regmap_init_i2c(client, &tc358768_regmap_config);
111762306a36Sopenharmony_ci	if (IS_ERR(priv->regmap)) {
111862306a36Sopenharmony_ci		dev_err(dev, "Failed to init regmap\n");
111962306a36Sopenharmony_ci		return PTR_ERR(priv->regmap);
112062306a36Sopenharmony_ci	}
112162306a36Sopenharmony_ci
112262306a36Sopenharmony_ci	priv->dsi_host.dev = dev;
112362306a36Sopenharmony_ci	priv->dsi_host.ops = &tc358768_dsi_host_ops;
112462306a36Sopenharmony_ci
112562306a36Sopenharmony_ci	priv->bridge.funcs = &tc358768_bridge_funcs;
112662306a36Sopenharmony_ci	priv->bridge.timings = &default_tc358768_timings;
112762306a36Sopenharmony_ci	priv->bridge.of_node = np;
112862306a36Sopenharmony_ci
112962306a36Sopenharmony_ci	i2c_set_clientdata(client, priv);
113062306a36Sopenharmony_ci
113162306a36Sopenharmony_ci	return mipi_dsi_host_register(&priv->dsi_host);
113262306a36Sopenharmony_ci}
113362306a36Sopenharmony_ci
113462306a36Sopenharmony_cistatic void tc358768_i2c_remove(struct i2c_client *client)
113562306a36Sopenharmony_ci{
113662306a36Sopenharmony_ci	struct tc358768_priv *priv = i2c_get_clientdata(client);
113762306a36Sopenharmony_ci
113862306a36Sopenharmony_ci	mipi_dsi_host_unregister(&priv->dsi_host);
113962306a36Sopenharmony_ci}
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_cistatic struct i2c_driver tc358768_driver = {
114262306a36Sopenharmony_ci	.driver = {
114362306a36Sopenharmony_ci		.name = "tc358768",
114462306a36Sopenharmony_ci		.of_match_table = tc358768_of_ids,
114562306a36Sopenharmony_ci	},
114662306a36Sopenharmony_ci	.id_table = tc358768_i2c_ids,
114762306a36Sopenharmony_ci	.probe = tc358768_i2c_probe,
114862306a36Sopenharmony_ci	.remove	= tc358768_i2c_remove,
114962306a36Sopenharmony_ci};
115062306a36Sopenharmony_cimodule_i2c_driver(tc358768_driver);
115162306a36Sopenharmony_ci
115262306a36Sopenharmony_ciMODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@ti.com>");
115362306a36Sopenharmony_ciMODULE_DESCRIPTION("TC358768AXBG/TC358778XBG DSI bridge");
115462306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
1155