162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * TC358767/TC358867/TC9595 DSI/DPI-to-DPI/(e)DP bridge driver
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * The TC358767/TC358867/TC9595 can operate in multiple modes.
662306a36Sopenharmony_ci * All modes are supported -- DPI->(e)DP / DSI->DPI / DSI->(e)DP .
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Copyright (C) 2016 CogentEmbedded Inc
962306a36Sopenharmony_ci * Author: Andrey Gusakov <andrey.gusakov@cogentembedded.com>
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * Copyright (C) 2016 Pengutronix, Philipp Zabel <p.zabel@pengutronix.de>
1262306a36Sopenharmony_ci *
1362306a36Sopenharmony_ci * Copyright (C) 2016 Zodiac Inflight Innovations
1462306a36Sopenharmony_ci *
1562306a36Sopenharmony_ci * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
1662306a36Sopenharmony_ci *
1762306a36Sopenharmony_ci * Copyright (C) 2012 Texas Instruments
1862306a36Sopenharmony_ci * Author: Rob Clark <robdclark@gmail.com>
1962306a36Sopenharmony_ci */
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci#include <linux/bitfield.h>
2262306a36Sopenharmony_ci#include <linux/clk.h>
2362306a36Sopenharmony_ci#include <linux/device.h>
2462306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
2562306a36Sopenharmony_ci#include <linux/i2c.h>
2662306a36Sopenharmony_ci#include <linux/kernel.h>
2762306a36Sopenharmony_ci#include <linux/media-bus-format.h>
2862306a36Sopenharmony_ci#include <linux/module.h>
2962306a36Sopenharmony_ci#include <linux/regmap.h>
3062306a36Sopenharmony_ci#include <linux/slab.h>
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci#include <drm/display/drm_dp_helper.h>
3362306a36Sopenharmony_ci#include <drm/drm_atomic_helper.h>
3462306a36Sopenharmony_ci#include <drm/drm_bridge.h>
3562306a36Sopenharmony_ci#include <drm/drm_edid.h>
3662306a36Sopenharmony_ci#include <drm/drm_mipi_dsi.h>
3762306a36Sopenharmony_ci#include <drm/drm_of.h>
3862306a36Sopenharmony_ci#include <drm/drm_panel.h>
3962306a36Sopenharmony_ci#include <drm/drm_print.h>
4062306a36Sopenharmony_ci#include <drm/drm_probe_helper.h>
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci/* Registers */
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/* PPI layer registers */
4562306a36Sopenharmony_ci#define PPI_STARTPPI		0x0104 /* START control bit */
4662306a36Sopenharmony_ci#define PPI_LPTXTIMECNT		0x0114 /* LPTX timing signal */
4762306a36Sopenharmony_ci#define LPX_PERIOD			3
4862306a36Sopenharmony_ci#define PPI_LANEENABLE		0x0134
4962306a36Sopenharmony_ci#define PPI_TX_RX_TA		0x013c
5062306a36Sopenharmony_ci#define TTA_GET				0x40000
5162306a36Sopenharmony_ci#define TTA_SURE			6
5262306a36Sopenharmony_ci#define PPI_D0S_ATMR		0x0144
5362306a36Sopenharmony_ci#define PPI_D1S_ATMR		0x0148
5462306a36Sopenharmony_ci#define PPI_D0S_CLRSIPOCOUNT	0x0164 /* Assertion timer for Lane 0 */
5562306a36Sopenharmony_ci#define PPI_D1S_CLRSIPOCOUNT	0x0168 /* Assertion timer for Lane 1 */
5662306a36Sopenharmony_ci#define PPI_D2S_CLRSIPOCOUNT	0x016c /* Assertion timer for Lane 2 */
5762306a36Sopenharmony_ci#define PPI_D3S_CLRSIPOCOUNT	0x0170 /* Assertion timer for Lane 3 */
5862306a36Sopenharmony_ci#define PPI_START_FUNCTION		BIT(0)
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/* DSI layer registers */
6162306a36Sopenharmony_ci#define DSI_STARTDSI		0x0204 /* START control bit of DSI-TX */
6262306a36Sopenharmony_ci#define DSI_LANEENABLE		0x0210 /* Enables each lane */
6362306a36Sopenharmony_ci#define DSI_RX_START			BIT(0)
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci/* Lane enable PPI and DSI register bits */
6662306a36Sopenharmony_ci#define LANEENABLE_CLEN		BIT(0)
6762306a36Sopenharmony_ci#define LANEENABLE_L0EN		BIT(1)
6862306a36Sopenharmony_ci#define LANEENABLE_L1EN		BIT(2)
6962306a36Sopenharmony_ci#define LANEENABLE_L2EN		BIT(1)
7062306a36Sopenharmony_ci#define LANEENABLE_L3EN		BIT(2)
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci/* Display Parallel Input Interface */
7362306a36Sopenharmony_ci#define DPIPXLFMT		0x0440
7462306a36Sopenharmony_ci#define VS_POL_ACTIVE_LOW		(1 << 10)
7562306a36Sopenharmony_ci#define HS_POL_ACTIVE_LOW		(1 << 9)
7662306a36Sopenharmony_ci#define DE_POL_ACTIVE_HIGH		(0 << 8)
7762306a36Sopenharmony_ci#define SUB_CFG_TYPE_CONFIG1		(0 << 2) /* LSB aligned */
7862306a36Sopenharmony_ci#define SUB_CFG_TYPE_CONFIG2		(1 << 2) /* Loosely Packed */
7962306a36Sopenharmony_ci#define SUB_CFG_TYPE_CONFIG3		(2 << 2) /* LSB aligned 8-bit */
8062306a36Sopenharmony_ci#define DPI_BPP_RGB888			(0 << 0)
8162306a36Sopenharmony_ci#define DPI_BPP_RGB666			(1 << 0)
8262306a36Sopenharmony_ci#define DPI_BPP_RGB565			(2 << 0)
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci/* Display Parallel Output Interface */
8562306a36Sopenharmony_ci#define POCTRL			0x0448
8662306a36Sopenharmony_ci#define POCTRL_S2P			BIT(7)
8762306a36Sopenharmony_ci#define POCTRL_PCLK_POL			BIT(3)
8862306a36Sopenharmony_ci#define POCTRL_VS_POL			BIT(2)
8962306a36Sopenharmony_ci#define POCTRL_HS_POL			BIT(1)
9062306a36Sopenharmony_ci#define POCTRL_DE_POL			BIT(0)
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci/* Video Path */
9362306a36Sopenharmony_ci#define VPCTRL0			0x0450
9462306a36Sopenharmony_ci#define VSDELAY			GENMASK(31, 20)
9562306a36Sopenharmony_ci#define OPXLFMT_RGB666			(0 << 8)
9662306a36Sopenharmony_ci#define OPXLFMT_RGB888			(1 << 8)
9762306a36Sopenharmony_ci#define FRMSYNC_DISABLED		(0 << 4) /* Video Timing Gen Disabled */
9862306a36Sopenharmony_ci#define FRMSYNC_ENABLED			(1 << 4) /* Video Timing Gen Enabled */
9962306a36Sopenharmony_ci#define MSF_DISABLED			(0 << 0) /* Magic Square FRC disabled */
10062306a36Sopenharmony_ci#define MSF_ENABLED			(1 << 0) /* Magic Square FRC enabled */
10162306a36Sopenharmony_ci#define HTIM01			0x0454
10262306a36Sopenharmony_ci#define HPW			GENMASK(8, 0)
10362306a36Sopenharmony_ci#define HBPR			GENMASK(24, 16)
10462306a36Sopenharmony_ci#define HTIM02			0x0458
10562306a36Sopenharmony_ci#define HDISPR			GENMASK(10, 0)
10662306a36Sopenharmony_ci#define HFPR			GENMASK(24, 16)
10762306a36Sopenharmony_ci#define VTIM01			0x045c
10862306a36Sopenharmony_ci#define VSPR			GENMASK(7, 0)
10962306a36Sopenharmony_ci#define VBPR			GENMASK(23, 16)
11062306a36Sopenharmony_ci#define VTIM02			0x0460
11162306a36Sopenharmony_ci#define VFPR			GENMASK(23, 16)
11262306a36Sopenharmony_ci#define VDISPR			GENMASK(10, 0)
11362306a36Sopenharmony_ci#define VFUEN0			0x0464
11462306a36Sopenharmony_ci#define VFUEN				BIT(0)   /* Video Frame Timing Upload */
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci/* System */
11762306a36Sopenharmony_ci#define TC_IDREG		0x0500
11862306a36Sopenharmony_ci#define SYSSTAT			0x0508
11962306a36Sopenharmony_ci#define SYSCTRL			0x0510
12062306a36Sopenharmony_ci#define DP0_AUDSRC_NO_INPUT		(0 << 3)
12162306a36Sopenharmony_ci#define DP0_AUDSRC_I2S_RX		(1 << 3)
12262306a36Sopenharmony_ci#define DP0_VIDSRC_NO_INPUT		(0 << 0)
12362306a36Sopenharmony_ci#define DP0_VIDSRC_DSI_RX		(1 << 0)
12462306a36Sopenharmony_ci#define DP0_VIDSRC_DPI_RX		(2 << 0)
12562306a36Sopenharmony_ci#define DP0_VIDSRC_COLOR_BAR		(3 << 0)
12662306a36Sopenharmony_ci#define SYSRSTENB		0x050c
12762306a36Sopenharmony_ci#define ENBI2C				(1 << 0)
12862306a36Sopenharmony_ci#define ENBLCD0				(1 << 2)
12962306a36Sopenharmony_ci#define ENBBM				(1 << 3)
13062306a36Sopenharmony_ci#define ENBDSIRX			(1 << 4)
13162306a36Sopenharmony_ci#define ENBREG				(1 << 5)
13262306a36Sopenharmony_ci#define ENBHDCP				(1 << 8)
13362306a36Sopenharmony_ci#define GPIOM			0x0540
13462306a36Sopenharmony_ci#define GPIOC			0x0544
13562306a36Sopenharmony_ci#define GPIOO			0x0548
13662306a36Sopenharmony_ci#define GPIOI			0x054c
13762306a36Sopenharmony_ci#define INTCTL_G		0x0560
13862306a36Sopenharmony_ci#define INTSTS_G		0x0564
13962306a36Sopenharmony_ci
14062306a36Sopenharmony_ci#define INT_SYSERR		BIT(16)
14162306a36Sopenharmony_ci#define INT_GPIO_H(x)		(1 << (x == 0 ? 2 : 10))
14262306a36Sopenharmony_ci#define INT_GPIO_LC(x)		(1 << (x == 0 ? 3 : 11))
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci#define INT_GP0_LCNT		0x0584
14562306a36Sopenharmony_ci#define INT_GP1_LCNT		0x0588
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci/* Control */
14862306a36Sopenharmony_ci#define DP0CTL			0x0600
14962306a36Sopenharmony_ci#define VID_MN_GEN			BIT(6)   /* Auto-generate M/N values */
15062306a36Sopenharmony_ci#define EF_EN				BIT(5)   /* Enable Enhanced Framing */
15162306a36Sopenharmony_ci#define VID_EN				BIT(1)   /* Video transmission enable */
15262306a36Sopenharmony_ci#define DP_EN				BIT(0)   /* Enable DPTX function */
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci/* Clocks */
15562306a36Sopenharmony_ci#define DP0_VIDMNGEN0		0x0610
15662306a36Sopenharmony_ci#define DP0_VIDMNGEN1		0x0614
15762306a36Sopenharmony_ci#define DP0_VMNGENSTATUS	0x0618
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci/* Main Channel */
16062306a36Sopenharmony_ci#define DP0_SECSAMPLE		0x0640
16162306a36Sopenharmony_ci#define DP0_VIDSYNCDELAY	0x0644
16262306a36Sopenharmony_ci#define VID_SYNC_DLY		GENMASK(15, 0)
16362306a36Sopenharmony_ci#define THRESH_DLY		GENMASK(31, 16)
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci#define DP0_TOTALVAL		0x0648
16662306a36Sopenharmony_ci#define H_TOTAL			GENMASK(15, 0)
16762306a36Sopenharmony_ci#define V_TOTAL			GENMASK(31, 16)
16862306a36Sopenharmony_ci#define DP0_STARTVAL		0x064c
16962306a36Sopenharmony_ci#define H_START			GENMASK(15, 0)
17062306a36Sopenharmony_ci#define V_START			GENMASK(31, 16)
17162306a36Sopenharmony_ci#define DP0_ACTIVEVAL		0x0650
17262306a36Sopenharmony_ci#define H_ACT			GENMASK(15, 0)
17362306a36Sopenharmony_ci#define V_ACT			GENMASK(31, 16)
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci#define DP0_SYNCVAL		0x0654
17662306a36Sopenharmony_ci#define VS_WIDTH		GENMASK(30, 16)
17762306a36Sopenharmony_ci#define HS_WIDTH		GENMASK(14, 0)
17862306a36Sopenharmony_ci#define SYNCVAL_HS_POL_ACTIVE_LOW	(1 << 15)
17962306a36Sopenharmony_ci#define SYNCVAL_VS_POL_ACTIVE_LOW	(1 << 31)
18062306a36Sopenharmony_ci#define DP0_MISC		0x0658
18162306a36Sopenharmony_ci#define TU_SIZE_RECOMMENDED		(63) /* LSCLK cycles per TU */
18262306a36Sopenharmony_ci#define MAX_TU_SYMBOL		GENMASK(28, 23)
18362306a36Sopenharmony_ci#define TU_SIZE			GENMASK(21, 16)
18462306a36Sopenharmony_ci#define BPC_6				(0 << 5)
18562306a36Sopenharmony_ci#define BPC_8				(1 << 5)
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci/* AUX channel */
18862306a36Sopenharmony_ci#define DP0_AUXCFG0		0x0660
18962306a36Sopenharmony_ci#define DP0_AUXCFG0_BSIZE	GENMASK(11, 8)
19062306a36Sopenharmony_ci#define DP0_AUXCFG0_ADDR_ONLY	BIT(4)
19162306a36Sopenharmony_ci#define DP0_AUXCFG1		0x0664
19262306a36Sopenharmony_ci#define AUX_RX_FILTER_EN		BIT(16)
19362306a36Sopenharmony_ci
19462306a36Sopenharmony_ci#define DP0_AUXADDR		0x0668
19562306a36Sopenharmony_ci#define DP0_AUXWDATA(i)		(0x066c + (i) * 4)
19662306a36Sopenharmony_ci#define DP0_AUXRDATA(i)		(0x067c + (i) * 4)
19762306a36Sopenharmony_ci#define DP0_AUXSTATUS		0x068c
19862306a36Sopenharmony_ci#define AUX_BYTES		GENMASK(15, 8)
19962306a36Sopenharmony_ci#define AUX_STATUS		GENMASK(7, 4)
20062306a36Sopenharmony_ci#define AUX_TIMEOUT		BIT(1)
20162306a36Sopenharmony_ci#define AUX_BUSY		BIT(0)
20262306a36Sopenharmony_ci#define DP0_AUXI2CADR		0x0698
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci/* Link Training */
20562306a36Sopenharmony_ci#define DP0_SRCCTRL		0x06a0
20662306a36Sopenharmony_ci#define DP0_SRCCTRL_SCRMBLDIS		BIT(13)
20762306a36Sopenharmony_ci#define DP0_SRCCTRL_EN810B		BIT(12)
20862306a36Sopenharmony_ci#define DP0_SRCCTRL_NOTP		(0 << 8)
20962306a36Sopenharmony_ci#define DP0_SRCCTRL_TP1			(1 << 8)
21062306a36Sopenharmony_ci#define DP0_SRCCTRL_TP2			(2 << 8)
21162306a36Sopenharmony_ci#define DP0_SRCCTRL_LANESKEW		BIT(7)
21262306a36Sopenharmony_ci#define DP0_SRCCTRL_SSCG		BIT(3)
21362306a36Sopenharmony_ci#define DP0_SRCCTRL_LANES_1		(0 << 2)
21462306a36Sopenharmony_ci#define DP0_SRCCTRL_LANES_2		(1 << 2)
21562306a36Sopenharmony_ci#define DP0_SRCCTRL_BW27		(1 << 1)
21662306a36Sopenharmony_ci#define DP0_SRCCTRL_BW162		(0 << 1)
21762306a36Sopenharmony_ci#define DP0_SRCCTRL_AUTOCORRECT		BIT(0)
21862306a36Sopenharmony_ci#define DP0_LTSTAT		0x06d0
21962306a36Sopenharmony_ci#define LT_LOOPDONE			BIT(13)
22062306a36Sopenharmony_ci#define LT_STATUS_MASK			(0x1f << 8)
22162306a36Sopenharmony_ci#define LT_CHANNEL1_EQ_BITS		(DP_CHANNEL_EQ_BITS << 4)
22262306a36Sopenharmony_ci#define LT_INTERLANE_ALIGN_DONE		BIT(3)
22362306a36Sopenharmony_ci#define LT_CHANNEL0_EQ_BITS		(DP_CHANNEL_EQ_BITS)
22462306a36Sopenharmony_ci#define DP0_SNKLTCHGREQ		0x06d4
22562306a36Sopenharmony_ci#define DP0_LTLOOPCTRL		0x06d8
22662306a36Sopenharmony_ci#define DP0_SNKLTCTRL		0x06e4
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ci#define DP1_SRCCTRL		0x07a0
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci/* PHY */
23162306a36Sopenharmony_ci#define DP_PHY_CTRL		0x0800
23262306a36Sopenharmony_ci#define DP_PHY_RST			BIT(28)  /* DP PHY Global Soft Reset */
23362306a36Sopenharmony_ci#define BGREN				BIT(25)  /* AUX PHY BGR Enable */
23462306a36Sopenharmony_ci#define PWR_SW_EN			BIT(24)  /* PHY Power Switch Enable */
23562306a36Sopenharmony_ci#define PHY_M1_RST			BIT(12)  /* Reset PHY1 Main Channel */
23662306a36Sopenharmony_ci#define PHY_RDY				BIT(16)  /* PHY Main Channels Ready */
23762306a36Sopenharmony_ci#define PHY_M0_RST			BIT(8)   /* Reset PHY0 Main Channel */
23862306a36Sopenharmony_ci#define PHY_2LANE			BIT(2)   /* PHY Enable 2 lanes */
23962306a36Sopenharmony_ci#define PHY_A0_EN			BIT(1)   /* PHY Aux Channel0 Enable */
24062306a36Sopenharmony_ci#define PHY_M0_EN			BIT(0)   /* PHY Main Channel0 Enable */
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci/* PLL */
24362306a36Sopenharmony_ci#define DP0_PLLCTRL		0x0900
24462306a36Sopenharmony_ci#define DP1_PLLCTRL		0x0904	/* not defined in DS */
24562306a36Sopenharmony_ci#define PXL_PLLCTRL		0x0908
24662306a36Sopenharmony_ci#define PLLUPDATE			BIT(2)
24762306a36Sopenharmony_ci#define PLLBYP				BIT(1)
24862306a36Sopenharmony_ci#define PLLEN				BIT(0)
24962306a36Sopenharmony_ci#define PXL_PLLPARAM		0x0914
25062306a36Sopenharmony_ci#define IN_SEL_REFCLK			(0 << 14)
25162306a36Sopenharmony_ci#define SYS_PLLPARAM		0x0918
25262306a36Sopenharmony_ci#define REF_FREQ_38M4			(0 << 8) /* 38.4 MHz */
25362306a36Sopenharmony_ci#define REF_FREQ_19M2			(1 << 8) /* 19.2 MHz */
25462306a36Sopenharmony_ci#define REF_FREQ_26M			(2 << 8) /* 26 MHz */
25562306a36Sopenharmony_ci#define REF_FREQ_13M			(3 << 8) /* 13 MHz */
25662306a36Sopenharmony_ci#define SYSCLK_SEL_LSCLK		(0 << 4)
25762306a36Sopenharmony_ci#define LSCLK_DIV_1			(0 << 0)
25862306a36Sopenharmony_ci#define LSCLK_DIV_2			(1 << 0)
25962306a36Sopenharmony_ci
26062306a36Sopenharmony_ci/* Test & Debug */
26162306a36Sopenharmony_ci#define TSTCTL			0x0a00
26262306a36Sopenharmony_ci#define COLOR_R			GENMASK(31, 24)
26362306a36Sopenharmony_ci#define COLOR_G			GENMASK(23, 16)
26462306a36Sopenharmony_ci#define COLOR_B			GENMASK(15, 8)
26562306a36Sopenharmony_ci#define ENI2CFILTER		BIT(4)
26662306a36Sopenharmony_ci#define COLOR_BAR_MODE		GENMASK(1, 0)
26762306a36Sopenharmony_ci#define COLOR_BAR_MODE_BARS	2
26862306a36Sopenharmony_ci#define PLL_DBG			0x0a04
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_cistatic bool tc_test_pattern;
27162306a36Sopenharmony_cimodule_param_named(test, tc_test_pattern, bool, 0644);
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_cistruct tc_edp_link {
27462306a36Sopenharmony_ci	u8			dpcd[DP_RECEIVER_CAP_SIZE];
27562306a36Sopenharmony_ci	unsigned int		rate;
27662306a36Sopenharmony_ci	u8			num_lanes;
27762306a36Sopenharmony_ci	u8			assr;
27862306a36Sopenharmony_ci	bool			scrambler_dis;
27962306a36Sopenharmony_ci	bool			spread;
28062306a36Sopenharmony_ci};
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_cistruct tc_data {
28362306a36Sopenharmony_ci	struct device		*dev;
28462306a36Sopenharmony_ci	struct regmap		*regmap;
28562306a36Sopenharmony_ci	struct drm_dp_aux	aux;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	struct drm_bridge	bridge;
28862306a36Sopenharmony_ci	struct drm_bridge	*panel_bridge;
28962306a36Sopenharmony_ci	struct drm_connector	connector;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	struct mipi_dsi_device	*dsi;
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	/* link settings */
29462306a36Sopenharmony_ci	struct tc_edp_link	link;
29562306a36Sopenharmony_ci
29662306a36Sopenharmony_ci	/* current mode */
29762306a36Sopenharmony_ci	struct drm_display_mode	mode;
29862306a36Sopenharmony_ci
29962306a36Sopenharmony_ci	u32			rev;
30062306a36Sopenharmony_ci	u8			assr;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci	struct gpio_desc	*sd_gpio;
30362306a36Sopenharmony_ci	struct gpio_desc	*reset_gpio;
30462306a36Sopenharmony_ci	struct clk		*refclk;
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	/* do we have IRQ */
30762306a36Sopenharmony_ci	bool			have_irq;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	/* Input connector type, DSI and not DPI. */
31062306a36Sopenharmony_ci	bool			input_connector_dsi;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	/* HPD pin number (0 or 1) or -ENODEV */
31362306a36Sopenharmony_ci	int			hpd_pin;
31462306a36Sopenharmony_ci};
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_cistatic inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
31762306a36Sopenharmony_ci{
31862306a36Sopenharmony_ci	return container_of(a, struct tc_data, aux);
31962306a36Sopenharmony_ci}
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_cistatic inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
32262306a36Sopenharmony_ci{
32362306a36Sopenharmony_ci	return container_of(b, struct tc_data, bridge);
32462306a36Sopenharmony_ci}
32562306a36Sopenharmony_ci
32662306a36Sopenharmony_cistatic inline struct tc_data *connector_to_tc(struct drm_connector *c)
32762306a36Sopenharmony_ci{
32862306a36Sopenharmony_ci	return container_of(c, struct tc_data, connector);
32962306a36Sopenharmony_ci}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
33262306a36Sopenharmony_ci				  unsigned int cond_mask,
33362306a36Sopenharmony_ci				  unsigned int cond_value,
33462306a36Sopenharmony_ci				  unsigned long sleep_us, u64 timeout_us)
33562306a36Sopenharmony_ci{
33662306a36Sopenharmony_ci	unsigned int val;
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci	return regmap_read_poll_timeout(tc->regmap, addr, val,
33962306a36Sopenharmony_ci					(val & cond_mask) == cond_value,
34062306a36Sopenharmony_ci					sleep_us, timeout_us);
34162306a36Sopenharmony_ci}
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_cistatic int tc_aux_wait_busy(struct tc_data *tc)
34462306a36Sopenharmony_ci{
34562306a36Sopenharmony_ci	return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 100, 100000);
34662306a36Sopenharmony_ci}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic int tc_aux_write_data(struct tc_data *tc, const void *data,
34962306a36Sopenharmony_ci			     size_t size)
35062306a36Sopenharmony_ci{
35162306a36Sopenharmony_ci	u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
35262306a36Sopenharmony_ci	int ret, count = ALIGN(size, sizeof(u32));
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_ci	memcpy(auxwdata, data, size);
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
35762306a36Sopenharmony_ci	if (ret)
35862306a36Sopenharmony_ci		return ret;
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_ci	return size;
36162306a36Sopenharmony_ci}
36262306a36Sopenharmony_ci
36362306a36Sopenharmony_cistatic int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
36462306a36Sopenharmony_ci{
36562306a36Sopenharmony_ci	u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
36662306a36Sopenharmony_ci	int ret, count = ALIGN(size, sizeof(u32));
36762306a36Sopenharmony_ci
36862306a36Sopenharmony_ci	ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
36962306a36Sopenharmony_ci	if (ret)
37062306a36Sopenharmony_ci		return ret;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci	memcpy(data, auxrdata, size);
37362306a36Sopenharmony_ci
37462306a36Sopenharmony_ci	return size;
37562306a36Sopenharmony_ci}
37662306a36Sopenharmony_ci
37762306a36Sopenharmony_cistatic u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
37862306a36Sopenharmony_ci{
37962306a36Sopenharmony_ci	u32 auxcfg0 = msg->request;
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_ci	if (size)
38262306a36Sopenharmony_ci		auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
38362306a36Sopenharmony_ci	else
38462306a36Sopenharmony_ci		auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
38562306a36Sopenharmony_ci
38662306a36Sopenharmony_ci	return auxcfg0;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
39062306a36Sopenharmony_ci			       struct drm_dp_aux_msg *msg)
39162306a36Sopenharmony_ci{
39262306a36Sopenharmony_ci	struct tc_data *tc = aux_to_tc(aux);
39362306a36Sopenharmony_ci	size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
39462306a36Sopenharmony_ci	u8 request = msg->request & ~DP_AUX_I2C_MOT;
39562306a36Sopenharmony_ci	u32 auxstatus;
39662306a36Sopenharmony_ci	int ret;
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	ret = tc_aux_wait_busy(tc);
39962306a36Sopenharmony_ci	if (ret)
40062306a36Sopenharmony_ci		return ret;
40162306a36Sopenharmony_ci
40262306a36Sopenharmony_ci	switch (request) {
40362306a36Sopenharmony_ci	case DP_AUX_NATIVE_READ:
40462306a36Sopenharmony_ci	case DP_AUX_I2C_READ:
40562306a36Sopenharmony_ci		break;
40662306a36Sopenharmony_ci	case DP_AUX_NATIVE_WRITE:
40762306a36Sopenharmony_ci	case DP_AUX_I2C_WRITE:
40862306a36Sopenharmony_ci		if (size) {
40962306a36Sopenharmony_ci			ret = tc_aux_write_data(tc, msg->buffer, size);
41062306a36Sopenharmony_ci			if (ret < 0)
41162306a36Sopenharmony_ci				return ret;
41262306a36Sopenharmony_ci		}
41362306a36Sopenharmony_ci		break;
41462306a36Sopenharmony_ci	default:
41562306a36Sopenharmony_ci		return -EINVAL;
41662306a36Sopenharmony_ci	}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_ci	/* Store address */
41962306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
42062306a36Sopenharmony_ci	if (ret)
42162306a36Sopenharmony_ci		return ret;
42262306a36Sopenharmony_ci	/* Start transfer */
42362306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
42462306a36Sopenharmony_ci	if (ret)
42562306a36Sopenharmony_ci		return ret;
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_ci	ret = tc_aux_wait_busy(tc);
42862306a36Sopenharmony_ci	if (ret)
42962306a36Sopenharmony_ci		return ret;
43062306a36Sopenharmony_ci
43162306a36Sopenharmony_ci	ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
43262306a36Sopenharmony_ci	if (ret)
43362306a36Sopenharmony_ci		return ret;
43462306a36Sopenharmony_ci
43562306a36Sopenharmony_ci	if (auxstatus & AUX_TIMEOUT)
43662306a36Sopenharmony_ci		return -ETIMEDOUT;
43762306a36Sopenharmony_ci	/*
43862306a36Sopenharmony_ci	 * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
43962306a36Sopenharmony_ci	 * reports 1 byte transferred in its status. To deal we that
44062306a36Sopenharmony_ci	 * we ignore aux_bytes field if we know that this was an
44162306a36Sopenharmony_ci	 * address-only transfer
44262306a36Sopenharmony_ci	 */
44362306a36Sopenharmony_ci	if (size)
44462306a36Sopenharmony_ci		size = FIELD_GET(AUX_BYTES, auxstatus);
44562306a36Sopenharmony_ci	msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
44662306a36Sopenharmony_ci
44762306a36Sopenharmony_ci	switch (request) {
44862306a36Sopenharmony_ci	case DP_AUX_NATIVE_READ:
44962306a36Sopenharmony_ci	case DP_AUX_I2C_READ:
45062306a36Sopenharmony_ci		if (size)
45162306a36Sopenharmony_ci			return tc_aux_read_data(tc, msg->buffer, size);
45262306a36Sopenharmony_ci		break;
45362306a36Sopenharmony_ci	}
45462306a36Sopenharmony_ci
45562306a36Sopenharmony_ci	return size;
45662306a36Sopenharmony_ci}
45762306a36Sopenharmony_ci
45862306a36Sopenharmony_cistatic const char * const training_pattern1_errors[] = {
45962306a36Sopenharmony_ci	"No errors",
46062306a36Sopenharmony_ci	"Aux write error",
46162306a36Sopenharmony_ci	"Aux read error",
46262306a36Sopenharmony_ci	"Max voltage reached error",
46362306a36Sopenharmony_ci	"Loop counter expired error",
46462306a36Sopenharmony_ci	"res", "res", "res"
46562306a36Sopenharmony_ci};
46662306a36Sopenharmony_ci
46762306a36Sopenharmony_cistatic const char * const training_pattern2_errors[] = {
46862306a36Sopenharmony_ci	"No errors",
46962306a36Sopenharmony_ci	"Aux write error",
47062306a36Sopenharmony_ci	"Aux read error",
47162306a36Sopenharmony_ci	"Clock recovery failed error",
47262306a36Sopenharmony_ci	"Loop counter expired error",
47362306a36Sopenharmony_ci	"res", "res", "res"
47462306a36Sopenharmony_ci};
47562306a36Sopenharmony_ci
47662306a36Sopenharmony_cistatic u32 tc_srcctrl(struct tc_data *tc)
47762306a36Sopenharmony_ci{
47862306a36Sopenharmony_ci	/*
47962306a36Sopenharmony_ci	 * No training pattern, skew lane 1 data by two LSCLK cycles with
48062306a36Sopenharmony_ci	 * respect to lane 0 data, AutoCorrect Mode = 0
48162306a36Sopenharmony_ci	 */
48262306a36Sopenharmony_ci	u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
48362306a36Sopenharmony_ci
48462306a36Sopenharmony_ci	if (tc->link.scrambler_dis)
48562306a36Sopenharmony_ci		reg |= DP0_SRCCTRL_SCRMBLDIS;	/* Scrambler Disabled */
48662306a36Sopenharmony_ci	if (tc->link.spread)
48762306a36Sopenharmony_ci		reg |= DP0_SRCCTRL_SSCG;	/* Spread Spectrum Enable */
48862306a36Sopenharmony_ci	if (tc->link.num_lanes == 2)
48962306a36Sopenharmony_ci		reg |= DP0_SRCCTRL_LANES_2;	/* Two Main Channel Lanes */
49062306a36Sopenharmony_ci	if (tc->link.rate != 162000)
49162306a36Sopenharmony_ci		reg |= DP0_SRCCTRL_BW27;	/* 2.7 Gbps link */
49262306a36Sopenharmony_ci	return reg;
49362306a36Sopenharmony_ci}
49462306a36Sopenharmony_ci
49562306a36Sopenharmony_cistatic int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
49662306a36Sopenharmony_ci{
49762306a36Sopenharmony_ci	int ret;
49862306a36Sopenharmony_ci
49962306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
50062306a36Sopenharmony_ci	if (ret)
50162306a36Sopenharmony_ci		return ret;
50262306a36Sopenharmony_ci
50362306a36Sopenharmony_ci	/* Wait for PLL to lock: up to 7.5 ms, depending on refclk */
50462306a36Sopenharmony_ci	usleep_range(15000, 20000);
50562306a36Sopenharmony_ci
50662306a36Sopenharmony_ci	return 0;
50762306a36Sopenharmony_ci}
50862306a36Sopenharmony_ci
50962306a36Sopenharmony_cistatic int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
51062306a36Sopenharmony_ci{
51162306a36Sopenharmony_ci	int ret;
51262306a36Sopenharmony_ci	int i_pre, best_pre = 1;
51362306a36Sopenharmony_ci	int i_post, best_post = 1;
51462306a36Sopenharmony_ci	int div, best_div = 1;
51562306a36Sopenharmony_ci	int mul, best_mul = 1;
51662306a36Sopenharmony_ci	int delta, best_delta;
51762306a36Sopenharmony_ci	int ext_div[] = {1, 2, 3, 5, 7};
51862306a36Sopenharmony_ci	int clk_min, clk_max;
51962306a36Sopenharmony_ci	int best_pixelclock = 0;
52062306a36Sopenharmony_ci	int vco_hi = 0;
52162306a36Sopenharmony_ci	u32 pxl_pllparam;
52262306a36Sopenharmony_ci
52362306a36Sopenharmony_ci	/*
52462306a36Sopenharmony_ci	 * refclk * mul / (ext_pre_div * pre_div) should be in range:
52562306a36Sopenharmony_ci	 * - DPI ..... 0 to 100 MHz
52662306a36Sopenharmony_ci	 * - (e)DP ... 150 to 650 MHz
52762306a36Sopenharmony_ci	 */
52862306a36Sopenharmony_ci	if (tc->bridge.type == DRM_MODE_CONNECTOR_DPI) {
52962306a36Sopenharmony_ci		clk_min = 0;
53062306a36Sopenharmony_ci		clk_max = 100000000;
53162306a36Sopenharmony_ci	} else {
53262306a36Sopenharmony_ci		clk_min = 150000000;
53362306a36Sopenharmony_ci		clk_max = 650000000;
53462306a36Sopenharmony_ci	}
53562306a36Sopenharmony_ci
53662306a36Sopenharmony_ci	dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
53762306a36Sopenharmony_ci		refclk);
53862306a36Sopenharmony_ci	best_delta = pixelclock;
53962306a36Sopenharmony_ci	/* Loop over all possible ext_divs, skipping invalid configurations */
54062306a36Sopenharmony_ci	for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
54162306a36Sopenharmony_ci		/*
54262306a36Sopenharmony_ci		 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
54362306a36Sopenharmony_ci		 * We don't allow any refclk > 200 MHz, only check lower bounds.
54462306a36Sopenharmony_ci		 */
54562306a36Sopenharmony_ci		if (refclk / ext_div[i_pre] < 1000000)
54662306a36Sopenharmony_ci			continue;
54762306a36Sopenharmony_ci		for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
54862306a36Sopenharmony_ci			for (div = 1; div <= 16; div++) {
54962306a36Sopenharmony_ci				u32 clk;
55062306a36Sopenharmony_ci				u64 tmp;
55162306a36Sopenharmony_ci
55262306a36Sopenharmony_ci				tmp = pixelclock * ext_div[i_pre] *
55362306a36Sopenharmony_ci				      ext_div[i_post] * div;
55462306a36Sopenharmony_ci				do_div(tmp, refclk);
55562306a36Sopenharmony_ci				mul = tmp;
55662306a36Sopenharmony_ci
55762306a36Sopenharmony_ci				/* Check limits */
55862306a36Sopenharmony_ci				if ((mul < 1) || (mul > 128))
55962306a36Sopenharmony_ci					continue;
56062306a36Sopenharmony_ci
56162306a36Sopenharmony_ci				clk = (refclk / ext_div[i_pre] / div) * mul;
56262306a36Sopenharmony_ci				if ((clk > clk_max) || (clk < clk_min))
56362306a36Sopenharmony_ci					continue;
56462306a36Sopenharmony_ci
56562306a36Sopenharmony_ci				clk = clk / ext_div[i_post];
56662306a36Sopenharmony_ci				delta = clk - pixelclock;
56762306a36Sopenharmony_ci
56862306a36Sopenharmony_ci				if (abs(delta) < abs(best_delta)) {
56962306a36Sopenharmony_ci					best_pre = i_pre;
57062306a36Sopenharmony_ci					best_post = i_post;
57162306a36Sopenharmony_ci					best_div = div;
57262306a36Sopenharmony_ci					best_mul = mul;
57362306a36Sopenharmony_ci					best_delta = delta;
57462306a36Sopenharmony_ci					best_pixelclock = clk;
57562306a36Sopenharmony_ci				}
57662306a36Sopenharmony_ci			}
57762306a36Sopenharmony_ci		}
57862306a36Sopenharmony_ci	}
57962306a36Sopenharmony_ci	if (best_pixelclock == 0) {
58062306a36Sopenharmony_ci		dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
58162306a36Sopenharmony_ci			pixelclock);
58262306a36Sopenharmony_ci		return -EINVAL;
58362306a36Sopenharmony_ci	}
58462306a36Sopenharmony_ci
58562306a36Sopenharmony_ci	dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
58662306a36Sopenharmony_ci		best_delta);
58762306a36Sopenharmony_ci	dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
58862306a36Sopenharmony_ci		ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
58962306a36Sopenharmony_ci
59062306a36Sopenharmony_ci	/* if VCO >= 300 MHz */
59162306a36Sopenharmony_ci	if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
59262306a36Sopenharmony_ci		vco_hi = 1;
59362306a36Sopenharmony_ci	/* see DS */
59462306a36Sopenharmony_ci	if (best_div == 16)
59562306a36Sopenharmony_ci		best_div = 0;
59662306a36Sopenharmony_ci	if (best_mul == 128)
59762306a36Sopenharmony_ci		best_mul = 0;
59862306a36Sopenharmony_ci
59962306a36Sopenharmony_ci	/* Power up PLL and switch to bypass */
60062306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
60162306a36Sopenharmony_ci	if (ret)
60262306a36Sopenharmony_ci		return ret;
60362306a36Sopenharmony_ci
60462306a36Sopenharmony_ci	pxl_pllparam  = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
60562306a36Sopenharmony_ci	pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
60662306a36Sopenharmony_ci	pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
60762306a36Sopenharmony_ci	pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
60862306a36Sopenharmony_ci	pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
60962306a36Sopenharmony_ci	pxl_pllparam |= best_mul; /* Multiplier for PLL */
61062306a36Sopenharmony_ci
61162306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
61262306a36Sopenharmony_ci	if (ret)
61362306a36Sopenharmony_ci		return ret;
61462306a36Sopenharmony_ci
61562306a36Sopenharmony_ci	/* Force PLL parameter update and disable bypass */
61662306a36Sopenharmony_ci	return tc_pllupdate(tc, PXL_PLLCTRL);
61762306a36Sopenharmony_ci}
61862306a36Sopenharmony_ci
61962306a36Sopenharmony_cistatic int tc_pxl_pll_dis(struct tc_data *tc)
62062306a36Sopenharmony_ci{
62162306a36Sopenharmony_ci	/* Enable PLL bypass, power down PLL */
62262306a36Sopenharmony_ci	return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
62362306a36Sopenharmony_ci}
62462306a36Sopenharmony_ci
62562306a36Sopenharmony_cistatic int tc_stream_clock_calc(struct tc_data *tc)
62662306a36Sopenharmony_ci{
62762306a36Sopenharmony_ci	/*
62862306a36Sopenharmony_ci	 * If the Stream clock and Link Symbol clock are
62962306a36Sopenharmony_ci	 * asynchronous with each other, the value of M changes over
63062306a36Sopenharmony_ci	 * time. This way of generating link clock and stream
63162306a36Sopenharmony_ci	 * clock is called Asynchronous Clock mode. The value M
63262306a36Sopenharmony_ci	 * must change while the value N stays constant. The
63362306a36Sopenharmony_ci	 * value of N in this Asynchronous Clock mode must be set
63462306a36Sopenharmony_ci	 * to 2^15 or 32,768.
63562306a36Sopenharmony_ci	 *
63662306a36Sopenharmony_ci	 * LSCLK = 1/10 of high speed link clock
63762306a36Sopenharmony_ci	 *
63862306a36Sopenharmony_ci	 * f_STRMCLK = M/N * f_LSCLK
63962306a36Sopenharmony_ci	 * M/N = f_STRMCLK / f_LSCLK
64062306a36Sopenharmony_ci	 *
64162306a36Sopenharmony_ci	 */
64262306a36Sopenharmony_ci	return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
64362306a36Sopenharmony_ci}
64462306a36Sopenharmony_ci
64562306a36Sopenharmony_cistatic int tc_set_syspllparam(struct tc_data *tc)
64662306a36Sopenharmony_ci{
64762306a36Sopenharmony_ci	unsigned long rate;
64862306a36Sopenharmony_ci	u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
64962306a36Sopenharmony_ci
65062306a36Sopenharmony_ci	rate = clk_get_rate(tc->refclk);
65162306a36Sopenharmony_ci	switch (rate) {
65262306a36Sopenharmony_ci	case 38400000:
65362306a36Sopenharmony_ci		pllparam |= REF_FREQ_38M4;
65462306a36Sopenharmony_ci		break;
65562306a36Sopenharmony_ci	case 26000000:
65662306a36Sopenharmony_ci		pllparam |= REF_FREQ_26M;
65762306a36Sopenharmony_ci		break;
65862306a36Sopenharmony_ci	case 19200000:
65962306a36Sopenharmony_ci		pllparam |= REF_FREQ_19M2;
66062306a36Sopenharmony_ci		break;
66162306a36Sopenharmony_ci	case 13000000:
66262306a36Sopenharmony_ci		pllparam |= REF_FREQ_13M;
66362306a36Sopenharmony_ci		break;
66462306a36Sopenharmony_ci	default:
66562306a36Sopenharmony_ci		dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
66662306a36Sopenharmony_ci		return -EINVAL;
66762306a36Sopenharmony_ci	}
66862306a36Sopenharmony_ci
66962306a36Sopenharmony_ci	return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
67062306a36Sopenharmony_ci}
67162306a36Sopenharmony_ci
67262306a36Sopenharmony_cistatic int tc_aux_link_setup(struct tc_data *tc)
67362306a36Sopenharmony_ci{
67462306a36Sopenharmony_ci	int ret;
67562306a36Sopenharmony_ci	u32 dp0_auxcfg1;
67662306a36Sopenharmony_ci
67762306a36Sopenharmony_ci	/* Setup DP-PHY / PLL */
67862306a36Sopenharmony_ci	ret = tc_set_syspllparam(tc);
67962306a36Sopenharmony_ci	if (ret)
68062306a36Sopenharmony_ci		goto err;
68162306a36Sopenharmony_ci
68262306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP_PHY_CTRL,
68362306a36Sopenharmony_ci			   BGREN | PWR_SW_EN | PHY_A0_EN);
68462306a36Sopenharmony_ci	if (ret)
68562306a36Sopenharmony_ci		goto err;
68662306a36Sopenharmony_ci	/*
68762306a36Sopenharmony_ci	 * Initially PLLs are in bypass. Force PLL parameter update,
68862306a36Sopenharmony_ci	 * disable PLL bypass, enable PLL
68962306a36Sopenharmony_ci	 */
69062306a36Sopenharmony_ci	ret = tc_pllupdate(tc, DP0_PLLCTRL);
69162306a36Sopenharmony_ci	if (ret)
69262306a36Sopenharmony_ci		goto err;
69362306a36Sopenharmony_ci
69462306a36Sopenharmony_ci	ret = tc_pllupdate(tc, DP1_PLLCTRL);
69562306a36Sopenharmony_ci	if (ret)
69662306a36Sopenharmony_ci		goto err;
69762306a36Sopenharmony_ci
69862306a36Sopenharmony_ci	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 100, 100000);
69962306a36Sopenharmony_ci	if (ret == -ETIMEDOUT) {
70062306a36Sopenharmony_ci		dev_err(tc->dev, "Timeout waiting for PHY to become ready");
70162306a36Sopenharmony_ci		return ret;
70262306a36Sopenharmony_ci	} else if (ret) {
70362306a36Sopenharmony_ci		goto err;
70462306a36Sopenharmony_ci	}
70562306a36Sopenharmony_ci
70662306a36Sopenharmony_ci	/* Setup AUX link */
70762306a36Sopenharmony_ci	dp0_auxcfg1  = AUX_RX_FILTER_EN;
70862306a36Sopenharmony_ci	dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
70962306a36Sopenharmony_ci	dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
71062306a36Sopenharmony_ci
71162306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
71262306a36Sopenharmony_ci	if (ret)
71362306a36Sopenharmony_ci		goto err;
71462306a36Sopenharmony_ci
71562306a36Sopenharmony_ci	/* Register DP AUX channel */
71662306a36Sopenharmony_ci	tc->aux.name = "TC358767 AUX i2c adapter";
71762306a36Sopenharmony_ci	tc->aux.dev = tc->dev;
71862306a36Sopenharmony_ci	tc->aux.transfer = tc_aux_transfer;
71962306a36Sopenharmony_ci	drm_dp_aux_init(&tc->aux);
72062306a36Sopenharmony_ci
72162306a36Sopenharmony_ci	return 0;
72262306a36Sopenharmony_cierr:
72362306a36Sopenharmony_ci	dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
72462306a36Sopenharmony_ci	return ret;
72562306a36Sopenharmony_ci}
72662306a36Sopenharmony_ci
72762306a36Sopenharmony_cistatic int tc_get_display_props(struct tc_data *tc)
72862306a36Sopenharmony_ci{
72962306a36Sopenharmony_ci	u8 revision, num_lanes;
73062306a36Sopenharmony_ci	unsigned int rate;
73162306a36Sopenharmony_ci	int ret;
73262306a36Sopenharmony_ci	u8 reg;
73362306a36Sopenharmony_ci
73462306a36Sopenharmony_ci	/* Read DP Rx Link Capability */
73562306a36Sopenharmony_ci	ret = drm_dp_dpcd_read(&tc->aux, DP_DPCD_REV, tc->link.dpcd,
73662306a36Sopenharmony_ci			       DP_RECEIVER_CAP_SIZE);
73762306a36Sopenharmony_ci	if (ret < 0)
73862306a36Sopenharmony_ci		goto err_dpcd_read;
73962306a36Sopenharmony_ci
74062306a36Sopenharmony_ci	revision = tc->link.dpcd[DP_DPCD_REV];
74162306a36Sopenharmony_ci	rate = drm_dp_max_link_rate(tc->link.dpcd);
74262306a36Sopenharmony_ci	num_lanes = drm_dp_max_lane_count(tc->link.dpcd);
74362306a36Sopenharmony_ci
74462306a36Sopenharmony_ci	if (rate != 162000 && rate != 270000) {
74562306a36Sopenharmony_ci		dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
74662306a36Sopenharmony_ci		rate = 270000;
74762306a36Sopenharmony_ci	}
74862306a36Sopenharmony_ci
74962306a36Sopenharmony_ci	tc->link.rate = rate;
75062306a36Sopenharmony_ci
75162306a36Sopenharmony_ci	if (num_lanes > 2) {
75262306a36Sopenharmony_ci		dev_dbg(tc->dev, "Falling to 2 lanes\n");
75362306a36Sopenharmony_ci		num_lanes = 2;
75462306a36Sopenharmony_ci	}
75562306a36Sopenharmony_ci
75662306a36Sopenharmony_ci	tc->link.num_lanes = num_lanes;
75762306a36Sopenharmony_ci
75862306a36Sopenharmony_ci	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, &reg);
75962306a36Sopenharmony_ci	if (ret < 0)
76062306a36Sopenharmony_ci		goto err_dpcd_read;
76162306a36Sopenharmony_ci	tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
76262306a36Sopenharmony_ci
76362306a36Sopenharmony_ci	ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, &reg);
76462306a36Sopenharmony_ci	if (ret < 0)
76562306a36Sopenharmony_ci		goto err_dpcd_read;
76662306a36Sopenharmony_ci
76762306a36Sopenharmony_ci	tc->link.scrambler_dis = false;
76862306a36Sopenharmony_ci	/* read assr */
76962306a36Sopenharmony_ci	ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, &reg);
77062306a36Sopenharmony_ci	if (ret < 0)
77162306a36Sopenharmony_ci		goto err_dpcd_read;
77262306a36Sopenharmony_ci	tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
77362306a36Sopenharmony_ci
77462306a36Sopenharmony_ci	dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
77562306a36Sopenharmony_ci		revision >> 4, revision & 0x0f,
77662306a36Sopenharmony_ci		(tc->link.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
77762306a36Sopenharmony_ci		tc->link.num_lanes,
77862306a36Sopenharmony_ci		drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
77962306a36Sopenharmony_ci		"enhanced" : "default");
78062306a36Sopenharmony_ci	dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
78162306a36Sopenharmony_ci		tc->link.spread ? "0.5%" : "0.0%",
78262306a36Sopenharmony_ci		tc->link.scrambler_dis ? "disabled" : "enabled");
78362306a36Sopenharmony_ci	dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
78462306a36Sopenharmony_ci		tc->link.assr, tc->assr);
78562306a36Sopenharmony_ci
78662306a36Sopenharmony_ci	return 0;
78762306a36Sopenharmony_ci
78862306a36Sopenharmony_cierr_dpcd_read:
78962306a36Sopenharmony_ci	dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
79062306a36Sopenharmony_ci	return ret;
79162306a36Sopenharmony_ci}
79262306a36Sopenharmony_ci
79362306a36Sopenharmony_cistatic int tc_set_common_video_mode(struct tc_data *tc,
79462306a36Sopenharmony_ci				    const struct drm_display_mode *mode)
79562306a36Sopenharmony_ci{
79662306a36Sopenharmony_ci	int left_margin = mode->htotal - mode->hsync_end;
79762306a36Sopenharmony_ci	int right_margin = mode->hsync_start - mode->hdisplay;
79862306a36Sopenharmony_ci	int hsync_len = mode->hsync_end - mode->hsync_start;
79962306a36Sopenharmony_ci	int upper_margin = mode->vtotal - mode->vsync_end;
80062306a36Sopenharmony_ci	int lower_margin = mode->vsync_start - mode->vdisplay;
80162306a36Sopenharmony_ci	int vsync_len = mode->vsync_end - mode->vsync_start;
80262306a36Sopenharmony_ci	int ret;
80362306a36Sopenharmony_ci
80462306a36Sopenharmony_ci	dev_dbg(tc->dev, "set mode %dx%d\n",
80562306a36Sopenharmony_ci		mode->hdisplay, mode->vdisplay);
80662306a36Sopenharmony_ci	dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
80762306a36Sopenharmony_ci		left_margin, right_margin, hsync_len);
80862306a36Sopenharmony_ci	dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
80962306a36Sopenharmony_ci		upper_margin, lower_margin, vsync_len);
81062306a36Sopenharmony_ci	dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
81162306a36Sopenharmony_ci
81262306a36Sopenharmony_ci
81362306a36Sopenharmony_ci	/*
81462306a36Sopenharmony_ci	 * LCD Ctl Frame Size
81562306a36Sopenharmony_ci	 * datasheet is not clear of vsdelay in case of DPI
81662306a36Sopenharmony_ci	 * assume we do not need any delay when DPI is a source of
81762306a36Sopenharmony_ci	 * sync signals
81862306a36Sopenharmony_ci	 */
81962306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, VPCTRL0,
82062306a36Sopenharmony_ci			   FIELD_PREP(VSDELAY, right_margin + 10) |
82162306a36Sopenharmony_ci			   OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
82262306a36Sopenharmony_ci	if (ret)
82362306a36Sopenharmony_ci		return ret;
82462306a36Sopenharmony_ci
82562306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, HTIM01,
82662306a36Sopenharmony_ci			   FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
82762306a36Sopenharmony_ci			   FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
82862306a36Sopenharmony_ci	if (ret)
82962306a36Sopenharmony_ci		return ret;
83062306a36Sopenharmony_ci
83162306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, HTIM02,
83262306a36Sopenharmony_ci			   FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
83362306a36Sopenharmony_ci			   FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
83462306a36Sopenharmony_ci	if (ret)
83562306a36Sopenharmony_ci		return ret;
83662306a36Sopenharmony_ci
83762306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, VTIM01,
83862306a36Sopenharmony_ci			   FIELD_PREP(VBPR, upper_margin) |
83962306a36Sopenharmony_ci			   FIELD_PREP(VSPR, vsync_len));
84062306a36Sopenharmony_ci	if (ret)
84162306a36Sopenharmony_ci		return ret;
84262306a36Sopenharmony_ci
84362306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, VTIM02,
84462306a36Sopenharmony_ci			   FIELD_PREP(VFPR, lower_margin) |
84562306a36Sopenharmony_ci			   FIELD_PREP(VDISPR, mode->vdisplay));
84662306a36Sopenharmony_ci	if (ret)
84762306a36Sopenharmony_ci		return ret;
84862306a36Sopenharmony_ci
84962306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
85062306a36Sopenharmony_ci	if (ret)
85162306a36Sopenharmony_ci		return ret;
85262306a36Sopenharmony_ci
85362306a36Sopenharmony_ci	/* Test pattern settings */
85462306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, TSTCTL,
85562306a36Sopenharmony_ci			   FIELD_PREP(COLOR_R, 120) |
85662306a36Sopenharmony_ci			   FIELD_PREP(COLOR_G, 20) |
85762306a36Sopenharmony_ci			   FIELD_PREP(COLOR_B, 99) |
85862306a36Sopenharmony_ci			   ENI2CFILTER |
85962306a36Sopenharmony_ci			   FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
86062306a36Sopenharmony_ci
86162306a36Sopenharmony_ci	return ret;
86262306a36Sopenharmony_ci}
86362306a36Sopenharmony_ci
86462306a36Sopenharmony_cistatic int tc_set_dpi_video_mode(struct tc_data *tc,
86562306a36Sopenharmony_ci				 const struct drm_display_mode *mode)
86662306a36Sopenharmony_ci{
86762306a36Sopenharmony_ci	u32 value = POCTRL_S2P;
86862306a36Sopenharmony_ci
86962306a36Sopenharmony_ci	if (tc->mode.flags & DRM_MODE_FLAG_NHSYNC)
87062306a36Sopenharmony_ci		value |= POCTRL_HS_POL;
87162306a36Sopenharmony_ci
87262306a36Sopenharmony_ci	if (tc->mode.flags & DRM_MODE_FLAG_NVSYNC)
87362306a36Sopenharmony_ci		value |= POCTRL_VS_POL;
87462306a36Sopenharmony_ci
87562306a36Sopenharmony_ci	return regmap_write(tc->regmap, POCTRL, value);
87662306a36Sopenharmony_ci}
87762306a36Sopenharmony_ci
87862306a36Sopenharmony_cistatic int tc_set_edp_video_mode(struct tc_data *tc,
87962306a36Sopenharmony_ci				 const struct drm_display_mode *mode)
88062306a36Sopenharmony_ci{
88162306a36Sopenharmony_ci	int ret;
88262306a36Sopenharmony_ci	int vid_sync_dly;
88362306a36Sopenharmony_ci	int max_tu_symbol;
88462306a36Sopenharmony_ci
88562306a36Sopenharmony_ci	int left_margin = mode->htotal - mode->hsync_end;
88662306a36Sopenharmony_ci	int hsync_len = mode->hsync_end - mode->hsync_start;
88762306a36Sopenharmony_ci	int upper_margin = mode->vtotal - mode->vsync_end;
88862306a36Sopenharmony_ci	int vsync_len = mode->vsync_end - mode->vsync_start;
88962306a36Sopenharmony_ci	u32 dp0_syncval;
89062306a36Sopenharmony_ci	u32 bits_per_pixel = 24;
89162306a36Sopenharmony_ci	u32 in_bw, out_bw;
89262306a36Sopenharmony_ci	u32 dpipxlfmt;
89362306a36Sopenharmony_ci
89462306a36Sopenharmony_ci	/*
89562306a36Sopenharmony_ci	 * Recommended maximum number of symbols transferred in a transfer unit:
89662306a36Sopenharmony_ci	 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
89762306a36Sopenharmony_ci	 *              (output active video bandwidth in bytes))
89862306a36Sopenharmony_ci	 * Must be less than tu_size.
89962306a36Sopenharmony_ci	 */
90062306a36Sopenharmony_ci
90162306a36Sopenharmony_ci	in_bw = mode->clock * bits_per_pixel / 8;
90262306a36Sopenharmony_ci	out_bw = tc->link.num_lanes * tc->link.rate;
90362306a36Sopenharmony_ci	max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw);
90462306a36Sopenharmony_ci
90562306a36Sopenharmony_ci	/* DP Main Stream Attributes */
90662306a36Sopenharmony_ci	vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
90762306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
90862306a36Sopenharmony_ci		 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
90962306a36Sopenharmony_ci		 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
91062306a36Sopenharmony_ci
91162306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_TOTALVAL,
91262306a36Sopenharmony_ci			   FIELD_PREP(H_TOTAL, mode->htotal) |
91362306a36Sopenharmony_ci			   FIELD_PREP(V_TOTAL, mode->vtotal));
91462306a36Sopenharmony_ci	if (ret)
91562306a36Sopenharmony_ci		return ret;
91662306a36Sopenharmony_ci
91762306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_STARTVAL,
91862306a36Sopenharmony_ci			   FIELD_PREP(H_START, left_margin + hsync_len) |
91962306a36Sopenharmony_ci			   FIELD_PREP(V_START, upper_margin + vsync_len));
92062306a36Sopenharmony_ci	if (ret)
92162306a36Sopenharmony_ci		return ret;
92262306a36Sopenharmony_ci
92362306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
92462306a36Sopenharmony_ci			   FIELD_PREP(V_ACT, mode->vdisplay) |
92562306a36Sopenharmony_ci			   FIELD_PREP(H_ACT, mode->hdisplay));
92662306a36Sopenharmony_ci	if (ret)
92762306a36Sopenharmony_ci		return ret;
92862306a36Sopenharmony_ci
92962306a36Sopenharmony_ci	dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
93062306a36Sopenharmony_ci		      FIELD_PREP(HS_WIDTH, hsync_len);
93162306a36Sopenharmony_ci
93262306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
93362306a36Sopenharmony_ci		dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
93462306a36Sopenharmony_ci
93562306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
93662306a36Sopenharmony_ci		dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
93762306a36Sopenharmony_ci
93862306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
93962306a36Sopenharmony_ci	if (ret)
94062306a36Sopenharmony_ci		return ret;
94162306a36Sopenharmony_ci
94262306a36Sopenharmony_ci	dpipxlfmt = DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 | DPI_BPP_RGB888;
94362306a36Sopenharmony_ci
94462306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
94562306a36Sopenharmony_ci		dpipxlfmt |= VS_POL_ACTIVE_LOW;
94662306a36Sopenharmony_ci
94762306a36Sopenharmony_ci	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
94862306a36Sopenharmony_ci		dpipxlfmt |= HS_POL_ACTIVE_LOW;
94962306a36Sopenharmony_ci
95062306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DPIPXLFMT, dpipxlfmt);
95162306a36Sopenharmony_ci	if (ret)
95262306a36Sopenharmony_ci		return ret;
95362306a36Sopenharmony_ci
95462306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_MISC,
95562306a36Sopenharmony_ci			   FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
95662306a36Sopenharmony_ci			   FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
95762306a36Sopenharmony_ci			   BPC_8);
95862306a36Sopenharmony_ci	return ret;
95962306a36Sopenharmony_ci}
96062306a36Sopenharmony_ci
96162306a36Sopenharmony_cistatic int tc_wait_link_training(struct tc_data *tc)
96262306a36Sopenharmony_ci{
96362306a36Sopenharmony_ci	u32 value;
96462306a36Sopenharmony_ci	int ret;
96562306a36Sopenharmony_ci
96662306a36Sopenharmony_ci	ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
96762306a36Sopenharmony_ci			      LT_LOOPDONE, 500, 100000);
96862306a36Sopenharmony_ci	if (ret) {
96962306a36Sopenharmony_ci		dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
97062306a36Sopenharmony_ci		return ret;
97162306a36Sopenharmony_ci	}
97262306a36Sopenharmony_ci
97362306a36Sopenharmony_ci	ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
97462306a36Sopenharmony_ci	if (ret)
97562306a36Sopenharmony_ci		return ret;
97662306a36Sopenharmony_ci
97762306a36Sopenharmony_ci	return (value >> 8) & 0x7;
97862306a36Sopenharmony_ci}
97962306a36Sopenharmony_ci
98062306a36Sopenharmony_cistatic int tc_main_link_enable(struct tc_data *tc)
98162306a36Sopenharmony_ci{
98262306a36Sopenharmony_ci	struct drm_dp_aux *aux = &tc->aux;
98362306a36Sopenharmony_ci	struct device *dev = tc->dev;
98462306a36Sopenharmony_ci	u32 dp_phy_ctrl;
98562306a36Sopenharmony_ci	u32 value;
98662306a36Sopenharmony_ci	int ret;
98762306a36Sopenharmony_ci	u8 tmp[DP_LINK_STATUS_SIZE];
98862306a36Sopenharmony_ci
98962306a36Sopenharmony_ci	dev_dbg(tc->dev, "link enable\n");
99062306a36Sopenharmony_ci
99162306a36Sopenharmony_ci	ret = regmap_read(tc->regmap, DP0CTL, &value);
99262306a36Sopenharmony_ci	if (ret)
99362306a36Sopenharmony_ci		return ret;
99462306a36Sopenharmony_ci
99562306a36Sopenharmony_ci	if (WARN_ON(value & DP_EN)) {
99662306a36Sopenharmony_ci		ret = regmap_write(tc->regmap, DP0CTL, 0);
99762306a36Sopenharmony_ci		if (ret)
99862306a36Sopenharmony_ci			return ret;
99962306a36Sopenharmony_ci	}
100062306a36Sopenharmony_ci
100162306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
100262306a36Sopenharmony_ci	if (ret)
100362306a36Sopenharmony_ci		return ret;
100462306a36Sopenharmony_ci	/* SSCG and BW27 on DP1 must be set to the same as on DP0 */
100562306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP1_SRCCTRL,
100662306a36Sopenharmony_ci		 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
100762306a36Sopenharmony_ci		 ((tc->link.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
100862306a36Sopenharmony_ci	if (ret)
100962306a36Sopenharmony_ci		return ret;
101062306a36Sopenharmony_ci
101162306a36Sopenharmony_ci	ret = tc_set_syspllparam(tc);
101262306a36Sopenharmony_ci	if (ret)
101362306a36Sopenharmony_ci		return ret;
101462306a36Sopenharmony_ci
101562306a36Sopenharmony_ci	/* Setup Main Link */
101662306a36Sopenharmony_ci	dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
101762306a36Sopenharmony_ci	if (tc->link.num_lanes == 2)
101862306a36Sopenharmony_ci		dp_phy_ctrl |= PHY_2LANE;
101962306a36Sopenharmony_ci
102062306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
102162306a36Sopenharmony_ci	if (ret)
102262306a36Sopenharmony_ci		return ret;
102362306a36Sopenharmony_ci
102462306a36Sopenharmony_ci	/* PLL setup */
102562306a36Sopenharmony_ci	ret = tc_pllupdate(tc, DP0_PLLCTRL);
102662306a36Sopenharmony_ci	if (ret)
102762306a36Sopenharmony_ci		return ret;
102862306a36Sopenharmony_ci
102962306a36Sopenharmony_ci	ret = tc_pllupdate(tc, DP1_PLLCTRL);
103062306a36Sopenharmony_ci	if (ret)
103162306a36Sopenharmony_ci		return ret;
103262306a36Sopenharmony_ci
103362306a36Sopenharmony_ci	/* Reset/Enable Main Links */
103462306a36Sopenharmony_ci	dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
103562306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
103662306a36Sopenharmony_ci	usleep_range(100, 200);
103762306a36Sopenharmony_ci	dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
103862306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
103962306a36Sopenharmony_ci
104062306a36Sopenharmony_ci	ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 500, 100000);
104162306a36Sopenharmony_ci	if (ret) {
104262306a36Sopenharmony_ci		dev_err(dev, "timeout waiting for phy become ready");
104362306a36Sopenharmony_ci		return ret;
104462306a36Sopenharmony_ci	}
104562306a36Sopenharmony_ci
104662306a36Sopenharmony_ci	/* Set misc: 8 bits per color */
104762306a36Sopenharmony_ci	ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
104862306a36Sopenharmony_ci	if (ret)
104962306a36Sopenharmony_ci		return ret;
105062306a36Sopenharmony_ci
105162306a36Sopenharmony_ci	/*
105262306a36Sopenharmony_ci	 * ASSR mode
105362306a36Sopenharmony_ci	 * on TC358767 side ASSR configured through strap pin
105462306a36Sopenharmony_ci	 * seems there is no way to change this setting from SW
105562306a36Sopenharmony_ci	 *
105662306a36Sopenharmony_ci	 * check is tc configured for same mode
105762306a36Sopenharmony_ci	 */
105862306a36Sopenharmony_ci	if (tc->assr != tc->link.assr) {
105962306a36Sopenharmony_ci		dev_dbg(dev, "Trying to set display to ASSR: %d\n",
106062306a36Sopenharmony_ci			tc->assr);
106162306a36Sopenharmony_ci		/* try to set ASSR on display side */
106262306a36Sopenharmony_ci		tmp[0] = tc->assr;
106362306a36Sopenharmony_ci		ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
106462306a36Sopenharmony_ci		if (ret < 0)
106562306a36Sopenharmony_ci			goto err_dpcd_read;
106662306a36Sopenharmony_ci		/* read back */
106762306a36Sopenharmony_ci		ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
106862306a36Sopenharmony_ci		if (ret < 0)
106962306a36Sopenharmony_ci			goto err_dpcd_read;
107062306a36Sopenharmony_ci
107162306a36Sopenharmony_ci		if (tmp[0] != tc->assr) {
107262306a36Sopenharmony_ci			dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
107362306a36Sopenharmony_ci				tc->assr);
107462306a36Sopenharmony_ci			/* trying with disabled scrambler */
107562306a36Sopenharmony_ci			tc->link.scrambler_dis = true;
107662306a36Sopenharmony_ci		}
107762306a36Sopenharmony_ci	}
107862306a36Sopenharmony_ci
107962306a36Sopenharmony_ci	/* Setup Link & DPRx Config for Training */
108062306a36Sopenharmony_ci	tmp[0] = drm_dp_link_rate_to_bw_code(tc->link.rate);
108162306a36Sopenharmony_ci	tmp[1] = tc->link.num_lanes;
108262306a36Sopenharmony_ci
108362306a36Sopenharmony_ci	if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
108462306a36Sopenharmony_ci		tmp[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
108562306a36Sopenharmony_ci
108662306a36Sopenharmony_ci	ret = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, tmp, 2);
108762306a36Sopenharmony_ci	if (ret < 0)
108862306a36Sopenharmony_ci		goto err_dpcd_write;
108962306a36Sopenharmony_ci
109062306a36Sopenharmony_ci	/* DOWNSPREAD_CTRL */
109162306a36Sopenharmony_ci	tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
109262306a36Sopenharmony_ci	/* MAIN_LINK_CHANNEL_CODING_SET */
109362306a36Sopenharmony_ci	tmp[1] =  DP_SET_ANSI_8B10B;
109462306a36Sopenharmony_ci	ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
109562306a36Sopenharmony_ci	if (ret < 0)
109662306a36Sopenharmony_ci		goto err_dpcd_write;
109762306a36Sopenharmony_ci
109862306a36Sopenharmony_ci	/* Reset voltage-swing & pre-emphasis */
109962306a36Sopenharmony_ci	tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
110062306a36Sopenharmony_ci			  DP_TRAIN_PRE_EMPH_LEVEL_0;
110162306a36Sopenharmony_ci	ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
110262306a36Sopenharmony_ci	if (ret < 0)
110362306a36Sopenharmony_ci		goto err_dpcd_write;
110462306a36Sopenharmony_ci
110562306a36Sopenharmony_ci	/* Clock-Recovery */
110662306a36Sopenharmony_ci
110762306a36Sopenharmony_ci	/* Set DPCD 0x102 for Training Pattern 1 */
110862306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
110962306a36Sopenharmony_ci			   DP_LINK_SCRAMBLING_DISABLE |
111062306a36Sopenharmony_ci			   DP_TRAINING_PATTERN_1);
111162306a36Sopenharmony_ci	if (ret)
111262306a36Sopenharmony_ci		return ret;
111362306a36Sopenharmony_ci
111462306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
111562306a36Sopenharmony_ci			   (15 << 28) |	/* Defer Iteration Count */
111662306a36Sopenharmony_ci			   (15 << 24) |	/* Loop Iteration Count */
111762306a36Sopenharmony_ci			   (0xd << 0));	/* Loop Timer Delay */
111862306a36Sopenharmony_ci	if (ret)
111962306a36Sopenharmony_ci		return ret;
112062306a36Sopenharmony_ci
112162306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
112262306a36Sopenharmony_ci			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
112362306a36Sopenharmony_ci			   DP0_SRCCTRL_AUTOCORRECT |
112462306a36Sopenharmony_ci			   DP0_SRCCTRL_TP1);
112562306a36Sopenharmony_ci	if (ret)
112662306a36Sopenharmony_ci		return ret;
112762306a36Sopenharmony_ci
112862306a36Sopenharmony_ci	/* Enable DP0 to start Link Training */
112962306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0CTL,
113062306a36Sopenharmony_ci			   (drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
113162306a36Sopenharmony_ci				EF_EN : 0) | DP_EN);
113262306a36Sopenharmony_ci	if (ret)
113362306a36Sopenharmony_ci		return ret;
113462306a36Sopenharmony_ci
113562306a36Sopenharmony_ci	/* wait */
113662306a36Sopenharmony_ci
113762306a36Sopenharmony_ci	ret = tc_wait_link_training(tc);
113862306a36Sopenharmony_ci	if (ret < 0)
113962306a36Sopenharmony_ci		return ret;
114062306a36Sopenharmony_ci
114162306a36Sopenharmony_ci	if (ret) {
114262306a36Sopenharmony_ci		dev_err(tc->dev, "Link training phase 1 failed: %s\n",
114362306a36Sopenharmony_ci			training_pattern1_errors[ret]);
114462306a36Sopenharmony_ci		return -ENODEV;
114562306a36Sopenharmony_ci	}
114662306a36Sopenharmony_ci
114762306a36Sopenharmony_ci	/* Channel Equalization */
114862306a36Sopenharmony_ci
114962306a36Sopenharmony_ci	/* Set DPCD 0x102 for Training Pattern 2 */
115062306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
115162306a36Sopenharmony_ci			   DP_LINK_SCRAMBLING_DISABLE |
115262306a36Sopenharmony_ci			   DP_TRAINING_PATTERN_2);
115362306a36Sopenharmony_ci	if (ret)
115462306a36Sopenharmony_ci		return ret;
115562306a36Sopenharmony_ci
115662306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SRCCTRL,
115762306a36Sopenharmony_ci			   tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
115862306a36Sopenharmony_ci			   DP0_SRCCTRL_AUTOCORRECT |
115962306a36Sopenharmony_ci			   DP0_SRCCTRL_TP2);
116062306a36Sopenharmony_ci	if (ret)
116162306a36Sopenharmony_ci		return ret;
116262306a36Sopenharmony_ci
116362306a36Sopenharmony_ci	/* wait */
116462306a36Sopenharmony_ci	ret = tc_wait_link_training(tc);
116562306a36Sopenharmony_ci	if (ret < 0)
116662306a36Sopenharmony_ci		return ret;
116762306a36Sopenharmony_ci
116862306a36Sopenharmony_ci	if (ret) {
116962306a36Sopenharmony_ci		dev_err(tc->dev, "Link training phase 2 failed: %s\n",
117062306a36Sopenharmony_ci			training_pattern2_errors[ret]);
117162306a36Sopenharmony_ci		return -ENODEV;
117262306a36Sopenharmony_ci	}
117362306a36Sopenharmony_ci
117462306a36Sopenharmony_ci	/*
117562306a36Sopenharmony_ci	 * Toshiba's documentation suggests to first clear DPCD 0x102, then
117662306a36Sopenharmony_ci	 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
117762306a36Sopenharmony_ci	 * that the link sometimes drops if those steps are done in that order,
117862306a36Sopenharmony_ci	 * but if the steps are done in reverse order, the link stays up.
117962306a36Sopenharmony_ci	 *
118062306a36Sopenharmony_ci	 * So we do the steps differently than documented here.
118162306a36Sopenharmony_ci	 */
118262306a36Sopenharmony_ci
118362306a36Sopenharmony_ci	/* Clear Training Pattern, set AutoCorrect Mode = 1 */
118462306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
118562306a36Sopenharmony_ci			   DP0_SRCCTRL_AUTOCORRECT);
118662306a36Sopenharmony_ci	if (ret)
118762306a36Sopenharmony_ci		return ret;
118862306a36Sopenharmony_ci
118962306a36Sopenharmony_ci	/* Clear DPCD 0x102 */
119062306a36Sopenharmony_ci	/* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
119162306a36Sopenharmony_ci	tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
119262306a36Sopenharmony_ci	ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
119362306a36Sopenharmony_ci	if (ret < 0)
119462306a36Sopenharmony_ci		goto err_dpcd_write;
119562306a36Sopenharmony_ci
119662306a36Sopenharmony_ci	/* Check link status */
119762306a36Sopenharmony_ci	ret = drm_dp_dpcd_read_link_status(aux, tmp);
119862306a36Sopenharmony_ci	if (ret < 0)
119962306a36Sopenharmony_ci		goto err_dpcd_read;
120062306a36Sopenharmony_ci
120162306a36Sopenharmony_ci	ret = 0;
120262306a36Sopenharmony_ci
120362306a36Sopenharmony_ci	value = tmp[0] & DP_CHANNEL_EQ_BITS;
120462306a36Sopenharmony_ci
120562306a36Sopenharmony_ci	if (value != DP_CHANNEL_EQ_BITS) {
120662306a36Sopenharmony_ci		dev_err(tc->dev, "Lane 0 failed: %x\n", value);
120762306a36Sopenharmony_ci		ret = -ENODEV;
120862306a36Sopenharmony_ci	}
120962306a36Sopenharmony_ci
121062306a36Sopenharmony_ci	if (tc->link.num_lanes == 2) {
121162306a36Sopenharmony_ci		value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
121262306a36Sopenharmony_ci
121362306a36Sopenharmony_ci		if (value != DP_CHANNEL_EQ_BITS) {
121462306a36Sopenharmony_ci			dev_err(tc->dev, "Lane 1 failed: %x\n", value);
121562306a36Sopenharmony_ci			ret = -ENODEV;
121662306a36Sopenharmony_ci		}
121762306a36Sopenharmony_ci
121862306a36Sopenharmony_ci		if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
121962306a36Sopenharmony_ci			dev_err(tc->dev, "Interlane align failed\n");
122062306a36Sopenharmony_ci			ret = -ENODEV;
122162306a36Sopenharmony_ci		}
122262306a36Sopenharmony_ci	}
122362306a36Sopenharmony_ci
122462306a36Sopenharmony_ci	if (ret) {
122562306a36Sopenharmony_ci		dev_err(dev, "0x0202 LANE0_1_STATUS:            0x%02x\n", tmp[0]);
122662306a36Sopenharmony_ci		dev_err(dev, "0x0203 LANE2_3_STATUS             0x%02x\n", tmp[1]);
122762306a36Sopenharmony_ci		dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
122862306a36Sopenharmony_ci		dev_err(dev, "0x0205 SINK_STATUS:               0x%02x\n", tmp[3]);
122962306a36Sopenharmony_ci		dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1:    0x%02x\n", tmp[4]);
123062306a36Sopenharmony_ci		dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3:    0x%02x\n", tmp[5]);
123162306a36Sopenharmony_ci		return ret;
123262306a36Sopenharmony_ci	}
123362306a36Sopenharmony_ci
123462306a36Sopenharmony_ci	return 0;
123562306a36Sopenharmony_cierr_dpcd_read:
123662306a36Sopenharmony_ci	dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
123762306a36Sopenharmony_ci	return ret;
123862306a36Sopenharmony_cierr_dpcd_write:
123962306a36Sopenharmony_ci	dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
124062306a36Sopenharmony_ci	return ret;
124162306a36Sopenharmony_ci}
124262306a36Sopenharmony_ci
124362306a36Sopenharmony_cistatic int tc_main_link_disable(struct tc_data *tc)
124462306a36Sopenharmony_ci{
124562306a36Sopenharmony_ci	int ret;
124662306a36Sopenharmony_ci
124762306a36Sopenharmony_ci	dev_dbg(tc->dev, "link disable\n");
124862306a36Sopenharmony_ci
124962306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
125062306a36Sopenharmony_ci	if (ret)
125162306a36Sopenharmony_ci		return ret;
125262306a36Sopenharmony_ci
125362306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0CTL, 0);
125462306a36Sopenharmony_ci	if (ret)
125562306a36Sopenharmony_ci		return ret;
125662306a36Sopenharmony_ci
125762306a36Sopenharmony_ci	return regmap_update_bits(tc->regmap, DP_PHY_CTRL,
125862306a36Sopenharmony_ci				  PHY_M0_RST | PHY_M1_RST | PHY_M0_EN,
125962306a36Sopenharmony_ci				  PHY_M0_RST | PHY_M1_RST);
126062306a36Sopenharmony_ci}
126162306a36Sopenharmony_ci
126262306a36Sopenharmony_cistatic int tc_dsi_rx_enable(struct tc_data *tc)
126362306a36Sopenharmony_ci{
126462306a36Sopenharmony_ci	u32 value;
126562306a36Sopenharmony_ci	int ret;
126662306a36Sopenharmony_ci
126762306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_D0S_CLRSIPOCOUNT, 25);
126862306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_D1S_CLRSIPOCOUNT, 25);
126962306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_D2S_CLRSIPOCOUNT, 25);
127062306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_D3S_CLRSIPOCOUNT, 25);
127162306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_D0S_ATMR, 0);
127262306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_D1S_ATMR, 0);
127362306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_TX_RX_TA, TTA_GET | TTA_SURE);
127462306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_LPTXTIMECNT, LPX_PERIOD);
127562306a36Sopenharmony_ci
127662306a36Sopenharmony_ci	value = ((LANEENABLE_L0EN << tc->dsi->lanes) - LANEENABLE_L0EN) |
127762306a36Sopenharmony_ci		LANEENABLE_CLEN;
127862306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_LANEENABLE, value);
127962306a36Sopenharmony_ci	regmap_write(tc->regmap, DSI_LANEENABLE, value);
128062306a36Sopenharmony_ci
128162306a36Sopenharmony_ci	/* Set input interface */
128262306a36Sopenharmony_ci	value = DP0_AUDSRC_NO_INPUT;
128362306a36Sopenharmony_ci	if (tc_test_pattern)
128462306a36Sopenharmony_ci		value |= DP0_VIDSRC_COLOR_BAR;
128562306a36Sopenharmony_ci	else
128662306a36Sopenharmony_ci		value |= DP0_VIDSRC_DSI_RX;
128762306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, SYSCTRL, value);
128862306a36Sopenharmony_ci	if (ret)
128962306a36Sopenharmony_ci		return ret;
129062306a36Sopenharmony_ci
129162306a36Sopenharmony_ci	usleep_range(120, 150);
129262306a36Sopenharmony_ci
129362306a36Sopenharmony_ci	regmap_write(tc->regmap, PPI_STARTPPI, PPI_START_FUNCTION);
129462306a36Sopenharmony_ci	regmap_write(tc->regmap, DSI_STARTDSI, DSI_RX_START);
129562306a36Sopenharmony_ci
129662306a36Sopenharmony_ci	return 0;
129762306a36Sopenharmony_ci}
129862306a36Sopenharmony_ci
129962306a36Sopenharmony_cistatic int tc_dpi_rx_enable(struct tc_data *tc)
130062306a36Sopenharmony_ci{
130162306a36Sopenharmony_ci	u32 value;
130262306a36Sopenharmony_ci
130362306a36Sopenharmony_ci	/* Set input interface */
130462306a36Sopenharmony_ci	value = DP0_AUDSRC_NO_INPUT;
130562306a36Sopenharmony_ci	if (tc_test_pattern)
130662306a36Sopenharmony_ci		value |= DP0_VIDSRC_COLOR_BAR;
130762306a36Sopenharmony_ci	else
130862306a36Sopenharmony_ci		value |= DP0_VIDSRC_DPI_RX;
130962306a36Sopenharmony_ci	return regmap_write(tc->regmap, SYSCTRL, value);
131062306a36Sopenharmony_ci}
131162306a36Sopenharmony_ci
131262306a36Sopenharmony_cistatic int tc_dpi_stream_enable(struct tc_data *tc)
131362306a36Sopenharmony_ci{
131462306a36Sopenharmony_ci	int ret;
131562306a36Sopenharmony_ci
131662306a36Sopenharmony_ci	dev_dbg(tc->dev, "enable video stream\n");
131762306a36Sopenharmony_ci
131862306a36Sopenharmony_ci	/* Setup PLL */
131962306a36Sopenharmony_ci	ret = tc_set_syspllparam(tc);
132062306a36Sopenharmony_ci	if (ret)
132162306a36Sopenharmony_ci		return ret;
132262306a36Sopenharmony_ci
132362306a36Sopenharmony_ci	/*
132462306a36Sopenharmony_ci	 * Initially PLLs are in bypass. Force PLL parameter update,
132562306a36Sopenharmony_ci	 * disable PLL bypass, enable PLL
132662306a36Sopenharmony_ci	 */
132762306a36Sopenharmony_ci	ret = tc_pllupdate(tc, DP0_PLLCTRL);
132862306a36Sopenharmony_ci	if (ret)
132962306a36Sopenharmony_ci		return ret;
133062306a36Sopenharmony_ci
133162306a36Sopenharmony_ci	ret = tc_pllupdate(tc, DP1_PLLCTRL);
133262306a36Sopenharmony_ci	if (ret)
133362306a36Sopenharmony_ci		return ret;
133462306a36Sopenharmony_ci
133562306a36Sopenharmony_ci	/* Pixel PLL must always be enabled for DPI mode */
133662306a36Sopenharmony_ci	ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
133762306a36Sopenharmony_ci			    1000 * tc->mode.clock);
133862306a36Sopenharmony_ci	if (ret)
133962306a36Sopenharmony_ci		return ret;
134062306a36Sopenharmony_ci
134162306a36Sopenharmony_ci	ret = tc_set_common_video_mode(tc, &tc->mode);
134262306a36Sopenharmony_ci	if (ret)
134362306a36Sopenharmony_ci		return ret;
134462306a36Sopenharmony_ci
134562306a36Sopenharmony_ci	ret = tc_set_dpi_video_mode(tc, &tc->mode);
134662306a36Sopenharmony_ci	if (ret)
134762306a36Sopenharmony_ci		return ret;
134862306a36Sopenharmony_ci
134962306a36Sopenharmony_ci	return tc_dsi_rx_enable(tc);
135062306a36Sopenharmony_ci}
135162306a36Sopenharmony_ci
135262306a36Sopenharmony_cistatic int tc_dpi_stream_disable(struct tc_data *tc)
135362306a36Sopenharmony_ci{
135462306a36Sopenharmony_ci	dev_dbg(tc->dev, "disable video stream\n");
135562306a36Sopenharmony_ci
135662306a36Sopenharmony_ci	tc_pxl_pll_dis(tc);
135762306a36Sopenharmony_ci
135862306a36Sopenharmony_ci	return 0;
135962306a36Sopenharmony_ci}
136062306a36Sopenharmony_ci
136162306a36Sopenharmony_cistatic int tc_edp_stream_enable(struct tc_data *tc)
136262306a36Sopenharmony_ci{
136362306a36Sopenharmony_ci	int ret;
136462306a36Sopenharmony_ci	u32 value;
136562306a36Sopenharmony_ci
136662306a36Sopenharmony_ci	dev_dbg(tc->dev, "enable video stream\n");
136762306a36Sopenharmony_ci
136862306a36Sopenharmony_ci	/*
136962306a36Sopenharmony_ci	 * Pixel PLL must be enabled for DSI input mode and test pattern.
137062306a36Sopenharmony_ci	 *
137162306a36Sopenharmony_ci	 * Per TC9595XBG datasheet Revision 0.1 2018-12-27 Figure 4.18
137262306a36Sopenharmony_ci	 * "Clock Mode Selection and Clock Sources", either Pixel PLL
137362306a36Sopenharmony_ci	 * or DPI_PCLK supplies StrmClk. DPI_PCLK is only available in
137462306a36Sopenharmony_ci	 * case valid Pixel Clock are supplied to the chip DPI input.
137562306a36Sopenharmony_ci	 * In case built-in test pattern is desired OR DSI input mode
137662306a36Sopenharmony_ci	 * is used, DPI_PCLK is not available and thus Pixel PLL must
137762306a36Sopenharmony_ci	 * be used instead.
137862306a36Sopenharmony_ci	 */
137962306a36Sopenharmony_ci	if (tc->input_connector_dsi || tc_test_pattern) {
138062306a36Sopenharmony_ci		ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
138162306a36Sopenharmony_ci				    1000 * tc->mode.clock);
138262306a36Sopenharmony_ci		if (ret)
138362306a36Sopenharmony_ci			return ret;
138462306a36Sopenharmony_ci	}
138562306a36Sopenharmony_ci
138662306a36Sopenharmony_ci	ret = tc_set_common_video_mode(tc, &tc->mode);
138762306a36Sopenharmony_ci	if (ret)
138862306a36Sopenharmony_ci		return ret;
138962306a36Sopenharmony_ci
139062306a36Sopenharmony_ci	ret = tc_set_edp_video_mode(tc, &tc->mode);
139162306a36Sopenharmony_ci	if (ret)
139262306a36Sopenharmony_ci		return ret;
139362306a36Sopenharmony_ci
139462306a36Sopenharmony_ci	/* Set M/N */
139562306a36Sopenharmony_ci	ret = tc_stream_clock_calc(tc);
139662306a36Sopenharmony_ci	if (ret)
139762306a36Sopenharmony_ci		return ret;
139862306a36Sopenharmony_ci
139962306a36Sopenharmony_ci	value = VID_MN_GEN | DP_EN;
140062306a36Sopenharmony_ci	if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
140162306a36Sopenharmony_ci		value |= EF_EN;
140262306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0CTL, value);
140362306a36Sopenharmony_ci	if (ret)
140462306a36Sopenharmony_ci		return ret;
140562306a36Sopenharmony_ci	/*
140662306a36Sopenharmony_ci	 * VID_EN assertion should be delayed by at least N * LSCLK
140762306a36Sopenharmony_ci	 * cycles from the time VID_MN_GEN is enabled in order to
140862306a36Sopenharmony_ci	 * generate stable values for VID_M. LSCLK is 270 MHz or
140962306a36Sopenharmony_ci	 * 162 MHz, VID_N is set to 32768 in  tc_stream_clock_calc(),
141062306a36Sopenharmony_ci	 * so a delay of at least 203 us should suffice.
141162306a36Sopenharmony_ci	 */
141262306a36Sopenharmony_ci	usleep_range(500, 1000);
141362306a36Sopenharmony_ci	value |= VID_EN;
141462306a36Sopenharmony_ci	ret = regmap_write(tc->regmap, DP0CTL, value);
141562306a36Sopenharmony_ci	if (ret)
141662306a36Sopenharmony_ci		return ret;
141762306a36Sopenharmony_ci
141862306a36Sopenharmony_ci	/* Set input interface */
141962306a36Sopenharmony_ci	if (tc->input_connector_dsi)
142062306a36Sopenharmony_ci		return tc_dsi_rx_enable(tc);
142162306a36Sopenharmony_ci	else
142262306a36Sopenharmony_ci		return tc_dpi_rx_enable(tc);
142362306a36Sopenharmony_ci}
142462306a36Sopenharmony_ci
142562306a36Sopenharmony_cistatic int tc_edp_stream_disable(struct tc_data *tc)
142662306a36Sopenharmony_ci{
142762306a36Sopenharmony_ci	int ret;
142862306a36Sopenharmony_ci
142962306a36Sopenharmony_ci	dev_dbg(tc->dev, "disable video stream\n");
143062306a36Sopenharmony_ci
143162306a36Sopenharmony_ci	ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
143262306a36Sopenharmony_ci	if (ret)
143362306a36Sopenharmony_ci		return ret;
143462306a36Sopenharmony_ci
143562306a36Sopenharmony_ci	tc_pxl_pll_dis(tc);
143662306a36Sopenharmony_ci
143762306a36Sopenharmony_ci	return 0;
143862306a36Sopenharmony_ci}
143962306a36Sopenharmony_ci
144062306a36Sopenharmony_cistatic void
144162306a36Sopenharmony_citc_dpi_bridge_atomic_enable(struct drm_bridge *bridge,
144262306a36Sopenharmony_ci			    struct drm_bridge_state *old_bridge_state)
144362306a36Sopenharmony_ci
144462306a36Sopenharmony_ci{
144562306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
144662306a36Sopenharmony_ci	int ret;
144762306a36Sopenharmony_ci
144862306a36Sopenharmony_ci	ret = tc_dpi_stream_enable(tc);
144962306a36Sopenharmony_ci	if (ret < 0) {
145062306a36Sopenharmony_ci		dev_err(tc->dev, "main link stream start error: %d\n", ret);
145162306a36Sopenharmony_ci		tc_main_link_disable(tc);
145262306a36Sopenharmony_ci		return;
145362306a36Sopenharmony_ci	}
145462306a36Sopenharmony_ci}
145562306a36Sopenharmony_ci
145662306a36Sopenharmony_cistatic void
145762306a36Sopenharmony_citc_dpi_bridge_atomic_disable(struct drm_bridge *bridge,
145862306a36Sopenharmony_ci			     struct drm_bridge_state *old_bridge_state)
145962306a36Sopenharmony_ci{
146062306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
146162306a36Sopenharmony_ci	int ret;
146262306a36Sopenharmony_ci
146362306a36Sopenharmony_ci	ret = tc_dpi_stream_disable(tc);
146462306a36Sopenharmony_ci	if (ret < 0)
146562306a36Sopenharmony_ci		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
146662306a36Sopenharmony_ci}
146762306a36Sopenharmony_ci
146862306a36Sopenharmony_cistatic void
146962306a36Sopenharmony_citc_edp_bridge_atomic_enable(struct drm_bridge *bridge,
147062306a36Sopenharmony_ci			    struct drm_bridge_state *old_bridge_state)
147162306a36Sopenharmony_ci{
147262306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
147362306a36Sopenharmony_ci	int ret;
147462306a36Sopenharmony_ci
147562306a36Sopenharmony_ci	ret = tc_get_display_props(tc);
147662306a36Sopenharmony_ci	if (ret < 0) {
147762306a36Sopenharmony_ci		dev_err(tc->dev, "failed to read display props: %d\n", ret);
147862306a36Sopenharmony_ci		return;
147962306a36Sopenharmony_ci	}
148062306a36Sopenharmony_ci
148162306a36Sopenharmony_ci	ret = tc_main_link_enable(tc);
148262306a36Sopenharmony_ci	if (ret < 0) {
148362306a36Sopenharmony_ci		dev_err(tc->dev, "main link enable error: %d\n", ret);
148462306a36Sopenharmony_ci		return;
148562306a36Sopenharmony_ci	}
148662306a36Sopenharmony_ci
148762306a36Sopenharmony_ci	ret = tc_edp_stream_enable(tc);
148862306a36Sopenharmony_ci	if (ret < 0) {
148962306a36Sopenharmony_ci		dev_err(tc->dev, "main link stream start error: %d\n", ret);
149062306a36Sopenharmony_ci		tc_main_link_disable(tc);
149162306a36Sopenharmony_ci		return;
149262306a36Sopenharmony_ci	}
149362306a36Sopenharmony_ci}
149462306a36Sopenharmony_ci
149562306a36Sopenharmony_cistatic void
149662306a36Sopenharmony_citc_edp_bridge_atomic_disable(struct drm_bridge *bridge,
149762306a36Sopenharmony_ci			     struct drm_bridge_state *old_bridge_state)
149862306a36Sopenharmony_ci{
149962306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
150062306a36Sopenharmony_ci	int ret;
150162306a36Sopenharmony_ci
150262306a36Sopenharmony_ci	ret = tc_edp_stream_disable(tc);
150362306a36Sopenharmony_ci	if (ret < 0)
150462306a36Sopenharmony_ci		dev_err(tc->dev, "main link stream stop error: %d\n", ret);
150562306a36Sopenharmony_ci
150662306a36Sopenharmony_ci	ret = tc_main_link_disable(tc);
150762306a36Sopenharmony_ci	if (ret < 0)
150862306a36Sopenharmony_ci		dev_err(tc->dev, "main link disable error: %d\n", ret);
150962306a36Sopenharmony_ci}
151062306a36Sopenharmony_ci
151162306a36Sopenharmony_cistatic int tc_dpi_atomic_check(struct drm_bridge *bridge,
151262306a36Sopenharmony_ci			       struct drm_bridge_state *bridge_state,
151362306a36Sopenharmony_ci			       struct drm_crtc_state *crtc_state,
151462306a36Sopenharmony_ci			       struct drm_connector_state *conn_state)
151562306a36Sopenharmony_ci{
151662306a36Sopenharmony_ci	/* DSI->DPI interface clock limitation: upto 100 MHz */
151762306a36Sopenharmony_ci	if (crtc_state->adjusted_mode.clock > 100000)
151862306a36Sopenharmony_ci		return -EINVAL;
151962306a36Sopenharmony_ci
152062306a36Sopenharmony_ci	return 0;
152162306a36Sopenharmony_ci}
152262306a36Sopenharmony_ci
152362306a36Sopenharmony_cistatic int tc_edp_atomic_check(struct drm_bridge *bridge,
152462306a36Sopenharmony_ci			       struct drm_bridge_state *bridge_state,
152562306a36Sopenharmony_ci			       struct drm_crtc_state *crtc_state,
152662306a36Sopenharmony_ci			       struct drm_connector_state *conn_state)
152762306a36Sopenharmony_ci{
152862306a36Sopenharmony_ci	/* DPI->(e)DP interface clock limitation: upto 154 MHz */
152962306a36Sopenharmony_ci	if (crtc_state->adjusted_mode.clock > 154000)
153062306a36Sopenharmony_ci		return -EINVAL;
153162306a36Sopenharmony_ci
153262306a36Sopenharmony_ci	return 0;
153362306a36Sopenharmony_ci}
153462306a36Sopenharmony_ci
153562306a36Sopenharmony_cistatic enum drm_mode_status
153662306a36Sopenharmony_citc_dpi_mode_valid(struct drm_bridge *bridge,
153762306a36Sopenharmony_ci		  const struct drm_display_info *info,
153862306a36Sopenharmony_ci		  const struct drm_display_mode *mode)
153962306a36Sopenharmony_ci{
154062306a36Sopenharmony_ci	/* DPI interface clock limitation: upto 100 MHz */
154162306a36Sopenharmony_ci	if (mode->clock > 100000)
154262306a36Sopenharmony_ci		return MODE_CLOCK_HIGH;
154362306a36Sopenharmony_ci
154462306a36Sopenharmony_ci	return MODE_OK;
154562306a36Sopenharmony_ci}
154662306a36Sopenharmony_ci
154762306a36Sopenharmony_cistatic enum drm_mode_status
154862306a36Sopenharmony_citc_edp_mode_valid(struct drm_bridge *bridge,
154962306a36Sopenharmony_ci		  const struct drm_display_info *info,
155062306a36Sopenharmony_ci		  const struct drm_display_mode *mode)
155162306a36Sopenharmony_ci{
155262306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
155362306a36Sopenharmony_ci	u32 req, avail;
155462306a36Sopenharmony_ci	u32 bits_per_pixel = 24;
155562306a36Sopenharmony_ci
155662306a36Sopenharmony_ci	/* DPI interface clock limitation: upto 154 MHz */
155762306a36Sopenharmony_ci	if (mode->clock > 154000)
155862306a36Sopenharmony_ci		return MODE_CLOCK_HIGH;
155962306a36Sopenharmony_ci
156062306a36Sopenharmony_ci	req = mode->clock * bits_per_pixel / 8;
156162306a36Sopenharmony_ci	avail = tc->link.num_lanes * tc->link.rate;
156262306a36Sopenharmony_ci
156362306a36Sopenharmony_ci	if (req > avail)
156462306a36Sopenharmony_ci		return MODE_BAD;
156562306a36Sopenharmony_ci
156662306a36Sopenharmony_ci	return MODE_OK;
156762306a36Sopenharmony_ci}
156862306a36Sopenharmony_ci
156962306a36Sopenharmony_cistatic void tc_bridge_mode_set(struct drm_bridge *bridge,
157062306a36Sopenharmony_ci			       const struct drm_display_mode *mode,
157162306a36Sopenharmony_ci			       const struct drm_display_mode *adj)
157262306a36Sopenharmony_ci{
157362306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
157462306a36Sopenharmony_ci
157562306a36Sopenharmony_ci	drm_mode_copy(&tc->mode, mode);
157662306a36Sopenharmony_ci}
157762306a36Sopenharmony_ci
157862306a36Sopenharmony_cistatic struct edid *tc_get_edid(struct drm_bridge *bridge,
157962306a36Sopenharmony_ci				struct drm_connector *connector)
158062306a36Sopenharmony_ci{
158162306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
158262306a36Sopenharmony_ci
158362306a36Sopenharmony_ci	return drm_get_edid(connector, &tc->aux.ddc);
158462306a36Sopenharmony_ci}
158562306a36Sopenharmony_ci
158662306a36Sopenharmony_cistatic int tc_connector_get_modes(struct drm_connector *connector)
158762306a36Sopenharmony_ci{
158862306a36Sopenharmony_ci	struct tc_data *tc = connector_to_tc(connector);
158962306a36Sopenharmony_ci	int num_modes;
159062306a36Sopenharmony_ci	struct edid *edid;
159162306a36Sopenharmony_ci	int ret;
159262306a36Sopenharmony_ci
159362306a36Sopenharmony_ci	ret = tc_get_display_props(tc);
159462306a36Sopenharmony_ci	if (ret < 0) {
159562306a36Sopenharmony_ci		dev_err(tc->dev, "failed to read display props: %d\n", ret);
159662306a36Sopenharmony_ci		return 0;
159762306a36Sopenharmony_ci	}
159862306a36Sopenharmony_ci
159962306a36Sopenharmony_ci	if (tc->panel_bridge) {
160062306a36Sopenharmony_ci		num_modes = drm_bridge_get_modes(tc->panel_bridge, connector);
160162306a36Sopenharmony_ci		if (num_modes > 0)
160262306a36Sopenharmony_ci			return num_modes;
160362306a36Sopenharmony_ci	}
160462306a36Sopenharmony_ci
160562306a36Sopenharmony_ci	edid = tc_get_edid(&tc->bridge, connector);
160662306a36Sopenharmony_ci	num_modes = drm_add_edid_modes(connector, edid);
160762306a36Sopenharmony_ci	kfree(edid);
160862306a36Sopenharmony_ci
160962306a36Sopenharmony_ci	return num_modes;
161062306a36Sopenharmony_ci}
161162306a36Sopenharmony_ci
161262306a36Sopenharmony_cistatic const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
161362306a36Sopenharmony_ci	.get_modes = tc_connector_get_modes,
161462306a36Sopenharmony_ci};
161562306a36Sopenharmony_ci
161662306a36Sopenharmony_cistatic enum drm_connector_status tc_bridge_detect(struct drm_bridge *bridge)
161762306a36Sopenharmony_ci{
161862306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
161962306a36Sopenharmony_ci	bool conn;
162062306a36Sopenharmony_ci	u32 val;
162162306a36Sopenharmony_ci	int ret;
162262306a36Sopenharmony_ci
162362306a36Sopenharmony_ci	ret = regmap_read(tc->regmap, GPIOI, &val);
162462306a36Sopenharmony_ci	if (ret)
162562306a36Sopenharmony_ci		return connector_status_unknown;
162662306a36Sopenharmony_ci
162762306a36Sopenharmony_ci	conn = val & BIT(tc->hpd_pin);
162862306a36Sopenharmony_ci
162962306a36Sopenharmony_ci	if (conn)
163062306a36Sopenharmony_ci		return connector_status_connected;
163162306a36Sopenharmony_ci	else
163262306a36Sopenharmony_ci		return connector_status_disconnected;
163362306a36Sopenharmony_ci}
163462306a36Sopenharmony_ci
163562306a36Sopenharmony_cistatic enum drm_connector_status
163662306a36Sopenharmony_citc_connector_detect(struct drm_connector *connector, bool force)
163762306a36Sopenharmony_ci{
163862306a36Sopenharmony_ci	struct tc_data *tc = connector_to_tc(connector);
163962306a36Sopenharmony_ci
164062306a36Sopenharmony_ci	if (tc->hpd_pin >= 0)
164162306a36Sopenharmony_ci		return tc_bridge_detect(&tc->bridge);
164262306a36Sopenharmony_ci
164362306a36Sopenharmony_ci	if (tc->panel_bridge)
164462306a36Sopenharmony_ci		return connector_status_connected;
164562306a36Sopenharmony_ci	else
164662306a36Sopenharmony_ci		return connector_status_unknown;
164762306a36Sopenharmony_ci}
164862306a36Sopenharmony_ci
164962306a36Sopenharmony_cistatic const struct drm_connector_funcs tc_connector_funcs = {
165062306a36Sopenharmony_ci	.detect = tc_connector_detect,
165162306a36Sopenharmony_ci	.fill_modes = drm_helper_probe_single_connector_modes,
165262306a36Sopenharmony_ci	.destroy = drm_connector_cleanup,
165362306a36Sopenharmony_ci	.reset = drm_atomic_helper_connector_reset,
165462306a36Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
165562306a36Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
165662306a36Sopenharmony_ci};
165762306a36Sopenharmony_ci
165862306a36Sopenharmony_cistatic int tc_dpi_bridge_attach(struct drm_bridge *bridge,
165962306a36Sopenharmony_ci				enum drm_bridge_attach_flags flags)
166062306a36Sopenharmony_ci{
166162306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
166262306a36Sopenharmony_ci
166362306a36Sopenharmony_ci	if (!tc->panel_bridge)
166462306a36Sopenharmony_ci		return 0;
166562306a36Sopenharmony_ci
166662306a36Sopenharmony_ci	return drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
166762306a36Sopenharmony_ci				 &tc->bridge, flags);
166862306a36Sopenharmony_ci}
166962306a36Sopenharmony_ci
167062306a36Sopenharmony_cistatic int tc_edp_bridge_attach(struct drm_bridge *bridge,
167162306a36Sopenharmony_ci				enum drm_bridge_attach_flags flags)
167262306a36Sopenharmony_ci{
167362306a36Sopenharmony_ci	u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
167462306a36Sopenharmony_ci	struct tc_data *tc = bridge_to_tc(bridge);
167562306a36Sopenharmony_ci	struct drm_device *drm = bridge->dev;
167662306a36Sopenharmony_ci	int ret;
167762306a36Sopenharmony_ci
167862306a36Sopenharmony_ci	if (tc->panel_bridge) {
167962306a36Sopenharmony_ci		/* If a connector is required then this driver shall create it */
168062306a36Sopenharmony_ci		ret = drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
168162306a36Sopenharmony_ci					&tc->bridge, flags | DRM_BRIDGE_ATTACH_NO_CONNECTOR);
168262306a36Sopenharmony_ci		if (ret)
168362306a36Sopenharmony_ci			return ret;
168462306a36Sopenharmony_ci	}
168562306a36Sopenharmony_ci
168662306a36Sopenharmony_ci	if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)
168762306a36Sopenharmony_ci		return 0;
168862306a36Sopenharmony_ci
168962306a36Sopenharmony_ci	tc->aux.drm_dev = drm;
169062306a36Sopenharmony_ci	ret = drm_dp_aux_register(&tc->aux);
169162306a36Sopenharmony_ci	if (ret < 0)
169262306a36Sopenharmony_ci		return ret;
169362306a36Sopenharmony_ci
169462306a36Sopenharmony_ci	/* Create DP/eDP connector */
169562306a36Sopenharmony_ci	drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
169662306a36Sopenharmony_ci	ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, tc->bridge.type);
169762306a36Sopenharmony_ci	if (ret)
169862306a36Sopenharmony_ci		goto aux_unregister;
169962306a36Sopenharmony_ci
170062306a36Sopenharmony_ci	/* Don't poll if don't have HPD connected */
170162306a36Sopenharmony_ci	if (tc->hpd_pin >= 0) {
170262306a36Sopenharmony_ci		if (tc->have_irq)
170362306a36Sopenharmony_ci			tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
170462306a36Sopenharmony_ci		else
170562306a36Sopenharmony_ci			tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
170662306a36Sopenharmony_ci					       DRM_CONNECTOR_POLL_DISCONNECT;
170762306a36Sopenharmony_ci	}
170862306a36Sopenharmony_ci
170962306a36Sopenharmony_ci	drm_display_info_set_bus_formats(&tc->connector.display_info,
171062306a36Sopenharmony_ci					 &bus_format, 1);
171162306a36Sopenharmony_ci	tc->connector.display_info.bus_flags =
171262306a36Sopenharmony_ci		DRM_BUS_FLAG_DE_HIGH |
171362306a36Sopenharmony_ci		DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
171462306a36Sopenharmony_ci		DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
171562306a36Sopenharmony_ci	drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
171662306a36Sopenharmony_ci
171762306a36Sopenharmony_ci	return 0;
171862306a36Sopenharmony_ciaux_unregister:
171962306a36Sopenharmony_ci	drm_dp_aux_unregister(&tc->aux);
172062306a36Sopenharmony_ci	return ret;
172162306a36Sopenharmony_ci}
172262306a36Sopenharmony_ci
172362306a36Sopenharmony_cistatic void tc_edp_bridge_detach(struct drm_bridge *bridge)
172462306a36Sopenharmony_ci{
172562306a36Sopenharmony_ci	drm_dp_aux_unregister(&bridge_to_tc(bridge)->aux);
172662306a36Sopenharmony_ci}
172762306a36Sopenharmony_ci
172862306a36Sopenharmony_ci#define MAX_INPUT_SEL_FORMATS	1
172962306a36Sopenharmony_ci
173062306a36Sopenharmony_cistatic u32 *
173162306a36Sopenharmony_citc_dpi_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
173262306a36Sopenharmony_ci				 struct drm_bridge_state *bridge_state,
173362306a36Sopenharmony_ci				 struct drm_crtc_state *crtc_state,
173462306a36Sopenharmony_ci				 struct drm_connector_state *conn_state,
173562306a36Sopenharmony_ci				 u32 output_fmt,
173662306a36Sopenharmony_ci				 unsigned int *num_input_fmts)
173762306a36Sopenharmony_ci{
173862306a36Sopenharmony_ci	u32 *input_fmts;
173962306a36Sopenharmony_ci
174062306a36Sopenharmony_ci	*num_input_fmts = 0;
174162306a36Sopenharmony_ci
174262306a36Sopenharmony_ci	input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
174362306a36Sopenharmony_ci			     GFP_KERNEL);
174462306a36Sopenharmony_ci	if (!input_fmts)
174562306a36Sopenharmony_ci		return NULL;
174662306a36Sopenharmony_ci
174762306a36Sopenharmony_ci	/* This is the DSI-end bus format */
174862306a36Sopenharmony_ci	input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
174962306a36Sopenharmony_ci	*num_input_fmts = 1;
175062306a36Sopenharmony_ci
175162306a36Sopenharmony_ci	return input_fmts;
175262306a36Sopenharmony_ci}
175362306a36Sopenharmony_ci
175462306a36Sopenharmony_cistatic const struct drm_bridge_funcs tc_dpi_bridge_funcs = {
175562306a36Sopenharmony_ci	.attach = tc_dpi_bridge_attach,
175662306a36Sopenharmony_ci	.mode_valid = tc_dpi_mode_valid,
175762306a36Sopenharmony_ci	.mode_set = tc_bridge_mode_set,
175862306a36Sopenharmony_ci	.atomic_check = tc_dpi_atomic_check,
175962306a36Sopenharmony_ci	.atomic_enable = tc_dpi_bridge_atomic_enable,
176062306a36Sopenharmony_ci	.atomic_disable = tc_dpi_bridge_atomic_disable,
176162306a36Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
176262306a36Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
176362306a36Sopenharmony_ci	.atomic_reset = drm_atomic_helper_bridge_reset,
176462306a36Sopenharmony_ci	.atomic_get_input_bus_fmts = tc_dpi_atomic_get_input_bus_fmts,
176562306a36Sopenharmony_ci};
176662306a36Sopenharmony_ci
176762306a36Sopenharmony_cistatic const struct drm_bridge_funcs tc_edp_bridge_funcs = {
176862306a36Sopenharmony_ci	.attach = tc_edp_bridge_attach,
176962306a36Sopenharmony_ci	.detach = tc_edp_bridge_detach,
177062306a36Sopenharmony_ci	.mode_valid = tc_edp_mode_valid,
177162306a36Sopenharmony_ci	.mode_set = tc_bridge_mode_set,
177262306a36Sopenharmony_ci	.atomic_check = tc_edp_atomic_check,
177362306a36Sopenharmony_ci	.atomic_enable = tc_edp_bridge_atomic_enable,
177462306a36Sopenharmony_ci	.atomic_disable = tc_edp_bridge_atomic_disable,
177562306a36Sopenharmony_ci	.detect = tc_bridge_detect,
177662306a36Sopenharmony_ci	.get_edid = tc_get_edid,
177762306a36Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
177862306a36Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
177962306a36Sopenharmony_ci	.atomic_reset = drm_atomic_helper_bridge_reset,
178062306a36Sopenharmony_ci};
178162306a36Sopenharmony_ci
178262306a36Sopenharmony_cistatic bool tc_readable_reg(struct device *dev, unsigned int reg)
178362306a36Sopenharmony_ci{
178462306a36Sopenharmony_ci	switch (reg) {
178562306a36Sopenharmony_ci	/* DSI D-PHY Layer */
178662306a36Sopenharmony_ci	case 0x004:
178762306a36Sopenharmony_ci	case 0x020:
178862306a36Sopenharmony_ci	case 0x024:
178962306a36Sopenharmony_ci	case 0x028:
179062306a36Sopenharmony_ci	case 0x02c:
179162306a36Sopenharmony_ci	case 0x030:
179262306a36Sopenharmony_ci	case 0x038:
179362306a36Sopenharmony_ci	case 0x040:
179462306a36Sopenharmony_ci	case 0x044:
179562306a36Sopenharmony_ci	case 0x048:
179662306a36Sopenharmony_ci	case 0x04c:
179762306a36Sopenharmony_ci	case 0x050:
179862306a36Sopenharmony_ci	case 0x054:
179962306a36Sopenharmony_ci	/* DSI PPI Layer */
180062306a36Sopenharmony_ci	case PPI_STARTPPI:
180162306a36Sopenharmony_ci	case 0x108:
180262306a36Sopenharmony_ci	case 0x110:
180362306a36Sopenharmony_ci	case PPI_LPTXTIMECNT:
180462306a36Sopenharmony_ci	case PPI_LANEENABLE:
180562306a36Sopenharmony_ci	case PPI_TX_RX_TA:
180662306a36Sopenharmony_ci	case 0x140:
180762306a36Sopenharmony_ci	case PPI_D0S_ATMR:
180862306a36Sopenharmony_ci	case PPI_D1S_ATMR:
180962306a36Sopenharmony_ci	case 0x14c:
181062306a36Sopenharmony_ci	case 0x150:
181162306a36Sopenharmony_ci	case PPI_D0S_CLRSIPOCOUNT:
181262306a36Sopenharmony_ci	case PPI_D1S_CLRSIPOCOUNT:
181362306a36Sopenharmony_ci	case PPI_D2S_CLRSIPOCOUNT:
181462306a36Sopenharmony_ci	case PPI_D3S_CLRSIPOCOUNT:
181562306a36Sopenharmony_ci	case 0x180:
181662306a36Sopenharmony_ci	case 0x184:
181762306a36Sopenharmony_ci	case 0x188:
181862306a36Sopenharmony_ci	case 0x18c:
181962306a36Sopenharmony_ci	case 0x190:
182062306a36Sopenharmony_ci	case 0x1a0:
182162306a36Sopenharmony_ci	case 0x1a4:
182262306a36Sopenharmony_ci	case 0x1a8:
182362306a36Sopenharmony_ci	case 0x1ac:
182462306a36Sopenharmony_ci	case 0x1b0:
182562306a36Sopenharmony_ci	case 0x1c0:
182662306a36Sopenharmony_ci	case 0x1c4:
182762306a36Sopenharmony_ci	case 0x1c8:
182862306a36Sopenharmony_ci	case 0x1cc:
182962306a36Sopenharmony_ci	case 0x1d0:
183062306a36Sopenharmony_ci	case 0x1e0:
183162306a36Sopenharmony_ci	case 0x1e4:
183262306a36Sopenharmony_ci	case 0x1f0:
183362306a36Sopenharmony_ci	case 0x1f4:
183462306a36Sopenharmony_ci	/* DSI Protocol Layer */
183562306a36Sopenharmony_ci	case DSI_STARTDSI:
183662306a36Sopenharmony_ci	case 0x208:
183762306a36Sopenharmony_ci	case DSI_LANEENABLE:
183862306a36Sopenharmony_ci	case 0x214:
183962306a36Sopenharmony_ci	case 0x218:
184062306a36Sopenharmony_ci	case 0x220:
184162306a36Sopenharmony_ci	case 0x224:
184262306a36Sopenharmony_ci	case 0x228:
184362306a36Sopenharmony_ci	case 0x230:
184462306a36Sopenharmony_ci	/* DSI General */
184562306a36Sopenharmony_ci	case 0x300:
184662306a36Sopenharmony_ci	/* DSI Application Layer */
184762306a36Sopenharmony_ci	case 0x400:
184862306a36Sopenharmony_ci	case 0x404:
184962306a36Sopenharmony_ci	/* DPI */
185062306a36Sopenharmony_ci	case DPIPXLFMT:
185162306a36Sopenharmony_ci	/* Parallel Output */
185262306a36Sopenharmony_ci	case POCTRL:
185362306a36Sopenharmony_ci	/* Video Path0 Configuration */
185462306a36Sopenharmony_ci	case VPCTRL0:
185562306a36Sopenharmony_ci	case HTIM01:
185662306a36Sopenharmony_ci	case HTIM02:
185762306a36Sopenharmony_ci	case VTIM01:
185862306a36Sopenharmony_ci	case VTIM02:
185962306a36Sopenharmony_ci	case VFUEN0:
186062306a36Sopenharmony_ci	/* System */
186162306a36Sopenharmony_ci	case TC_IDREG:
186262306a36Sopenharmony_ci	case 0x504:
186362306a36Sopenharmony_ci	case SYSSTAT:
186462306a36Sopenharmony_ci	case SYSRSTENB:
186562306a36Sopenharmony_ci	case SYSCTRL:
186662306a36Sopenharmony_ci	/* I2C */
186762306a36Sopenharmony_ci	case 0x520:
186862306a36Sopenharmony_ci	/* GPIO */
186962306a36Sopenharmony_ci	case GPIOM:
187062306a36Sopenharmony_ci	case GPIOC:
187162306a36Sopenharmony_ci	case GPIOO:
187262306a36Sopenharmony_ci	case GPIOI:
187362306a36Sopenharmony_ci	/* Interrupt */
187462306a36Sopenharmony_ci	case INTCTL_G:
187562306a36Sopenharmony_ci	case INTSTS_G:
187662306a36Sopenharmony_ci	case 0x570:
187762306a36Sopenharmony_ci	case 0x574:
187862306a36Sopenharmony_ci	case INT_GP0_LCNT:
187962306a36Sopenharmony_ci	case INT_GP1_LCNT:
188062306a36Sopenharmony_ci	/* DisplayPort Control */
188162306a36Sopenharmony_ci	case DP0CTL:
188262306a36Sopenharmony_ci	/* DisplayPort Clock */
188362306a36Sopenharmony_ci	case DP0_VIDMNGEN0:
188462306a36Sopenharmony_ci	case DP0_VIDMNGEN1:
188562306a36Sopenharmony_ci	case DP0_VMNGENSTATUS:
188662306a36Sopenharmony_ci	case 0x628:
188762306a36Sopenharmony_ci	case 0x62c:
188862306a36Sopenharmony_ci	case 0x630:
188962306a36Sopenharmony_ci	/* DisplayPort Main Channel */
189062306a36Sopenharmony_ci	case DP0_SECSAMPLE:
189162306a36Sopenharmony_ci	case DP0_VIDSYNCDELAY:
189262306a36Sopenharmony_ci	case DP0_TOTALVAL:
189362306a36Sopenharmony_ci	case DP0_STARTVAL:
189462306a36Sopenharmony_ci	case DP0_ACTIVEVAL:
189562306a36Sopenharmony_ci	case DP0_SYNCVAL:
189662306a36Sopenharmony_ci	case DP0_MISC:
189762306a36Sopenharmony_ci	/* DisplayPort Aux Channel */
189862306a36Sopenharmony_ci	case DP0_AUXCFG0:
189962306a36Sopenharmony_ci	case DP0_AUXCFG1:
190062306a36Sopenharmony_ci	case DP0_AUXADDR:
190162306a36Sopenharmony_ci	case 0x66c:
190262306a36Sopenharmony_ci	case 0x670:
190362306a36Sopenharmony_ci	case 0x674:
190462306a36Sopenharmony_ci	case 0x678:
190562306a36Sopenharmony_ci	case 0x67c:
190662306a36Sopenharmony_ci	case 0x680:
190762306a36Sopenharmony_ci	case 0x684:
190862306a36Sopenharmony_ci	case 0x688:
190962306a36Sopenharmony_ci	case DP0_AUXSTATUS:
191062306a36Sopenharmony_ci	case DP0_AUXI2CADR:
191162306a36Sopenharmony_ci	/* DisplayPort Link Training */
191262306a36Sopenharmony_ci	case DP0_SRCCTRL:
191362306a36Sopenharmony_ci	case DP0_LTSTAT:
191462306a36Sopenharmony_ci	case DP0_SNKLTCHGREQ:
191562306a36Sopenharmony_ci	case DP0_LTLOOPCTRL:
191662306a36Sopenharmony_ci	case DP0_SNKLTCTRL:
191762306a36Sopenharmony_ci	case 0x6e8:
191862306a36Sopenharmony_ci	case 0x6ec:
191962306a36Sopenharmony_ci	case 0x6f0:
192062306a36Sopenharmony_ci	case 0x6f4:
192162306a36Sopenharmony_ci	/* DisplayPort Audio */
192262306a36Sopenharmony_ci	case 0x700:
192362306a36Sopenharmony_ci	case 0x704:
192462306a36Sopenharmony_ci	case 0x708:
192562306a36Sopenharmony_ci	case 0x70c:
192662306a36Sopenharmony_ci	case 0x710:
192762306a36Sopenharmony_ci	case 0x714:
192862306a36Sopenharmony_ci	case 0x718:
192962306a36Sopenharmony_ci	case 0x71c:
193062306a36Sopenharmony_ci	case 0x720:
193162306a36Sopenharmony_ci	/* DisplayPort Source Control */
193262306a36Sopenharmony_ci	case DP1_SRCCTRL:
193362306a36Sopenharmony_ci	/* DisplayPort PHY */
193462306a36Sopenharmony_ci	case DP_PHY_CTRL:
193562306a36Sopenharmony_ci	case 0x810:
193662306a36Sopenharmony_ci	case 0x814:
193762306a36Sopenharmony_ci	case 0x820:
193862306a36Sopenharmony_ci	case 0x840:
193962306a36Sopenharmony_ci	/* I2S */
194062306a36Sopenharmony_ci	case 0x880:
194162306a36Sopenharmony_ci	case 0x888:
194262306a36Sopenharmony_ci	case 0x88c:
194362306a36Sopenharmony_ci	case 0x890:
194462306a36Sopenharmony_ci	case 0x894:
194562306a36Sopenharmony_ci	case 0x898:
194662306a36Sopenharmony_ci	case 0x89c:
194762306a36Sopenharmony_ci	case 0x8a0:
194862306a36Sopenharmony_ci	case 0x8a4:
194962306a36Sopenharmony_ci	case 0x8a8:
195062306a36Sopenharmony_ci	case 0x8ac:
195162306a36Sopenharmony_ci	case 0x8b0:
195262306a36Sopenharmony_ci	case 0x8b4:
195362306a36Sopenharmony_ci	/* PLL */
195462306a36Sopenharmony_ci	case DP0_PLLCTRL:
195562306a36Sopenharmony_ci	case DP1_PLLCTRL:
195662306a36Sopenharmony_ci	case PXL_PLLCTRL:
195762306a36Sopenharmony_ci	case PXL_PLLPARAM:
195862306a36Sopenharmony_ci	case SYS_PLLPARAM:
195962306a36Sopenharmony_ci	/* HDCP */
196062306a36Sopenharmony_ci	case 0x980:
196162306a36Sopenharmony_ci	case 0x984:
196262306a36Sopenharmony_ci	case 0x988:
196362306a36Sopenharmony_ci	case 0x98c:
196462306a36Sopenharmony_ci	case 0x990:
196562306a36Sopenharmony_ci	case 0x994:
196662306a36Sopenharmony_ci	case 0x998:
196762306a36Sopenharmony_ci	case 0x99c:
196862306a36Sopenharmony_ci	case 0x9a0:
196962306a36Sopenharmony_ci	case 0x9a4:
197062306a36Sopenharmony_ci	case 0x9a8:
197162306a36Sopenharmony_ci	case 0x9ac:
197262306a36Sopenharmony_ci	/* Debug */
197362306a36Sopenharmony_ci	case TSTCTL:
197462306a36Sopenharmony_ci	case PLL_DBG:
197562306a36Sopenharmony_ci		return true;
197662306a36Sopenharmony_ci	}
197762306a36Sopenharmony_ci	return false;
197862306a36Sopenharmony_ci}
197962306a36Sopenharmony_ci
198062306a36Sopenharmony_cistatic const struct regmap_range tc_volatile_ranges[] = {
198162306a36Sopenharmony_ci	regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
198262306a36Sopenharmony_ci	regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
198362306a36Sopenharmony_ci	regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
198462306a36Sopenharmony_ci	regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
198562306a36Sopenharmony_ci	regmap_reg_range(VFUEN0, VFUEN0),
198662306a36Sopenharmony_ci	regmap_reg_range(INTSTS_G, INTSTS_G),
198762306a36Sopenharmony_ci	regmap_reg_range(GPIOI, GPIOI),
198862306a36Sopenharmony_ci};
198962306a36Sopenharmony_ci
199062306a36Sopenharmony_cistatic const struct regmap_access_table tc_volatile_table = {
199162306a36Sopenharmony_ci	.yes_ranges = tc_volatile_ranges,
199262306a36Sopenharmony_ci	.n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
199362306a36Sopenharmony_ci};
199462306a36Sopenharmony_ci
199562306a36Sopenharmony_cistatic bool tc_writeable_reg(struct device *dev, unsigned int reg)
199662306a36Sopenharmony_ci{
199762306a36Sopenharmony_ci	return (reg != TC_IDREG) &&
199862306a36Sopenharmony_ci	       (reg != DP0_LTSTAT) &&
199962306a36Sopenharmony_ci	       (reg != DP0_SNKLTCHGREQ);
200062306a36Sopenharmony_ci}
200162306a36Sopenharmony_ci
200262306a36Sopenharmony_cistatic const struct regmap_config tc_regmap_config = {
200362306a36Sopenharmony_ci	.name = "tc358767",
200462306a36Sopenharmony_ci	.reg_bits = 16,
200562306a36Sopenharmony_ci	.val_bits = 32,
200662306a36Sopenharmony_ci	.reg_stride = 4,
200762306a36Sopenharmony_ci	.max_register = PLL_DBG,
200862306a36Sopenharmony_ci	.cache_type = REGCACHE_RBTREE,
200962306a36Sopenharmony_ci	.readable_reg = tc_readable_reg,
201062306a36Sopenharmony_ci	.volatile_table = &tc_volatile_table,
201162306a36Sopenharmony_ci	.writeable_reg = tc_writeable_reg,
201262306a36Sopenharmony_ci	.reg_format_endian = REGMAP_ENDIAN_BIG,
201362306a36Sopenharmony_ci	.val_format_endian = REGMAP_ENDIAN_LITTLE,
201462306a36Sopenharmony_ci};
201562306a36Sopenharmony_ci
201662306a36Sopenharmony_cistatic irqreturn_t tc_irq_handler(int irq, void *arg)
201762306a36Sopenharmony_ci{
201862306a36Sopenharmony_ci	struct tc_data *tc = arg;
201962306a36Sopenharmony_ci	u32 val;
202062306a36Sopenharmony_ci	int r;
202162306a36Sopenharmony_ci
202262306a36Sopenharmony_ci	r = regmap_read(tc->regmap, INTSTS_G, &val);
202362306a36Sopenharmony_ci	if (r)
202462306a36Sopenharmony_ci		return IRQ_NONE;
202562306a36Sopenharmony_ci
202662306a36Sopenharmony_ci	if (!val)
202762306a36Sopenharmony_ci		return IRQ_NONE;
202862306a36Sopenharmony_ci
202962306a36Sopenharmony_ci	if (val & INT_SYSERR) {
203062306a36Sopenharmony_ci		u32 stat = 0;
203162306a36Sopenharmony_ci
203262306a36Sopenharmony_ci		regmap_read(tc->regmap, SYSSTAT, &stat);
203362306a36Sopenharmony_ci
203462306a36Sopenharmony_ci		dev_err(tc->dev, "syserr %x\n", stat);
203562306a36Sopenharmony_ci	}
203662306a36Sopenharmony_ci
203762306a36Sopenharmony_ci	if (tc->hpd_pin >= 0 && tc->bridge.dev) {
203862306a36Sopenharmony_ci		/*
203962306a36Sopenharmony_ci		 * H is triggered when the GPIO goes high.
204062306a36Sopenharmony_ci		 *
204162306a36Sopenharmony_ci		 * LC is triggered when the GPIO goes low and stays low for
204262306a36Sopenharmony_ci		 * the duration of LCNT
204362306a36Sopenharmony_ci		 */
204462306a36Sopenharmony_ci		bool h = val & INT_GPIO_H(tc->hpd_pin);
204562306a36Sopenharmony_ci		bool lc = val & INT_GPIO_LC(tc->hpd_pin);
204662306a36Sopenharmony_ci
204762306a36Sopenharmony_ci		dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
204862306a36Sopenharmony_ci			h ? "H" : "", lc ? "LC" : "");
204962306a36Sopenharmony_ci
205062306a36Sopenharmony_ci		if (h || lc)
205162306a36Sopenharmony_ci			drm_kms_helper_hotplug_event(tc->bridge.dev);
205262306a36Sopenharmony_ci	}
205362306a36Sopenharmony_ci
205462306a36Sopenharmony_ci	regmap_write(tc->regmap, INTSTS_G, val);
205562306a36Sopenharmony_ci
205662306a36Sopenharmony_ci	return IRQ_HANDLED;
205762306a36Sopenharmony_ci}
205862306a36Sopenharmony_ci
205962306a36Sopenharmony_cistatic int tc_mipi_dsi_host_attach(struct tc_data *tc)
206062306a36Sopenharmony_ci{
206162306a36Sopenharmony_ci	struct device *dev = tc->dev;
206262306a36Sopenharmony_ci	struct device_node *host_node;
206362306a36Sopenharmony_ci	struct device_node *endpoint;
206462306a36Sopenharmony_ci	struct mipi_dsi_device *dsi;
206562306a36Sopenharmony_ci	struct mipi_dsi_host *host;
206662306a36Sopenharmony_ci	const struct mipi_dsi_device_info info = {
206762306a36Sopenharmony_ci		.type = "tc358767",
206862306a36Sopenharmony_ci		.channel = 0,
206962306a36Sopenharmony_ci		.node = NULL,
207062306a36Sopenharmony_ci	};
207162306a36Sopenharmony_ci	int dsi_lanes, ret;
207262306a36Sopenharmony_ci
207362306a36Sopenharmony_ci	endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1);
207462306a36Sopenharmony_ci	dsi_lanes = drm_of_get_data_lanes_count(endpoint, 1, 4);
207562306a36Sopenharmony_ci	host_node = of_graph_get_remote_port_parent(endpoint);
207662306a36Sopenharmony_ci	host = of_find_mipi_dsi_host_by_node(host_node);
207762306a36Sopenharmony_ci	of_node_put(host_node);
207862306a36Sopenharmony_ci	of_node_put(endpoint);
207962306a36Sopenharmony_ci
208062306a36Sopenharmony_ci	if (!host)
208162306a36Sopenharmony_ci		return -EPROBE_DEFER;
208262306a36Sopenharmony_ci
208362306a36Sopenharmony_ci	if (dsi_lanes < 0)
208462306a36Sopenharmony_ci		return dsi_lanes;
208562306a36Sopenharmony_ci
208662306a36Sopenharmony_ci	dsi = devm_mipi_dsi_device_register_full(dev, host, &info);
208762306a36Sopenharmony_ci	if (IS_ERR(dsi))
208862306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(dsi),
208962306a36Sopenharmony_ci				     "failed to create dsi device\n");
209062306a36Sopenharmony_ci
209162306a36Sopenharmony_ci	tc->dsi = dsi;
209262306a36Sopenharmony_ci	dsi->lanes = dsi_lanes;
209362306a36Sopenharmony_ci	dsi->format = MIPI_DSI_FMT_RGB888;
209462306a36Sopenharmony_ci	dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
209562306a36Sopenharmony_ci			  MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS;
209662306a36Sopenharmony_ci
209762306a36Sopenharmony_ci	ret = devm_mipi_dsi_attach(dev, dsi);
209862306a36Sopenharmony_ci	if (ret < 0) {
209962306a36Sopenharmony_ci		dev_err(dev, "failed to attach dsi to host: %d\n", ret);
210062306a36Sopenharmony_ci		return ret;
210162306a36Sopenharmony_ci	}
210262306a36Sopenharmony_ci
210362306a36Sopenharmony_ci	return 0;
210462306a36Sopenharmony_ci}
210562306a36Sopenharmony_ci
210662306a36Sopenharmony_cistatic int tc_probe_dpi_bridge_endpoint(struct tc_data *tc)
210762306a36Sopenharmony_ci{
210862306a36Sopenharmony_ci	struct device *dev = tc->dev;
210962306a36Sopenharmony_ci	struct drm_bridge *bridge;
211062306a36Sopenharmony_ci	struct drm_panel *panel;
211162306a36Sopenharmony_ci	int ret;
211262306a36Sopenharmony_ci
211362306a36Sopenharmony_ci	/* port@1 is the DPI input/output port */
211462306a36Sopenharmony_ci	ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, &bridge);
211562306a36Sopenharmony_ci	if (ret && ret != -ENODEV)
211662306a36Sopenharmony_ci		return ret;
211762306a36Sopenharmony_ci
211862306a36Sopenharmony_ci	if (panel) {
211962306a36Sopenharmony_ci		bridge = devm_drm_panel_bridge_add(dev, panel);
212062306a36Sopenharmony_ci		if (IS_ERR(bridge))
212162306a36Sopenharmony_ci			return PTR_ERR(bridge);
212262306a36Sopenharmony_ci	}
212362306a36Sopenharmony_ci
212462306a36Sopenharmony_ci	if (bridge) {
212562306a36Sopenharmony_ci		tc->panel_bridge = bridge;
212662306a36Sopenharmony_ci		tc->bridge.type = DRM_MODE_CONNECTOR_DPI;
212762306a36Sopenharmony_ci		tc->bridge.funcs = &tc_dpi_bridge_funcs;
212862306a36Sopenharmony_ci
212962306a36Sopenharmony_ci		return 0;
213062306a36Sopenharmony_ci	}
213162306a36Sopenharmony_ci
213262306a36Sopenharmony_ci	return ret;
213362306a36Sopenharmony_ci}
213462306a36Sopenharmony_ci
213562306a36Sopenharmony_cistatic int tc_probe_edp_bridge_endpoint(struct tc_data *tc)
213662306a36Sopenharmony_ci{
213762306a36Sopenharmony_ci	struct device *dev = tc->dev;
213862306a36Sopenharmony_ci	struct drm_panel *panel;
213962306a36Sopenharmony_ci	int ret;
214062306a36Sopenharmony_ci
214162306a36Sopenharmony_ci	/* port@2 is the output port */
214262306a36Sopenharmony_ci	ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &panel, NULL);
214362306a36Sopenharmony_ci	if (ret && ret != -ENODEV)
214462306a36Sopenharmony_ci		return ret;
214562306a36Sopenharmony_ci
214662306a36Sopenharmony_ci	if (panel) {
214762306a36Sopenharmony_ci		struct drm_bridge *panel_bridge;
214862306a36Sopenharmony_ci
214962306a36Sopenharmony_ci		panel_bridge = devm_drm_panel_bridge_add(dev, panel);
215062306a36Sopenharmony_ci		if (IS_ERR(panel_bridge))
215162306a36Sopenharmony_ci			return PTR_ERR(panel_bridge);
215262306a36Sopenharmony_ci
215362306a36Sopenharmony_ci		tc->panel_bridge = panel_bridge;
215462306a36Sopenharmony_ci		tc->bridge.type = DRM_MODE_CONNECTOR_eDP;
215562306a36Sopenharmony_ci	} else {
215662306a36Sopenharmony_ci		tc->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
215762306a36Sopenharmony_ci	}
215862306a36Sopenharmony_ci
215962306a36Sopenharmony_ci	tc->bridge.funcs = &tc_edp_bridge_funcs;
216062306a36Sopenharmony_ci	if (tc->hpd_pin >= 0)
216162306a36Sopenharmony_ci		tc->bridge.ops |= DRM_BRIDGE_OP_DETECT;
216262306a36Sopenharmony_ci	tc->bridge.ops |= DRM_BRIDGE_OP_EDID;
216362306a36Sopenharmony_ci
216462306a36Sopenharmony_ci	return 0;
216562306a36Sopenharmony_ci}
216662306a36Sopenharmony_ci
216762306a36Sopenharmony_cistatic int tc_probe_bridge_endpoint(struct tc_data *tc)
216862306a36Sopenharmony_ci{
216962306a36Sopenharmony_ci	struct device *dev = tc->dev;
217062306a36Sopenharmony_ci	struct of_endpoint endpoint;
217162306a36Sopenharmony_ci	struct device_node *node = NULL;
217262306a36Sopenharmony_ci	const u8 mode_dpi_to_edp = BIT(1) | BIT(2);
217362306a36Sopenharmony_ci	const u8 mode_dpi_to_dp = BIT(1);
217462306a36Sopenharmony_ci	const u8 mode_dsi_to_edp = BIT(0) | BIT(2);
217562306a36Sopenharmony_ci	const u8 mode_dsi_to_dp = BIT(0);
217662306a36Sopenharmony_ci	const u8 mode_dsi_to_dpi = BIT(0) | BIT(1);
217762306a36Sopenharmony_ci	u8 mode = 0;
217862306a36Sopenharmony_ci
217962306a36Sopenharmony_ci	/*
218062306a36Sopenharmony_ci	 * Determine bridge configuration.
218162306a36Sopenharmony_ci	 *
218262306a36Sopenharmony_ci	 * Port allocation:
218362306a36Sopenharmony_ci	 * port@0 - DSI input
218462306a36Sopenharmony_ci	 * port@1 - DPI input/output
218562306a36Sopenharmony_ci	 * port@2 - eDP output
218662306a36Sopenharmony_ci	 *
218762306a36Sopenharmony_ci	 * Possible connections:
218862306a36Sopenharmony_ci	 * DPI -> port@1 -> port@2 -> eDP :: [port@0 is not connected]
218962306a36Sopenharmony_ci	 * DSI -> port@0 -> port@2 -> eDP :: [port@1 is not connected]
219062306a36Sopenharmony_ci	 * DSI -> port@0 -> port@1 -> DPI :: [port@2 is not connected]
219162306a36Sopenharmony_ci	 */
219262306a36Sopenharmony_ci
219362306a36Sopenharmony_ci	for_each_endpoint_of_node(dev->of_node, node) {
219462306a36Sopenharmony_ci		of_graph_parse_endpoint(node, &endpoint);
219562306a36Sopenharmony_ci		if (endpoint.port > 2) {
219662306a36Sopenharmony_ci			of_node_put(node);
219762306a36Sopenharmony_ci			return -EINVAL;
219862306a36Sopenharmony_ci		}
219962306a36Sopenharmony_ci		mode |= BIT(endpoint.port);
220062306a36Sopenharmony_ci	}
220162306a36Sopenharmony_ci
220262306a36Sopenharmony_ci	if (mode == mode_dpi_to_edp || mode == mode_dpi_to_dp) {
220362306a36Sopenharmony_ci		tc->input_connector_dsi = false;
220462306a36Sopenharmony_ci		return tc_probe_edp_bridge_endpoint(tc);
220562306a36Sopenharmony_ci	} else if (mode == mode_dsi_to_dpi) {
220662306a36Sopenharmony_ci		tc->input_connector_dsi = true;
220762306a36Sopenharmony_ci		return tc_probe_dpi_bridge_endpoint(tc);
220862306a36Sopenharmony_ci	} else if (mode == mode_dsi_to_edp || mode == mode_dsi_to_dp) {
220962306a36Sopenharmony_ci		tc->input_connector_dsi = true;
221062306a36Sopenharmony_ci		return tc_probe_edp_bridge_endpoint(tc);
221162306a36Sopenharmony_ci	}
221262306a36Sopenharmony_ci
221362306a36Sopenharmony_ci	dev_warn(dev, "Invalid mode (0x%x) is not supported!\n", mode);
221462306a36Sopenharmony_ci
221562306a36Sopenharmony_ci	return -EINVAL;
221662306a36Sopenharmony_ci}
221762306a36Sopenharmony_ci
221862306a36Sopenharmony_cistatic int tc_probe(struct i2c_client *client)
221962306a36Sopenharmony_ci{
222062306a36Sopenharmony_ci	struct device *dev = &client->dev;
222162306a36Sopenharmony_ci	struct tc_data *tc;
222262306a36Sopenharmony_ci	int ret;
222362306a36Sopenharmony_ci
222462306a36Sopenharmony_ci	tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
222562306a36Sopenharmony_ci	if (!tc)
222662306a36Sopenharmony_ci		return -ENOMEM;
222762306a36Sopenharmony_ci
222862306a36Sopenharmony_ci	tc->dev = dev;
222962306a36Sopenharmony_ci
223062306a36Sopenharmony_ci	ret = tc_probe_bridge_endpoint(tc);
223162306a36Sopenharmony_ci	if (ret)
223262306a36Sopenharmony_ci		return ret;
223362306a36Sopenharmony_ci
223462306a36Sopenharmony_ci	tc->refclk = devm_clk_get_enabled(dev, "ref");
223562306a36Sopenharmony_ci	if (IS_ERR(tc->refclk))
223662306a36Sopenharmony_ci		return dev_err_probe(dev, PTR_ERR(tc->refclk),
223762306a36Sopenharmony_ci				     "Failed to get and enable the ref clk\n");
223862306a36Sopenharmony_ci
223962306a36Sopenharmony_ci	/* tRSTW = 100 cycles , at 13 MHz that is ~7.69 us */
224062306a36Sopenharmony_ci	usleep_range(10, 15);
224162306a36Sopenharmony_ci
224262306a36Sopenharmony_ci	/* Shut down GPIO is optional */
224362306a36Sopenharmony_ci	tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
224462306a36Sopenharmony_ci	if (IS_ERR(tc->sd_gpio))
224562306a36Sopenharmony_ci		return PTR_ERR(tc->sd_gpio);
224662306a36Sopenharmony_ci
224762306a36Sopenharmony_ci	if (tc->sd_gpio) {
224862306a36Sopenharmony_ci		gpiod_set_value_cansleep(tc->sd_gpio, 0);
224962306a36Sopenharmony_ci		usleep_range(5000, 10000);
225062306a36Sopenharmony_ci	}
225162306a36Sopenharmony_ci
225262306a36Sopenharmony_ci	/* Reset GPIO is optional */
225362306a36Sopenharmony_ci	tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
225462306a36Sopenharmony_ci	if (IS_ERR(tc->reset_gpio))
225562306a36Sopenharmony_ci		return PTR_ERR(tc->reset_gpio);
225662306a36Sopenharmony_ci
225762306a36Sopenharmony_ci	if (tc->reset_gpio) {
225862306a36Sopenharmony_ci		gpiod_set_value_cansleep(tc->reset_gpio, 1);
225962306a36Sopenharmony_ci		usleep_range(5000, 10000);
226062306a36Sopenharmony_ci	}
226162306a36Sopenharmony_ci
226262306a36Sopenharmony_ci	tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
226362306a36Sopenharmony_ci	if (IS_ERR(tc->regmap)) {
226462306a36Sopenharmony_ci		ret = PTR_ERR(tc->regmap);
226562306a36Sopenharmony_ci		dev_err(dev, "Failed to initialize regmap: %d\n", ret);
226662306a36Sopenharmony_ci		return ret;
226762306a36Sopenharmony_ci	}
226862306a36Sopenharmony_ci
226962306a36Sopenharmony_ci	ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
227062306a36Sopenharmony_ci				   &tc->hpd_pin);
227162306a36Sopenharmony_ci	if (ret) {
227262306a36Sopenharmony_ci		tc->hpd_pin = -ENODEV;
227362306a36Sopenharmony_ci	} else {
227462306a36Sopenharmony_ci		if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
227562306a36Sopenharmony_ci			dev_err(dev, "failed to parse HPD number\n");
227662306a36Sopenharmony_ci			return -EINVAL;
227762306a36Sopenharmony_ci		}
227862306a36Sopenharmony_ci	}
227962306a36Sopenharmony_ci
228062306a36Sopenharmony_ci	if (client->irq > 0) {
228162306a36Sopenharmony_ci		/* enable SysErr */
228262306a36Sopenharmony_ci		regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
228362306a36Sopenharmony_ci
228462306a36Sopenharmony_ci		ret = devm_request_threaded_irq(dev, client->irq,
228562306a36Sopenharmony_ci						NULL, tc_irq_handler,
228662306a36Sopenharmony_ci						IRQF_ONESHOT,
228762306a36Sopenharmony_ci						"tc358767-irq", tc);
228862306a36Sopenharmony_ci		if (ret) {
228962306a36Sopenharmony_ci			dev_err(dev, "failed to register dp interrupt\n");
229062306a36Sopenharmony_ci			return ret;
229162306a36Sopenharmony_ci		}
229262306a36Sopenharmony_ci
229362306a36Sopenharmony_ci		tc->have_irq = true;
229462306a36Sopenharmony_ci	}
229562306a36Sopenharmony_ci
229662306a36Sopenharmony_ci	ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
229762306a36Sopenharmony_ci	if (ret) {
229862306a36Sopenharmony_ci		dev_err(tc->dev, "can not read device ID: %d\n", ret);
229962306a36Sopenharmony_ci		return ret;
230062306a36Sopenharmony_ci	}
230162306a36Sopenharmony_ci
230262306a36Sopenharmony_ci	if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
230362306a36Sopenharmony_ci		dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
230462306a36Sopenharmony_ci		return -EINVAL;
230562306a36Sopenharmony_ci	}
230662306a36Sopenharmony_ci
230762306a36Sopenharmony_ci	tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
230862306a36Sopenharmony_ci
230962306a36Sopenharmony_ci	if (!tc->reset_gpio) {
231062306a36Sopenharmony_ci		/*
231162306a36Sopenharmony_ci		 * If the reset pin isn't present, do a software reset. It isn't
231262306a36Sopenharmony_ci		 * as thorough as the hardware reset, as we can't reset the I2C
231362306a36Sopenharmony_ci		 * communication block for obvious reasons, but it's getting the
231462306a36Sopenharmony_ci		 * chip into a defined state.
231562306a36Sopenharmony_ci		 */
231662306a36Sopenharmony_ci		regmap_update_bits(tc->regmap, SYSRSTENB,
231762306a36Sopenharmony_ci				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
231862306a36Sopenharmony_ci				0);
231962306a36Sopenharmony_ci		regmap_update_bits(tc->regmap, SYSRSTENB,
232062306a36Sopenharmony_ci				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
232162306a36Sopenharmony_ci				ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP);
232262306a36Sopenharmony_ci		usleep_range(5000, 10000);
232362306a36Sopenharmony_ci	}
232462306a36Sopenharmony_ci
232562306a36Sopenharmony_ci	if (tc->hpd_pin >= 0) {
232662306a36Sopenharmony_ci		u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
232762306a36Sopenharmony_ci		u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
232862306a36Sopenharmony_ci
232962306a36Sopenharmony_ci		/* Set LCNT to 2ms */
233062306a36Sopenharmony_ci		regmap_write(tc->regmap, lcnt_reg,
233162306a36Sopenharmony_ci			     clk_get_rate(tc->refclk) * 2 / 1000);
233262306a36Sopenharmony_ci		/* We need the "alternate" mode for HPD */
233362306a36Sopenharmony_ci		regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
233462306a36Sopenharmony_ci
233562306a36Sopenharmony_ci		if (tc->have_irq) {
233662306a36Sopenharmony_ci			/* enable H & LC */
233762306a36Sopenharmony_ci			regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
233862306a36Sopenharmony_ci		}
233962306a36Sopenharmony_ci	}
234062306a36Sopenharmony_ci
234162306a36Sopenharmony_ci	if (tc->bridge.type != DRM_MODE_CONNECTOR_DPI) { /* (e)DP output */
234262306a36Sopenharmony_ci		ret = tc_aux_link_setup(tc);
234362306a36Sopenharmony_ci		if (ret)
234462306a36Sopenharmony_ci			return ret;
234562306a36Sopenharmony_ci	}
234662306a36Sopenharmony_ci
234762306a36Sopenharmony_ci	tc->bridge.of_node = dev->of_node;
234862306a36Sopenharmony_ci	drm_bridge_add(&tc->bridge);
234962306a36Sopenharmony_ci
235062306a36Sopenharmony_ci	i2c_set_clientdata(client, tc);
235162306a36Sopenharmony_ci
235262306a36Sopenharmony_ci	if (tc->input_connector_dsi) {			/* DSI input */
235362306a36Sopenharmony_ci		ret = tc_mipi_dsi_host_attach(tc);
235462306a36Sopenharmony_ci		if (ret) {
235562306a36Sopenharmony_ci			drm_bridge_remove(&tc->bridge);
235662306a36Sopenharmony_ci			return ret;
235762306a36Sopenharmony_ci		}
235862306a36Sopenharmony_ci	}
235962306a36Sopenharmony_ci
236062306a36Sopenharmony_ci	return 0;
236162306a36Sopenharmony_ci}
236262306a36Sopenharmony_ci
236362306a36Sopenharmony_cistatic void tc_remove(struct i2c_client *client)
236462306a36Sopenharmony_ci{
236562306a36Sopenharmony_ci	struct tc_data *tc = i2c_get_clientdata(client);
236662306a36Sopenharmony_ci
236762306a36Sopenharmony_ci	drm_bridge_remove(&tc->bridge);
236862306a36Sopenharmony_ci}
236962306a36Sopenharmony_ci
237062306a36Sopenharmony_cistatic const struct i2c_device_id tc358767_i2c_ids[] = {
237162306a36Sopenharmony_ci	{ "tc358767", 0 },
237262306a36Sopenharmony_ci	{ }
237362306a36Sopenharmony_ci};
237462306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
237562306a36Sopenharmony_ci
237662306a36Sopenharmony_cistatic const struct of_device_id tc358767_of_ids[] = {
237762306a36Sopenharmony_ci	{ .compatible = "toshiba,tc358767", },
237862306a36Sopenharmony_ci	{ }
237962306a36Sopenharmony_ci};
238062306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tc358767_of_ids);
238162306a36Sopenharmony_ci
238262306a36Sopenharmony_cistatic struct i2c_driver tc358767_driver = {
238362306a36Sopenharmony_ci	.driver = {
238462306a36Sopenharmony_ci		.name = "tc358767",
238562306a36Sopenharmony_ci		.of_match_table = tc358767_of_ids,
238662306a36Sopenharmony_ci	},
238762306a36Sopenharmony_ci	.id_table = tc358767_i2c_ids,
238862306a36Sopenharmony_ci	.probe = tc_probe,
238962306a36Sopenharmony_ci	.remove	= tc_remove,
239062306a36Sopenharmony_ci};
239162306a36Sopenharmony_cimodule_i2c_driver(tc358767_driver);
239262306a36Sopenharmony_ci
239362306a36Sopenharmony_ciMODULE_AUTHOR("Andrey Gusakov <andrey.gusakov@cogentembedded.com>");
239462306a36Sopenharmony_ciMODULE_DESCRIPTION("tc358767 eDP encoder driver");
239562306a36Sopenharmony_ciMODULE_LICENSE("GPL");
2396