162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (C) 2020 Marek Vasut <marex@denx.de>
462306a36Sopenharmony_ci *
562306a36Sopenharmony_ci * Based on tc358764.c by
662306a36Sopenharmony_ci *  Andrzej Hajda <a.hajda@samsung.com>
762306a36Sopenharmony_ci *  Maciej Purski <m.purski@samsung.com>
862306a36Sopenharmony_ci *
962306a36Sopenharmony_ci * Based on rpi_touchscreen.c by
1062306a36Sopenharmony_ci *  Eric Anholt <eric@anholt.net>
1162306a36Sopenharmony_ci */
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci#include <linux/delay.h>
1462306a36Sopenharmony_ci#include <linux/gpio/consumer.h>
1562306a36Sopenharmony_ci#include <linux/mod_devicetable.h>
1662306a36Sopenharmony_ci#include <linux/module.h>
1762306a36Sopenharmony_ci#include <linux/of_graph.h>
1862306a36Sopenharmony_ci#include <linux/regulator/consumer.h>
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci#include <video/mipi_display.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#include <drm/drm_atomic_helper.h>
2362306a36Sopenharmony_ci#include <drm/drm_crtc.h>
2462306a36Sopenharmony_ci#include <drm/drm_mipi_dsi.h>
2562306a36Sopenharmony_ci#include <drm/drm_of.h>
2662306a36Sopenharmony_ci#include <drm/drm_panel.h>
2762306a36Sopenharmony_ci#include <drm/drm_print.h>
2862306a36Sopenharmony_ci#include <drm/drm_probe_helper.h>
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci/* PPI layer registers */
3162306a36Sopenharmony_ci#define PPI_STARTPPI		0x0104 /* START control bit */
3262306a36Sopenharmony_ci#define PPI_LPTXTIMECNT		0x0114 /* LPTX timing signal */
3362306a36Sopenharmony_ci#define PPI_D0S_ATMR		0x0144
3462306a36Sopenharmony_ci#define PPI_D1S_ATMR		0x0148
3562306a36Sopenharmony_ci#define PPI_D0S_CLRSIPOCOUNT	0x0164 /* Assertion timer for Lane 0 */
3662306a36Sopenharmony_ci#define PPI_D1S_CLRSIPOCOUNT	0x0168 /* Assertion timer for Lane 1 */
3762306a36Sopenharmony_ci#define PPI_START_FUNCTION	1
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci/* DSI layer registers */
4062306a36Sopenharmony_ci#define DSI_STARTDSI		0x0204 /* START control bit of DSI-TX */
4162306a36Sopenharmony_ci#define DSI_LANEENABLE		0x0210 /* Enables each lane */
4262306a36Sopenharmony_ci#define DSI_RX_START		1
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci/* LCDC/DPI Host Registers, based on guesswork that this matches TC358764 */
4562306a36Sopenharmony_ci#define LCDCTRL			0x0420 /* Video Path Control */
4662306a36Sopenharmony_ci#define LCDCTRL_MSF		BIT(0) /* Magic square in RGB666 */
4762306a36Sopenharmony_ci#define LCDCTRL_VTGEN		BIT(4)/* Use chip clock for timing */
4862306a36Sopenharmony_ci#define LCDCTRL_UNK6		BIT(6) /* Unknown */
4962306a36Sopenharmony_ci#define LCDCTRL_EVTMODE		BIT(5) /* Event mode */
5062306a36Sopenharmony_ci#define LCDCTRL_RGB888		BIT(8) /* RGB888 mode */
5162306a36Sopenharmony_ci#define LCDCTRL_HSPOL		BIT(17) /* Polarity of HSYNC signal */
5262306a36Sopenharmony_ci#define LCDCTRL_DEPOL		BIT(18) /* Polarity of DE signal */
5362306a36Sopenharmony_ci#define LCDCTRL_VSPOL		BIT(19) /* Polarity of VSYNC signal */
5462306a36Sopenharmony_ci#define LCDCTRL_VSDELAY(v)	(((v) & 0xfff) << 20) /* VSYNC delay */
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci/* SPI Master Registers */
5762306a36Sopenharmony_ci#define SPICMR			0x0450
5862306a36Sopenharmony_ci#define SPITCR			0x0454
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci/* System Controller Registers */
6162306a36Sopenharmony_ci#define SYSCTRL			0x0464
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci/* System registers */
6462306a36Sopenharmony_ci#define LPX_PERIOD		3
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci/* Lane enable PPI and DSI register bits */
6762306a36Sopenharmony_ci#define LANEENABLE_CLEN		BIT(0)
6862306a36Sopenharmony_ci#define LANEENABLE_L0EN		BIT(1)
6962306a36Sopenharmony_ci#define LANEENABLE_L1EN		BIT(2)
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_cistruct tc358762 {
7262306a36Sopenharmony_ci	struct device *dev;
7362306a36Sopenharmony_ci	struct drm_bridge bridge;
7462306a36Sopenharmony_ci	struct regulator *regulator;
7562306a36Sopenharmony_ci	struct drm_bridge *panel_bridge;
7662306a36Sopenharmony_ci	struct gpio_desc *reset_gpio;
7762306a36Sopenharmony_ci	struct drm_display_mode mode;
7862306a36Sopenharmony_ci	bool pre_enabled;
7962306a36Sopenharmony_ci	int error;
8062306a36Sopenharmony_ci};
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_cistatic int tc358762_clear_error(struct tc358762 *ctx)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	int ret = ctx->error;
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci	ctx->error = 0;
8762306a36Sopenharmony_ci	return ret;
8862306a36Sopenharmony_ci}
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_cistatic void tc358762_write(struct tc358762 *ctx, u16 addr, u32 val)
9162306a36Sopenharmony_ci{
9262306a36Sopenharmony_ci	struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
9362306a36Sopenharmony_ci	ssize_t ret;
9462306a36Sopenharmony_ci	u8 data[6];
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci	if (ctx->error)
9762306a36Sopenharmony_ci		return;
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci	data[0] = addr;
10062306a36Sopenharmony_ci	data[1] = addr >> 8;
10162306a36Sopenharmony_ci	data[2] = val;
10262306a36Sopenharmony_ci	data[3] = val >> 8;
10362306a36Sopenharmony_ci	data[4] = val >> 16;
10462306a36Sopenharmony_ci	data[5] = val >> 24;
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci	ret = mipi_dsi_generic_write(dsi, data, sizeof(data));
10762306a36Sopenharmony_ci	if (ret < 0)
10862306a36Sopenharmony_ci		ctx->error = ret;
10962306a36Sopenharmony_ci}
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_cistatic inline struct tc358762 *bridge_to_tc358762(struct drm_bridge *bridge)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	return container_of(bridge, struct tc358762, bridge);
11462306a36Sopenharmony_ci}
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_cistatic int tc358762_init(struct tc358762 *ctx)
11762306a36Sopenharmony_ci{
11862306a36Sopenharmony_ci	u32 lcdctrl;
11962306a36Sopenharmony_ci
12062306a36Sopenharmony_ci	tc358762_write(ctx, DSI_LANEENABLE,
12162306a36Sopenharmony_ci		       LANEENABLE_L0EN | LANEENABLE_CLEN);
12262306a36Sopenharmony_ci	tc358762_write(ctx, PPI_D0S_CLRSIPOCOUNT, 5);
12362306a36Sopenharmony_ci	tc358762_write(ctx, PPI_D1S_CLRSIPOCOUNT, 5);
12462306a36Sopenharmony_ci	tc358762_write(ctx, PPI_D0S_ATMR, 0);
12562306a36Sopenharmony_ci	tc358762_write(ctx, PPI_D1S_ATMR, 0);
12662306a36Sopenharmony_ci	tc358762_write(ctx, PPI_LPTXTIMECNT, LPX_PERIOD);
12762306a36Sopenharmony_ci
12862306a36Sopenharmony_ci	tc358762_write(ctx, SPICMR, 0x00);
12962306a36Sopenharmony_ci
13062306a36Sopenharmony_ci	lcdctrl = LCDCTRL_VSDELAY(1) | LCDCTRL_RGB888 |
13162306a36Sopenharmony_ci		  LCDCTRL_UNK6 | LCDCTRL_VTGEN;
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	if (ctx->mode.flags & DRM_MODE_FLAG_NHSYNC)
13462306a36Sopenharmony_ci		lcdctrl |= LCDCTRL_HSPOL;
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci	if (ctx->mode.flags & DRM_MODE_FLAG_NVSYNC)
13762306a36Sopenharmony_ci		lcdctrl |= LCDCTRL_VSPOL;
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	tc358762_write(ctx, LCDCTRL, lcdctrl);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	tc358762_write(ctx, SYSCTRL, 0x040f);
14262306a36Sopenharmony_ci	msleep(100);
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci	tc358762_write(ctx, PPI_STARTPPI, PPI_START_FUNCTION);
14562306a36Sopenharmony_ci	tc358762_write(ctx, DSI_STARTDSI, DSI_RX_START);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	msleep(100);
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci	return tc358762_clear_error(ctx);
15062306a36Sopenharmony_ci}
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_cistatic void tc358762_post_disable(struct drm_bridge *bridge, struct drm_bridge_state *state)
15362306a36Sopenharmony_ci{
15462306a36Sopenharmony_ci	struct tc358762 *ctx = bridge_to_tc358762(bridge);
15562306a36Sopenharmony_ci	int ret;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	/*
15862306a36Sopenharmony_ci	 * The post_disable hook might be called multiple times.
15962306a36Sopenharmony_ci	 * We want to avoid regulator imbalance below.
16062306a36Sopenharmony_ci	 */
16162306a36Sopenharmony_ci	if (!ctx->pre_enabled)
16262306a36Sopenharmony_ci		return;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	ctx->pre_enabled = false;
16562306a36Sopenharmony_ci
16662306a36Sopenharmony_ci	if (ctx->reset_gpio)
16762306a36Sopenharmony_ci		gpiod_set_value_cansleep(ctx->reset_gpio, 0);
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci	ret = regulator_disable(ctx->regulator);
17062306a36Sopenharmony_ci	if (ret < 0)
17162306a36Sopenharmony_ci		dev_err(ctx->dev, "error disabling regulators (%d)\n", ret);
17262306a36Sopenharmony_ci}
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_cistatic void tc358762_pre_enable(struct drm_bridge *bridge, struct drm_bridge_state *state)
17562306a36Sopenharmony_ci{
17662306a36Sopenharmony_ci	struct tc358762 *ctx = bridge_to_tc358762(bridge);
17762306a36Sopenharmony_ci	int ret;
17862306a36Sopenharmony_ci
17962306a36Sopenharmony_ci	ret = regulator_enable(ctx->regulator);
18062306a36Sopenharmony_ci	if (ret < 0)
18162306a36Sopenharmony_ci		dev_err(ctx->dev, "error enabling regulators (%d)\n", ret);
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci	if (ctx->reset_gpio) {
18462306a36Sopenharmony_ci		gpiod_set_value_cansleep(ctx->reset_gpio, 1);
18562306a36Sopenharmony_ci		usleep_range(5000, 10000);
18662306a36Sopenharmony_ci	}
18762306a36Sopenharmony_ci
18862306a36Sopenharmony_ci	ctx->pre_enabled = true;
18962306a36Sopenharmony_ci}
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cistatic void tc358762_enable(struct drm_bridge *bridge, struct drm_bridge_state *state)
19262306a36Sopenharmony_ci{
19362306a36Sopenharmony_ci	struct tc358762 *ctx = bridge_to_tc358762(bridge);
19462306a36Sopenharmony_ci	int ret;
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci	ret = tc358762_init(ctx);
19762306a36Sopenharmony_ci	if (ret < 0)
19862306a36Sopenharmony_ci		dev_err(ctx->dev, "error initializing bridge (%d)\n", ret);
19962306a36Sopenharmony_ci}
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_cistatic int tc358762_attach(struct drm_bridge *bridge,
20262306a36Sopenharmony_ci			   enum drm_bridge_attach_flags flags)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	struct tc358762 *ctx = bridge_to_tc358762(bridge);
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	return drm_bridge_attach(bridge->encoder, ctx->panel_bridge,
20762306a36Sopenharmony_ci				 bridge, flags);
20862306a36Sopenharmony_ci}
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_cistatic void tc358762_bridge_mode_set(struct drm_bridge *bridge,
21162306a36Sopenharmony_ci				     const struct drm_display_mode *mode,
21262306a36Sopenharmony_ci				     const struct drm_display_mode *adj)
21362306a36Sopenharmony_ci{
21462306a36Sopenharmony_ci	struct tc358762 *ctx = bridge_to_tc358762(bridge);
21562306a36Sopenharmony_ci
21662306a36Sopenharmony_ci	drm_mode_copy(&ctx->mode, mode);
21762306a36Sopenharmony_ci}
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_cistatic const struct drm_bridge_funcs tc358762_bridge_funcs = {
22062306a36Sopenharmony_ci	.atomic_post_disable = tc358762_post_disable,
22162306a36Sopenharmony_ci	.atomic_pre_enable = tc358762_pre_enable,
22262306a36Sopenharmony_ci	.atomic_enable = tc358762_enable,
22362306a36Sopenharmony_ci	.atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
22462306a36Sopenharmony_ci	.atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
22562306a36Sopenharmony_ci	.atomic_reset = drm_atomic_helper_bridge_reset,
22662306a36Sopenharmony_ci	.attach = tc358762_attach,
22762306a36Sopenharmony_ci	.mode_set = tc358762_bridge_mode_set,
22862306a36Sopenharmony_ci};
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_cistatic int tc358762_parse_dt(struct tc358762 *ctx)
23162306a36Sopenharmony_ci{
23262306a36Sopenharmony_ci	struct drm_bridge *panel_bridge;
23362306a36Sopenharmony_ci	struct device *dev = ctx->dev;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci	panel_bridge = devm_drm_of_get_bridge(dev, dev->of_node, 1, 0);
23662306a36Sopenharmony_ci	if (IS_ERR(panel_bridge))
23762306a36Sopenharmony_ci		return PTR_ERR(panel_bridge);
23862306a36Sopenharmony_ci
23962306a36Sopenharmony_ci	ctx->panel_bridge = panel_bridge;
24062306a36Sopenharmony_ci
24162306a36Sopenharmony_ci	/* Reset GPIO is optional */
24262306a36Sopenharmony_ci	ctx->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
24362306a36Sopenharmony_ci	if (IS_ERR(ctx->reset_gpio))
24462306a36Sopenharmony_ci		return PTR_ERR(ctx->reset_gpio);
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	return 0;
24762306a36Sopenharmony_ci}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic int tc358762_configure_regulators(struct tc358762 *ctx)
25062306a36Sopenharmony_ci{
25162306a36Sopenharmony_ci	ctx->regulator = devm_regulator_get(ctx->dev, "vddc");
25262306a36Sopenharmony_ci	if (IS_ERR(ctx->regulator))
25362306a36Sopenharmony_ci		return PTR_ERR(ctx->regulator);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	return 0;
25662306a36Sopenharmony_ci}
25762306a36Sopenharmony_ci
25862306a36Sopenharmony_cistatic int tc358762_probe(struct mipi_dsi_device *dsi)
25962306a36Sopenharmony_ci{
26062306a36Sopenharmony_ci	struct device *dev = &dsi->dev;
26162306a36Sopenharmony_ci	struct tc358762 *ctx;
26262306a36Sopenharmony_ci	int ret;
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci	ctx = devm_kzalloc(dev, sizeof(struct tc358762), GFP_KERNEL);
26562306a36Sopenharmony_ci	if (!ctx)
26662306a36Sopenharmony_ci		return -ENOMEM;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	mipi_dsi_set_drvdata(dsi, ctx);
26962306a36Sopenharmony_ci
27062306a36Sopenharmony_ci	ctx->dev = dev;
27162306a36Sopenharmony_ci	ctx->pre_enabled = false;
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci	/* TODO: Find out how to get dual-lane mode working */
27462306a36Sopenharmony_ci	dsi->lanes = 1;
27562306a36Sopenharmony_ci	dsi->format = MIPI_DSI_FMT_RGB888;
27662306a36Sopenharmony_ci	dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
27762306a36Sopenharmony_ci			  MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_VIDEO_HSE;
27862306a36Sopenharmony_ci
27962306a36Sopenharmony_ci	ret = tc358762_parse_dt(ctx);
28062306a36Sopenharmony_ci	if (ret < 0)
28162306a36Sopenharmony_ci		return ret;
28262306a36Sopenharmony_ci
28362306a36Sopenharmony_ci	ret = tc358762_configure_regulators(ctx);
28462306a36Sopenharmony_ci	if (ret < 0)
28562306a36Sopenharmony_ci		return ret;
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci	ctx->bridge.funcs = &tc358762_bridge_funcs;
28862306a36Sopenharmony_ci	ctx->bridge.type = DRM_MODE_CONNECTOR_DPI;
28962306a36Sopenharmony_ci	ctx->bridge.of_node = dev->of_node;
29062306a36Sopenharmony_ci	ctx->bridge.pre_enable_prev_first = true;
29162306a36Sopenharmony_ci
29262306a36Sopenharmony_ci	drm_bridge_add(&ctx->bridge);
29362306a36Sopenharmony_ci
29462306a36Sopenharmony_ci	ret = mipi_dsi_attach(dsi);
29562306a36Sopenharmony_ci	if (ret < 0) {
29662306a36Sopenharmony_ci		drm_bridge_remove(&ctx->bridge);
29762306a36Sopenharmony_ci		dev_err(dev, "failed to attach dsi\n");
29862306a36Sopenharmony_ci	}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci	return ret;
30162306a36Sopenharmony_ci}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_cistatic void tc358762_remove(struct mipi_dsi_device *dsi)
30462306a36Sopenharmony_ci{
30562306a36Sopenharmony_ci	struct tc358762 *ctx = mipi_dsi_get_drvdata(dsi);
30662306a36Sopenharmony_ci
30762306a36Sopenharmony_ci	mipi_dsi_detach(dsi);
30862306a36Sopenharmony_ci	drm_bridge_remove(&ctx->bridge);
30962306a36Sopenharmony_ci}
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_cistatic const struct of_device_id tc358762_of_match[] = {
31262306a36Sopenharmony_ci	{ .compatible = "toshiba,tc358762" },
31362306a36Sopenharmony_ci	{ }
31462306a36Sopenharmony_ci};
31562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, tc358762_of_match);
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic struct mipi_dsi_driver tc358762_driver = {
31862306a36Sopenharmony_ci	.probe = tc358762_probe,
31962306a36Sopenharmony_ci	.remove = tc358762_remove,
32062306a36Sopenharmony_ci	.driver = {
32162306a36Sopenharmony_ci		.name = "tc358762",
32262306a36Sopenharmony_ci		.of_match_table = tc358762_of_match,
32362306a36Sopenharmony_ci	},
32462306a36Sopenharmony_ci};
32562306a36Sopenharmony_cimodule_mipi_dsi_driver(tc358762_driver);
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_ciMODULE_AUTHOR("Marek Vasut <marex@denx.de>");
32862306a36Sopenharmony_ciMODULE_DESCRIPTION("MIPI-DSI based Driver for TC358762 DSI/DPI Bridge");
32962306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
330