162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2017 Samsung Electronics 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Authors: 662306a36Sopenharmony_ci * Tomasz Stanislawski <t.stanislaws@samsung.com> 762306a36Sopenharmony_ci * Maciej Purski <m.purski@samsung.com> 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Based on sii9234 driver created by: 1062306a36Sopenharmony_ci * Adam Hampson <ahampson@sta.samsung.com> 1162306a36Sopenharmony_ci * Erik Gilling <konkers@android.com> 1262306a36Sopenharmony_ci * Shankar Bandal <shankar.b@samsung.com> 1362306a36Sopenharmony_ci * Dharam Kumar <dharam.kr@samsung.com> 1462306a36Sopenharmony_ci */ 1562306a36Sopenharmony_ci#include <drm/bridge/mhl.h> 1662306a36Sopenharmony_ci#include <drm/drm_bridge.h> 1762306a36Sopenharmony_ci#include <drm/drm_crtc.h> 1862306a36Sopenharmony_ci#include <drm/drm_edid.h> 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci#include <linux/delay.h> 2162306a36Sopenharmony_ci#include <linux/err.h> 2262306a36Sopenharmony_ci#include <linux/gpio/consumer.h> 2362306a36Sopenharmony_ci#include <linux/i2c.h> 2462306a36Sopenharmony_ci#include <linux/interrupt.h> 2562306a36Sopenharmony_ci#include <linux/irq.h> 2662306a36Sopenharmony_ci#include <linux/kernel.h> 2762306a36Sopenharmony_ci#include <linux/module.h> 2862306a36Sopenharmony_ci#include <linux/mutex.h> 2962306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 3062306a36Sopenharmony_ci#include <linux/slab.h> 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci#define CBUS_DEVCAP_OFFSET 0x80 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci#define SII9234_MHL_VERSION 0x11 3562306a36Sopenharmony_ci#define SII9234_SCRATCHPAD_SIZE 0x10 3662306a36Sopenharmony_ci#define SII9234_INT_STAT_SIZE 0x33 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci#define BIT_TMDS_CCTRL_TMDS_OE BIT(4) 3962306a36Sopenharmony_ci#define MHL_HPD_OUT_OVR_EN BIT(4) 4062306a36Sopenharmony_ci#define MHL_HPD_OUT_OVR_VAL BIT(5) 4162306a36Sopenharmony_ci#define MHL_INIT_TIMEOUT 0x0C 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci/* MHL Tx registers and bits */ 4462306a36Sopenharmony_ci#define MHL_TX_SRST 0x05 4562306a36Sopenharmony_ci#define MHL_TX_SYSSTAT_REG 0x09 4662306a36Sopenharmony_ci#define MHL_TX_INTR1_REG 0x71 4762306a36Sopenharmony_ci#define MHL_TX_INTR4_REG 0x74 4862306a36Sopenharmony_ci#define MHL_TX_INTR1_ENABLE_REG 0x75 4962306a36Sopenharmony_ci#define MHL_TX_INTR4_ENABLE_REG 0x78 5062306a36Sopenharmony_ci#define MHL_TX_INT_CTRL_REG 0x79 5162306a36Sopenharmony_ci#define MHL_TX_TMDS_CCTRL 0x80 5262306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL1_REG 0x90 5362306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL2_REG 0x91 5462306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL3_REG 0x92 5562306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL4_REG 0x93 5662306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL5_REG 0x94 5762306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL6_REG 0x95 5862306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL7_REG 0x96 5962306a36Sopenharmony_ci#define MHL_TX_DISC_CTRL8_REG 0x97 6062306a36Sopenharmony_ci#define MHL_TX_STAT2_REG 0x99 6162306a36Sopenharmony_ci#define MHL_TX_MHLTX_CTL1_REG 0xA0 6262306a36Sopenharmony_ci#define MHL_TX_MHLTX_CTL2_REG 0xA1 6362306a36Sopenharmony_ci#define MHL_TX_MHLTX_CTL4_REG 0xA3 6462306a36Sopenharmony_ci#define MHL_TX_MHLTX_CTL6_REG 0xA5 6562306a36Sopenharmony_ci#define MHL_TX_MHLTX_CTL7_REG 0xA6 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci#define RSEN_STATUS BIT(2) 6862306a36Sopenharmony_ci#define HPD_CHANGE_INT BIT(6) 6962306a36Sopenharmony_ci#define RSEN_CHANGE_INT BIT(5) 7062306a36Sopenharmony_ci#define RGND_READY_INT BIT(6) 7162306a36Sopenharmony_ci#define VBUS_LOW_INT BIT(5) 7262306a36Sopenharmony_ci#define CBUS_LKOUT_INT BIT(4) 7362306a36Sopenharmony_ci#define MHL_DISC_FAIL_INT BIT(3) 7462306a36Sopenharmony_ci#define MHL_EST_INT BIT(2) 7562306a36Sopenharmony_ci#define HPD_CHANGE_INT_MASK BIT(6) 7662306a36Sopenharmony_ci#define RSEN_CHANGE_INT_MASK BIT(5) 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci#define RGND_READY_MASK BIT(6) 7962306a36Sopenharmony_ci#define CBUS_LKOUT_MASK BIT(4) 8062306a36Sopenharmony_ci#define MHL_DISC_FAIL_MASK BIT(3) 8162306a36Sopenharmony_ci#define MHL_EST_MASK BIT(2) 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci#define SKIP_GND BIT(6) 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci#define ATT_THRESH_SHIFT 0x04 8662306a36Sopenharmony_ci#define ATT_THRESH_MASK (0x03 << ATT_THRESH_SHIFT) 8762306a36Sopenharmony_ci#define USB_D_OEN BIT(3) 8862306a36Sopenharmony_ci#define DEGLITCH_TIME_MASK 0x07 8962306a36Sopenharmony_ci#define DEGLITCH_TIME_2MS 0 9062306a36Sopenharmony_ci#define DEGLITCH_TIME_4MS 1 9162306a36Sopenharmony_ci#define DEGLITCH_TIME_8MS 2 9262306a36Sopenharmony_ci#define DEGLITCH_TIME_16MS 3 9362306a36Sopenharmony_ci#define DEGLITCH_TIME_40MS 4 9462306a36Sopenharmony_ci#define DEGLITCH_TIME_50MS 5 9562306a36Sopenharmony_ci#define DEGLITCH_TIME_60MS 6 9662306a36Sopenharmony_ci#define DEGLITCH_TIME_128MS 7 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci#define USB_D_OVR BIT(7) 9962306a36Sopenharmony_ci#define USB_ID_OVR BIT(6) 10062306a36Sopenharmony_ci#define DVRFLT_SEL BIT(5) 10162306a36Sopenharmony_ci#define BLOCK_RGND_INT BIT(4) 10262306a36Sopenharmony_ci#define SKIP_DEG BIT(3) 10362306a36Sopenharmony_ci#define CI2CA_POL BIT(2) 10462306a36Sopenharmony_ci#define CI2CA_WKUP BIT(1) 10562306a36Sopenharmony_ci#define SINGLE_ATT BIT(0) 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci#define USB_D_ODN BIT(5) 10862306a36Sopenharmony_ci#define VBUS_CHECK BIT(2) 10962306a36Sopenharmony_ci#define RGND_INTP_MASK 0x03 11062306a36Sopenharmony_ci#define RGND_INTP_OPEN 0 11162306a36Sopenharmony_ci#define RGND_INTP_2K 1 11262306a36Sopenharmony_ci#define RGND_INTP_1K 2 11362306a36Sopenharmony_ci#define RGND_INTP_SHORT 3 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci/* HDMI registers */ 11662306a36Sopenharmony_ci#define HDMI_RX_TMDS0_CCTRL1_REG 0x10 11762306a36Sopenharmony_ci#define HDMI_RX_TMDS_CLK_EN_REG 0x11 11862306a36Sopenharmony_ci#define HDMI_RX_TMDS_CH_EN_REG 0x12 11962306a36Sopenharmony_ci#define HDMI_RX_PLL_CALREFSEL_REG 0x17 12062306a36Sopenharmony_ci#define HDMI_RX_PLL_VCOCAL_REG 0x1A 12162306a36Sopenharmony_ci#define HDMI_RX_EQ_DATA0_REG 0x22 12262306a36Sopenharmony_ci#define HDMI_RX_EQ_DATA1_REG 0x23 12362306a36Sopenharmony_ci#define HDMI_RX_EQ_DATA2_REG 0x24 12462306a36Sopenharmony_ci#define HDMI_RX_EQ_DATA3_REG 0x25 12562306a36Sopenharmony_ci#define HDMI_RX_EQ_DATA4_REG 0x26 12662306a36Sopenharmony_ci#define HDMI_RX_TMDS_ZONE_CTRL_REG 0x4C 12762306a36Sopenharmony_ci#define HDMI_RX_TMDS_MODE_CTRL_REG 0x4D 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci/* CBUS registers */ 13062306a36Sopenharmony_ci#define CBUS_INT_STATUS_1_REG 0x08 13162306a36Sopenharmony_ci#define CBUS_INTR1_ENABLE_REG 0x09 13262306a36Sopenharmony_ci#define CBUS_MSC_REQ_ABORT_REASON_REG 0x0D 13362306a36Sopenharmony_ci#define CBUS_INT_STATUS_2_REG 0x1E 13462306a36Sopenharmony_ci#define CBUS_INTR2_ENABLE_REG 0x1F 13562306a36Sopenharmony_ci#define CBUS_LINK_CONTROL_2_REG 0x31 13662306a36Sopenharmony_ci#define CBUS_MHL_STATUS_REG_0 0xB0 13762306a36Sopenharmony_ci#define CBUS_MHL_STATUS_REG_1 0xB1 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci#define BIT_CBUS_RESET BIT(3) 14062306a36Sopenharmony_ci#define SET_HPD_DOWNSTREAM BIT(6) 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci/* TPI registers */ 14362306a36Sopenharmony_ci#define TPI_DPD_REG 0x3D 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci/* Timeouts in msec */ 14662306a36Sopenharmony_ci#define T_SRC_VBUS_CBUS_TO_STABLE 200 14762306a36Sopenharmony_ci#define T_SRC_CBUS_FLOAT 100 14862306a36Sopenharmony_ci#define T_SRC_CBUS_DEGLITCH 2 14962306a36Sopenharmony_ci#define T_SRC_RXSENSE_DEGLITCH 110 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci#define MHL1_MAX_CLK 75000 /* in kHz */ 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci#define I2C_TPI_ADDR 0x3D 15462306a36Sopenharmony_ci#define I2C_HDMI_ADDR 0x49 15562306a36Sopenharmony_ci#define I2C_CBUS_ADDR 0x64 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_cienum sii9234_state { 15862306a36Sopenharmony_ci ST_OFF, 15962306a36Sopenharmony_ci ST_D3, 16062306a36Sopenharmony_ci ST_RGND_INIT, 16162306a36Sopenharmony_ci ST_RGND_1K, 16262306a36Sopenharmony_ci ST_RSEN_HIGH, 16362306a36Sopenharmony_ci ST_MHL_ESTABLISHED, 16462306a36Sopenharmony_ci ST_FAILURE_DISCOVERY, 16562306a36Sopenharmony_ci ST_FAILURE, 16662306a36Sopenharmony_ci}; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_cistruct sii9234 { 16962306a36Sopenharmony_ci struct i2c_client *client[4]; 17062306a36Sopenharmony_ci struct drm_bridge bridge; 17162306a36Sopenharmony_ci struct device *dev; 17262306a36Sopenharmony_ci struct gpio_desc *gpio_reset; 17362306a36Sopenharmony_ci int i2c_error; 17462306a36Sopenharmony_ci struct regulator_bulk_data supplies[4]; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci struct mutex lock; /* Protects fields below and device registers */ 17762306a36Sopenharmony_ci enum sii9234_state state; 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cienum sii9234_client_id { 18162306a36Sopenharmony_ci I2C_MHL, 18262306a36Sopenharmony_ci I2C_TPI, 18362306a36Sopenharmony_ci I2C_HDMI, 18462306a36Sopenharmony_ci I2C_CBUS, 18562306a36Sopenharmony_ci}; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic const char * const sii9234_client_name[] = { 18862306a36Sopenharmony_ci [I2C_MHL] = "MHL", 18962306a36Sopenharmony_ci [I2C_TPI] = "TPI", 19062306a36Sopenharmony_ci [I2C_HDMI] = "HDMI", 19162306a36Sopenharmony_ci [I2C_CBUS] = "CBUS", 19262306a36Sopenharmony_ci}; 19362306a36Sopenharmony_ci 19462306a36Sopenharmony_cistatic int sii9234_writeb(struct sii9234 *ctx, int id, int offset, 19562306a36Sopenharmony_ci int value) 19662306a36Sopenharmony_ci{ 19762306a36Sopenharmony_ci int ret; 19862306a36Sopenharmony_ci struct i2c_client *client = ctx->client[id]; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci if (ctx->i2c_error) 20162306a36Sopenharmony_ci return ctx->i2c_error; 20262306a36Sopenharmony_ci 20362306a36Sopenharmony_ci ret = i2c_smbus_write_byte_data(client, offset, value); 20462306a36Sopenharmony_ci if (ret < 0) 20562306a36Sopenharmony_ci dev_err(ctx->dev, "writeb: %4s[0x%02x] <- 0x%02x\n", 20662306a36Sopenharmony_ci sii9234_client_name[id], offset, value); 20762306a36Sopenharmony_ci ctx->i2c_error = ret; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_ci return ret; 21062306a36Sopenharmony_ci} 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_cistatic int sii9234_writebm(struct sii9234 *ctx, int id, int offset, 21362306a36Sopenharmony_ci int value, int mask) 21462306a36Sopenharmony_ci{ 21562306a36Sopenharmony_ci int ret; 21662306a36Sopenharmony_ci struct i2c_client *client = ctx->client[id]; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci if (ctx->i2c_error) 21962306a36Sopenharmony_ci return ctx->i2c_error; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci ret = i2c_smbus_write_byte(client, offset); 22262306a36Sopenharmony_ci if (ret < 0) { 22362306a36Sopenharmony_ci dev_err(ctx->dev, "writebm: %4s[0x%02x] <- 0x%02x\n", 22462306a36Sopenharmony_ci sii9234_client_name[id], offset, value); 22562306a36Sopenharmony_ci ctx->i2c_error = ret; 22662306a36Sopenharmony_ci return ret; 22762306a36Sopenharmony_ci } 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci ret = i2c_smbus_read_byte(client); 23062306a36Sopenharmony_ci if (ret < 0) { 23162306a36Sopenharmony_ci dev_err(ctx->dev, "writebm: %4s[0x%02x] <- 0x%02x\n", 23262306a36Sopenharmony_ci sii9234_client_name[id], offset, value); 23362306a36Sopenharmony_ci ctx->i2c_error = ret; 23462306a36Sopenharmony_ci return ret; 23562306a36Sopenharmony_ci } 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci value = (value & mask) | (ret & ~mask); 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci ret = i2c_smbus_write_byte_data(client, offset, value); 24062306a36Sopenharmony_ci if (ret < 0) { 24162306a36Sopenharmony_ci dev_err(ctx->dev, "writebm: %4s[0x%02x] <- 0x%02x\n", 24262306a36Sopenharmony_ci sii9234_client_name[id], offset, value); 24362306a36Sopenharmony_ci ctx->i2c_error = ret; 24462306a36Sopenharmony_ci } 24562306a36Sopenharmony_ci 24662306a36Sopenharmony_ci return ret; 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic int sii9234_readb(struct sii9234 *ctx, int id, int offset) 25062306a36Sopenharmony_ci{ 25162306a36Sopenharmony_ci int ret; 25262306a36Sopenharmony_ci struct i2c_client *client = ctx->client[id]; 25362306a36Sopenharmony_ci 25462306a36Sopenharmony_ci if (ctx->i2c_error) 25562306a36Sopenharmony_ci return ctx->i2c_error; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci ret = i2c_smbus_write_byte(client, offset); 25862306a36Sopenharmony_ci if (ret < 0) { 25962306a36Sopenharmony_ci dev_err(ctx->dev, "readb: %4s[0x%02x]\n", 26062306a36Sopenharmony_ci sii9234_client_name[id], offset); 26162306a36Sopenharmony_ci ctx->i2c_error = ret; 26262306a36Sopenharmony_ci return ret; 26362306a36Sopenharmony_ci } 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_ci ret = i2c_smbus_read_byte(client); 26662306a36Sopenharmony_ci if (ret < 0) { 26762306a36Sopenharmony_ci dev_err(ctx->dev, "readb: %4s[0x%02x]\n", 26862306a36Sopenharmony_ci sii9234_client_name[id], offset); 26962306a36Sopenharmony_ci ctx->i2c_error = ret; 27062306a36Sopenharmony_ci } 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci return ret; 27362306a36Sopenharmony_ci} 27462306a36Sopenharmony_ci 27562306a36Sopenharmony_cistatic int sii9234_clear_error(struct sii9234 *ctx) 27662306a36Sopenharmony_ci{ 27762306a36Sopenharmony_ci int ret = ctx->i2c_error; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci ctx->i2c_error = 0; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci return ret; 28262306a36Sopenharmony_ci} 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci#define mhl_tx_writeb(sii9234, offset, value) \ 28562306a36Sopenharmony_ci sii9234_writeb(sii9234, I2C_MHL, offset, value) 28662306a36Sopenharmony_ci#define mhl_tx_writebm(sii9234, offset, value, mask) \ 28762306a36Sopenharmony_ci sii9234_writebm(sii9234, I2C_MHL, offset, value, mask) 28862306a36Sopenharmony_ci#define mhl_tx_readb(sii9234, offset) \ 28962306a36Sopenharmony_ci sii9234_readb(sii9234, I2C_MHL, offset) 29062306a36Sopenharmony_ci#define cbus_writeb(sii9234, offset, value) \ 29162306a36Sopenharmony_ci sii9234_writeb(sii9234, I2C_CBUS, offset, value) 29262306a36Sopenharmony_ci#define cbus_writebm(sii9234, offset, value, mask) \ 29362306a36Sopenharmony_ci sii9234_writebm(sii9234, I2C_CBUS, offset, value, mask) 29462306a36Sopenharmony_ci#define cbus_readb(sii9234, offset) \ 29562306a36Sopenharmony_ci sii9234_readb(sii9234, I2C_CBUS, offset) 29662306a36Sopenharmony_ci#define hdmi_writeb(sii9234, offset, value) \ 29762306a36Sopenharmony_ci sii9234_writeb(sii9234, I2C_HDMI, offset, value) 29862306a36Sopenharmony_ci#define hdmi_writebm(sii9234, offset, value, mask) \ 29962306a36Sopenharmony_ci sii9234_writebm(sii9234, I2C_HDMI, offset, value, mask) 30062306a36Sopenharmony_ci#define hdmi_readb(sii9234, offset) \ 30162306a36Sopenharmony_ci sii9234_readb(sii9234, I2C_HDMI, offset) 30262306a36Sopenharmony_ci#define tpi_writeb(sii9234, offset, value) \ 30362306a36Sopenharmony_ci sii9234_writeb(sii9234, I2C_TPI, offset, value) 30462306a36Sopenharmony_ci#define tpi_writebm(sii9234, offset, value, mask) \ 30562306a36Sopenharmony_ci sii9234_writebm(sii9234, I2C_TPI, offset, value, mask) 30662306a36Sopenharmony_ci#define tpi_readb(sii9234, offset) \ 30762306a36Sopenharmony_ci sii9234_readb(sii9234, I2C_TPI, offset) 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_cistatic u8 sii9234_tmds_control(struct sii9234 *ctx, bool enable) 31062306a36Sopenharmony_ci{ 31162306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_TMDS_CCTRL, enable ? ~0 : 0, 31262306a36Sopenharmony_ci BIT_TMDS_CCTRL_TMDS_OE); 31362306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, enable ? ~0 : 0, 31462306a36Sopenharmony_ci MHL_HPD_OUT_OVR_EN | MHL_HPD_OUT_OVR_VAL); 31562306a36Sopenharmony_ci return sii9234_clear_error(ctx); 31662306a36Sopenharmony_ci} 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_cistatic int sii9234_cbus_reset(struct sii9234 *ctx) 31962306a36Sopenharmony_ci{ 32062306a36Sopenharmony_ci int i; 32162306a36Sopenharmony_ci 32262306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_SRST, ~0, BIT_CBUS_RESET); 32362306a36Sopenharmony_ci msleep(T_SRC_CBUS_DEGLITCH); 32462306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_SRST, 0, BIT_CBUS_RESET); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci for (i = 0; i < 4; i++) { 32762306a36Sopenharmony_ci /* 32862306a36Sopenharmony_ci * Enable WRITE_STAT interrupt for writes to all 32962306a36Sopenharmony_ci * 4 MSC Status registers. 33062306a36Sopenharmony_ci */ 33162306a36Sopenharmony_ci cbus_writeb(ctx, 0xE0 + i, 0xF2); 33262306a36Sopenharmony_ci /* 33362306a36Sopenharmony_ci * Enable SET_INT interrupt for writes to all 33462306a36Sopenharmony_ci * 4 MSC Interrupt registers. 33562306a36Sopenharmony_ci */ 33662306a36Sopenharmony_ci cbus_writeb(ctx, 0xF0 + i, 0xF2); 33762306a36Sopenharmony_ci } 33862306a36Sopenharmony_ci 33962306a36Sopenharmony_ci return sii9234_clear_error(ctx); 34062306a36Sopenharmony_ci} 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci/* Require to chek mhl imformation of samsung in cbus_init_register */ 34362306a36Sopenharmony_cistatic int sii9234_cbus_init(struct sii9234 *ctx) 34462306a36Sopenharmony_ci{ 34562306a36Sopenharmony_ci cbus_writeb(ctx, 0x07, 0xF2); 34662306a36Sopenharmony_ci cbus_writeb(ctx, 0x40, 0x03); 34762306a36Sopenharmony_ci cbus_writeb(ctx, 0x42, 0x06); 34862306a36Sopenharmony_ci cbus_writeb(ctx, 0x36, 0x0C); 34962306a36Sopenharmony_ci cbus_writeb(ctx, 0x3D, 0xFD); 35062306a36Sopenharmony_ci cbus_writeb(ctx, 0x1C, 0x01); 35162306a36Sopenharmony_ci cbus_writeb(ctx, 0x1D, 0x0F); 35262306a36Sopenharmony_ci cbus_writeb(ctx, 0x44, 0x02); 35362306a36Sopenharmony_ci /* Setup our devcap */ 35462306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_DEV_STATE, 0x00); 35562306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_MHL_VERSION, 35662306a36Sopenharmony_ci SII9234_MHL_VERSION); 35762306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_CAT, 35862306a36Sopenharmony_ci MHL_DCAP_CAT_SOURCE); 35962306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_ADOPTER_ID_H, 0x01); 36062306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_ADOPTER_ID_L, 0x41); 36162306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_VID_LINK_MODE, 36262306a36Sopenharmony_ci MHL_DCAP_VID_LINK_RGB444 | MHL_DCAP_VID_LINK_YCBCR444); 36362306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_VIDEO_TYPE, 36462306a36Sopenharmony_ci MHL_DCAP_VT_GRAPHICS); 36562306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_LOG_DEV_MAP, 36662306a36Sopenharmony_ci MHL_DCAP_LD_GUI); 36762306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_BANDWIDTH, 0x0F); 36862306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_FEATURE_FLAG, 36962306a36Sopenharmony_ci MHL_DCAP_FEATURE_RCP_SUPPORT | MHL_DCAP_FEATURE_RAP_SUPPORT 37062306a36Sopenharmony_ci | MHL_DCAP_FEATURE_SP_SUPPORT); 37162306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_DEVICE_ID_H, 0x0); 37262306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_DEVICE_ID_L, 0x0); 37362306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_SCRATCHPAD_SIZE, 37462306a36Sopenharmony_ci SII9234_SCRATCHPAD_SIZE); 37562306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_INT_STAT_SIZE, 37662306a36Sopenharmony_ci SII9234_INT_STAT_SIZE); 37762306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_DEVCAP_OFFSET + MHL_DCAP_RESERVED, 0); 37862306a36Sopenharmony_ci cbus_writebm(ctx, 0x31, 0x0C, 0x0C); 37962306a36Sopenharmony_ci cbus_writeb(ctx, 0x30, 0x01); 38062306a36Sopenharmony_ci cbus_writebm(ctx, 0x3C, 0x30, 0x38); 38162306a36Sopenharmony_ci cbus_writebm(ctx, 0x22, 0x0D, 0x0F); 38262306a36Sopenharmony_ci cbus_writebm(ctx, 0x2E, 0x15, 0x15); 38362306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_INTR1_ENABLE_REG, 0); 38462306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_INTR2_ENABLE_REG, 0); 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci return sii9234_clear_error(ctx); 38762306a36Sopenharmony_ci} 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_cistatic void force_usb_id_switch_open(struct sii9234 *ctx) 39062306a36Sopenharmony_ci{ 39162306a36Sopenharmony_ci /* Disable CBUS discovery */ 39262306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, 0, 0x01); 39362306a36Sopenharmony_ci /* Force USB ID switch to open */ 39462306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, ~0, USB_ID_OVR); 39562306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL3_REG, ~0, 0x86); 39662306a36Sopenharmony_ci /* Force upstream HPD to 0 when not in MHL mode. */ 39762306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, 0, 0x30); 39862306a36Sopenharmony_ci} 39962306a36Sopenharmony_ci 40062306a36Sopenharmony_cistatic void release_usb_id_switch_open(struct sii9234 *ctx) 40162306a36Sopenharmony_ci{ 40262306a36Sopenharmony_ci msleep(T_SRC_CBUS_FLOAT); 40362306a36Sopenharmony_ci /* Clear USB ID switch to open */ 40462306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, 0, USB_ID_OVR); 40562306a36Sopenharmony_ci /* Enable CBUS discovery */ 40662306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, ~0, 0x01); 40762306a36Sopenharmony_ci} 40862306a36Sopenharmony_ci 40962306a36Sopenharmony_cistatic int sii9234_power_init(struct sii9234 *ctx) 41062306a36Sopenharmony_ci{ 41162306a36Sopenharmony_ci /* Force the SiI9234 into the D0 state. */ 41262306a36Sopenharmony_ci tpi_writeb(ctx, TPI_DPD_REG, 0x3F); 41362306a36Sopenharmony_ci /* Enable TxPLL Clock */ 41462306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_TMDS_CLK_EN_REG, 0x01); 41562306a36Sopenharmony_ci /* Enable Tx Clock Path & Equalizer */ 41662306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_TMDS_CH_EN_REG, 0x15); 41762306a36Sopenharmony_ci /* Power Up TMDS */ 41862306a36Sopenharmony_ci mhl_tx_writeb(ctx, 0x08, 0x35); 41962306a36Sopenharmony_ci return sii9234_clear_error(ctx); 42062306a36Sopenharmony_ci} 42162306a36Sopenharmony_ci 42262306a36Sopenharmony_cistatic int sii9234_hdmi_init(struct sii9234 *ctx) 42362306a36Sopenharmony_ci{ 42462306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_TMDS0_CCTRL1_REG, 0xC1); 42562306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_PLL_CALREFSEL_REG, 0x03); 42662306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_PLL_VCOCAL_REG, 0x20); 42762306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_EQ_DATA0_REG, 0x8A); 42862306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_EQ_DATA1_REG, 0x6A); 42962306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_EQ_DATA2_REG, 0xAA); 43062306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_EQ_DATA3_REG, 0xCA); 43162306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_EQ_DATA4_REG, 0xEA); 43262306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_TMDS_ZONE_CTRL_REG, 0xA0); 43362306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_TMDS_MODE_CTRL_REG, 0x00); 43462306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_TMDS_CCTRL, 0x34); 43562306a36Sopenharmony_ci hdmi_writeb(ctx, 0x45, 0x44); 43662306a36Sopenharmony_ci hdmi_writeb(ctx, 0x31, 0x0A); 43762306a36Sopenharmony_ci hdmi_writeb(ctx, HDMI_RX_TMDS0_CCTRL1_REG, 0xC1); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci return sii9234_clear_error(ctx); 44062306a36Sopenharmony_ci} 44162306a36Sopenharmony_ci 44262306a36Sopenharmony_cistatic int sii9234_mhl_tx_ctl_int(struct sii9234 *ctx) 44362306a36Sopenharmony_ci{ 44462306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL1_REG, 0xD0); 44562306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL2_REG, 0xFC); 44662306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL4_REG, 0xEB); 44762306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL7_REG, 0x0C); 44862306a36Sopenharmony_ci 44962306a36Sopenharmony_ci return sii9234_clear_error(ctx); 45062306a36Sopenharmony_ci} 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_cistatic int sii9234_reset(struct sii9234 *ctx) 45362306a36Sopenharmony_ci{ 45462306a36Sopenharmony_ci int ret; 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci sii9234_clear_error(ctx); 45762306a36Sopenharmony_ci 45862306a36Sopenharmony_ci ret = sii9234_power_init(ctx); 45962306a36Sopenharmony_ci if (ret < 0) 46062306a36Sopenharmony_ci return ret; 46162306a36Sopenharmony_ci ret = sii9234_cbus_reset(ctx); 46262306a36Sopenharmony_ci if (ret < 0) 46362306a36Sopenharmony_ci return ret; 46462306a36Sopenharmony_ci ret = sii9234_hdmi_init(ctx); 46562306a36Sopenharmony_ci if (ret < 0) 46662306a36Sopenharmony_ci return ret; 46762306a36Sopenharmony_ci ret = sii9234_mhl_tx_ctl_int(ctx); 46862306a36Sopenharmony_ci if (ret < 0) 46962306a36Sopenharmony_ci return ret; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci /* Enable HDCP Compliance safety */ 47262306a36Sopenharmony_ci mhl_tx_writeb(ctx, 0x2B, 0x01); 47362306a36Sopenharmony_ci /* CBUS discovery cycle time for each drive and float = 150us */ 47462306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, 0x04, 0x06); 47562306a36Sopenharmony_ci /* Clear bit 6 (reg_skip_rgnd) */ 47662306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL2_REG, (1 << 7) /* Reserved */ 47762306a36Sopenharmony_ci | 2 << ATT_THRESH_SHIFT | DEGLITCH_TIME_50MS); 47862306a36Sopenharmony_ci /* 47962306a36Sopenharmony_ci * Changed from 66 to 65 for 94[1:0] = 01 = 5k reg_cbusmhl_pup_sel 48062306a36Sopenharmony_ci * 1.8V CBUS VTH & GND threshold 48162306a36Sopenharmony_ci * to meet CTS 3.3.7.2 spec 48262306a36Sopenharmony_ci */ 48362306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL5_REG, 0x77); 48462306a36Sopenharmony_ci cbus_writebm(ctx, CBUS_LINK_CONTROL_2_REG, ~0, MHL_INIT_TIMEOUT); 48562306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL6_REG, 0xA0); 48662306a36Sopenharmony_ci /* RGND & single discovery attempt (RGND blocking) */ 48762306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL6_REG, BLOCK_RGND_INT | 48862306a36Sopenharmony_ci DVRFLT_SEL | SINGLE_ATT); 48962306a36Sopenharmony_ci /* Use VBUS path of discovery state machine */ 49062306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL8_REG, 0); 49162306a36Sopenharmony_ci /* 0x92[3] sets the CBUS / ID switch */ 49262306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, ~0, USB_ID_OVR); 49362306a36Sopenharmony_ci /* 49462306a36Sopenharmony_ci * To allow RGND engine to operate correctly. 49562306a36Sopenharmony_ci * When moving the chip from D2 to D0 (power up, init regs) 49662306a36Sopenharmony_ci * the values should be 49762306a36Sopenharmony_ci * 94[1:0] = 01 reg_cbusmhl_pup_sel[1:0] should be set for 5k 49862306a36Sopenharmony_ci * 93[7:6] = 10 reg_cbusdisc_pup_sel[1:0] should be 49962306a36Sopenharmony_ci * set for 10k (default) 50062306a36Sopenharmony_ci * 93[5:4] = 00 reg_cbusidle_pup_sel[1:0] = open (default) 50162306a36Sopenharmony_ci */ 50262306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL3_REG, ~0, 0x86); 50362306a36Sopenharmony_ci /* 50462306a36Sopenharmony_ci * Change from CC to 8C to match 5K 50562306a36Sopenharmony_ci * to meet CTS 3.3.72 spec 50662306a36Sopenharmony_ci */ 50762306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL4_REG, ~0, 0x8C); 50862306a36Sopenharmony_ci /* Configure the interrupt as active high */ 50962306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, 0, 0x06); 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci msleep(25); 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_ci /* Release usb_id switch */ 51462306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, 0, USB_ID_OVR); 51562306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL1_REG, 0x27); 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci ret = sii9234_clear_error(ctx); 51862306a36Sopenharmony_ci if (ret < 0) 51962306a36Sopenharmony_ci return ret; 52062306a36Sopenharmony_ci ret = sii9234_cbus_init(ctx); 52162306a36Sopenharmony_ci if (ret < 0) 52262306a36Sopenharmony_ci return ret; 52362306a36Sopenharmony_ci 52462306a36Sopenharmony_ci /* Enable Auto soft reset on SCDT = 0 */ 52562306a36Sopenharmony_ci mhl_tx_writeb(ctx, 0x05, 0x04); 52662306a36Sopenharmony_ci /* HDMI Transcode mode enable */ 52762306a36Sopenharmony_ci mhl_tx_writeb(ctx, 0x0D, 0x1C); 52862306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_INTR4_ENABLE_REG, 52962306a36Sopenharmony_ci RGND_READY_MASK | CBUS_LKOUT_MASK 53062306a36Sopenharmony_ci | MHL_DISC_FAIL_MASK | MHL_EST_MASK); 53162306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_INTR1_ENABLE_REG, 0x60); 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_ci /* This point is very important before measure RGND impedance */ 53462306a36Sopenharmony_ci force_usb_id_switch_open(ctx); 53562306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL4_REG, 0, 0xF0); 53662306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL5_REG, 0, 0x03); 53762306a36Sopenharmony_ci release_usb_id_switch_open(ctx); 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci /* Force upstream HPD to 0 when not in MHL mode */ 54062306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, 0, 1 << 5); 54162306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_INT_CTRL_REG, ~0, 1 << 4); 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_ci return sii9234_clear_error(ctx); 54462306a36Sopenharmony_ci} 54562306a36Sopenharmony_ci 54662306a36Sopenharmony_cistatic int sii9234_goto_d3(struct sii9234 *ctx) 54762306a36Sopenharmony_ci{ 54862306a36Sopenharmony_ci int ret; 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci dev_dbg(ctx->dev, "sii9234: detection started d3\n"); 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci ret = sii9234_reset(ctx); 55362306a36Sopenharmony_ci if (ret < 0) 55462306a36Sopenharmony_ci goto exit; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci hdmi_writeb(ctx, 0x01, 0x03); 55762306a36Sopenharmony_ci tpi_writebm(ctx, TPI_DPD_REG, 0, 1); 55862306a36Sopenharmony_ci /* I2C above is expected to fail because power goes down */ 55962306a36Sopenharmony_ci sii9234_clear_error(ctx); 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci ctx->state = ST_D3; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci return 0; 56462306a36Sopenharmony_ci exit: 56562306a36Sopenharmony_ci dev_err(ctx->dev, "%s failed\n", __func__); 56662306a36Sopenharmony_ci return -1; 56762306a36Sopenharmony_ci} 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_cistatic int sii9234_hw_on(struct sii9234 *ctx) 57062306a36Sopenharmony_ci{ 57162306a36Sopenharmony_ci return regulator_bulk_enable(ARRAY_SIZE(ctx->supplies), ctx->supplies); 57262306a36Sopenharmony_ci} 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_cistatic void sii9234_hw_off(struct sii9234 *ctx) 57562306a36Sopenharmony_ci{ 57662306a36Sopenharmony_ci gpiod_set_value(ctx->gpio_reset, 1); 57762306a36Sopenharmony_ci msleep(20); 57862306a36Sopenharmony_ci regulator_bulk_disable(ARRAY_SIZE(ctx->supplies), ctx->supplies); 57962306a36Sopenharmony_ci} 58062306a36Sopenharmony_ci 58162306a36Sopenharmony_cistatic void sii9234_hw_reset(struct sii9234 *ctx) 58262306a36Sopenharmony_ci{ 58362306a36Sopenharmony_ci gpiod_set_value(ctx->gpio_reset, 1); 58462306a36Sopenharmony_ci msleep(20); 58562306a36Sopenharmony_ci gpiod_set_value(ctx->gpio_reset, 0); 58662306a36Sopenharmony_ci} 58762306a36Sopenharmony_ci 58862306a36Sopenharmony_cistatic void sii9234_cable_in(struct sii9234 *ctx) 58962306a36Sopenharmony_ci{ 59062306a36Sopenharmony_ci int ret; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci mutex_lock(&ctx->lock); 59362306a36Sopenharmony_ci if (ctx->state != ST_OFF) 59462306a36Sopenharmony_ci goto unlock; 59562306a36Sopenharmony_ci ret = sii9234_hw_on(ctx); 59662306a36Sopenharmony_ci if (ret < 0) 59762306a36Sopenharmony_ci goto unlock; 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci sii9234_hw_reset(ctx); 60062306a36Sopenharmony_ci sii9234_goto_d3(ctx); 60162306a36Sopenharmony_ci /* To avoid irq storm, when hw is in meta state */ 60262306a36Sopenharmony_ci enable_irq(to_i2c_client(ctx->dev)->irq); 60362306a36Sopenharmony_ci 60462306a36Sopenharmony_ciunlock: 60562306a36Sopenharmony_ci mutex_unlock(&ctx->lock); 60662306a36Sopenharmony_ci} 60762306a36Sopenharmony_ci 60862306a36Sopenharmony_cistatic void sii9234_cable_out(struct sii9234 *ctx) 60962306a36Sopenharmony_ci{ 61062306a36Sopenharmony_ci mutex_lock(&ctx->lock); 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci if (ctx->state == ST_OFF) 61362306a36Sopenharmony_ci goto unlock; 61462306a36Sopenharmony_ci 61562306a36Sopenharmony_ci disable_irq(to_i2c_client(ctx->dev)->irq); 61662306a36Sopenharmony_ci tpi_writeb(ctx, TPI_DPD_REG, 0); 61762306a36Sopenharmony_ci /* Turn on&off hpd festure for only QCT HDMI */ 61862306a36Sopenharmony_ci sii9234_hw_off(ctx); 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_ci ctx->state = ST_OFF; 62162306a36Sopenharmony_ci 62262306a36Sopenharmony_ciunlock: 62362306a36Sopenharmony_ci mutex_unlock(&ctx->lock); 62462306a36Sopenharmony_ci} 62562306a36Sopenharmony_ci 62662306a36Sopenharmony_cistatic enum sii9234_state sii9234_rgnd_ready_irq(struct sii9234 *ctx) 62762306a36Sopenharmony_ci{ 62862306a36Sopenharmony_ci int value; 62962306a36Sopenharmony_ci 63062306a36Sopenharmony_ci if (ctx->state == ST_D3) { 63162306a36Sopenharmony_ci int ret; 63262306a36Sopenharmony_ci 63362306a36Sopenharmony_ci dev_dbg(ctx->dev, "RGND_READY_INT\n"); 63462306a36Sopenharmony_ci sii9234_hw_reset(ctx); 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci ret = sii9234_reset(ctx); 63762306a36Sopenharmony_ci if (ret < 0) { 63862306a36Sopenharmony_ci dev_err(ctx->dev, "sii9234_reset() failed\n"); 63962306a36Sopenharmony_ci return ST_FAILURE; 64062306a36Sopenharmony_ci } 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_ci return ST_RGND_INIT; 64362306a36Sopenharmony_ci } 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci /* Got interrupt in inappropriate state */ 64662306a36Sopenharmony_ci if (ctx->state != ST_RGND_INIT) 64762306a36Sopenharmony_ci return ST_FAILURE; 64862306a36Sopenharmony_ci 64962306a36Sopenharmony_ci value = mhl_tx_readb(ctx, MHL_TX_STAT2_REG); 65062306a36Sopenharmony_ci if (sii9234_clear_error(ctx)) 65162306a36Sopenharmony_ci return ST_FAILURE; 65262306a36Sopenharmony_ci 65362306a36Sopenharmony_ci if ((value & RGND_INTP_MASK) != RGND_INTP_1K) { 65462306a36Sopenharmony_ci dev_warn(ctx->dev, "RGND is not 1k\n"); 65562306a36Sopenharmony_ci return ST_RGND_INIT; 65662306a36Sopenharmony_ci } 65762306a36Sopenharmony_ci dev_dbg(ctx->dev, "RGND 1K!!\n"); 65862306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL4_REG, ~0, 0x8C); 65962306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_DISC_CTRL5_REG, 0x77); 66062306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL6_REG, ~0, 0x05); 66162306a36Sopenharmony_ci if (sii9234_clear_error(ctx)) 66262306a36Sopenharmony_ci return ST_FAILURE; 66362306a36Sopenharmony_ci 66462306a36Sopenharmony_ci msleep(T_SRC_VBUS_CBUS_TO_STABLE); 66562306a36Sopenharmony_ci return ST_RGND_1K; 66662306a36Sopenharmony_ci} 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_cistatic enum sii9234_state sii9234_mhl_established(struct sii9234 *ctx) 66962306a36Sopenharmony_ci{ 67062306a36Sopenharmony_ci dev_dbg(ctx->dev, "mhl est interrupt\n"); 67162306a36Sopenharmony_ci 67262306a36Sopenharmony_ci /* Discovery override */ 67362306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_MHLTX_CTL1_REG, 0x10); 67462306a36Sopenharmony_ci /* Increase DDC translation layer timer (byte mode) */ 67562306a36Sopenharmony_ci cbus_writeb(ctx, 0x07, 0x32); 67662306a36Sopenharmony_ci cbus_writebm(ctx, 0x44, ~0, 1 << 1); 67762306a36Sopenharmony_ci /* Keep the discovery enabled. Need RGND interrupt */ 67862306a36Sopenharmony_ci mhl_tx_writebm(ctx, MHL_TX_DISC_CTRL1_REG, ~0, 1); 67962306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_INTR1_ENABLE_REG, 68062306a36Sopenharmony_ci RSEN_CHANGE_INT_MASK | HPD_CHANGE_INT_MASK); 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci if (sii9234_clear_error(ctx)) 68362306a36Sopenharmony_ci return ST_FAILURE; 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_ci return ST_MHL_ESTABLISHED; 68662306a36Sopenharmony_ci} 68762306a36Sopenharmony_ci 68862306a36Sopenharmony_cistatic enum sii9234_state sii9234_hpd_change(struct sii9234 *ctx) 68962306a36Sopenharmony_ci{ 69062306a36Sopenharmony_ci int value; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci value = cbus_readb(ctx, CBUS_MSC_REQ_ABORT_REASON_REG); 69362306a36Sopenharmony_ci if (sii9234_clear_error(ctx)) 69462306a36Sopenharmony_ci return ST_FAILURE; 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci if (value & SET_HPD_DOWNSTREAM) { 69762306a36Sopenharmony_ci /* Downstream HPD High, Enable TMDS */ 69862306a36Sopenharmony_ci sii9234_tmds_control(ctx, true); 69962306a36Sopenharmony_ci } else { 70062306a36Sopenharmony_ci /* Downstream HPD Low, Disable TMDS */ 70162306a36Sopenharmony_ci sii9234_tmds_control(ctx, false); 70262306a36Sopenharmony_ci } 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_ci return ctx->state; 70562306a36Sopenharmony_ci} 70662306a36Sopenharmony_ci 70762306a36Sopenharmony_cistatic enum sii9234_state sii9234_rsen_change(struct sii9234 *ctx) 70862306a36Sopenharmony_ci{ 70962306a36Sopenharmony_ci int value; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci /* Work_around code to handle wrong interrupt */ 71262306a36Sopenharmony_ci if (ctx->state != ST_RGND_1K) { 71362306a36Sopenharmony_ci dev_err(ctx->dev, "RSEN_HIGH without RGND_1K\n"); 71462306a36Sopenharmony_ci return ST_FAILURE; 71562306a36Sopenharmony_ci } 71662306a36Sopenharmony_ci value = mhl_tx_readb(ctx, MHL_TX_SYSSTAT_REG); 71762306a36Sopenharmony_ci if (value < 0) 71862306a36Sopenharmony_ci return ST_FAILURE; 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci if (value & RSEN_STATUS) { 72162306a36Sopenharmony_ci dev_dbg(ctx->dev, "MHL cable connected.. RSEN High\n"); 72262306a36Sopenharmony_ci return ST_RSEN_HIGH; 72362306a36Sopenharmony_ci } 72462306a36Sopenharmony_ci dev_dbg(ctx->dev, "RSEN lost\n"); 72562306a36Sopenharmony_ci /* 72662306a36Sopenharmony_ci * Once RSEN loss is confirmed,we need to check 72762306a36Sopenharmony_ci * based on cable status and chip power status,whether 72862306a36Sopenharmony_ci * it is SINK Loss(HDMI cable not connected, TV Off) 72962306a36Sopenharmony_ci * or MHL cable disconnection 73062306a36Sopenharmony_ci * TODO: Define the below mhl_disconnection() 73162306a36Sopenharmony_ci */ 73262306a36Sopenharmony_ci msleep(T_SRC_RXSENSE_DEGLITCH); 73362306a36Sopenharmony_ci value = mhl_tx_readb(ctx, MHL_TX_SYSSTAT_REG); 73462306a36Sopenharmony_ci if (value < 0) 73562306a36Sopenharmony_ci return ST_FAILURE; 73662306a36Sopenharmony_ci dev_dbg(ctx->dev, "sys_stat: %x\n", value); 73762306a36Sopenharmony_ci 73862306a36Sopenharmony_ci if (value & RSEN_STATUS) { 73962306a36Sopenharmony_ci dev_dbg(ctx->dev, "RSEN recovery\n"); 74062306a36Sopenharmony_ci return ST_RSEN_HIGH; 74162306a36Sopenharmony_ci } 74262306a36Sopenharmony_ci dev_dbg(ctx->dev, "RSEN Really LOW\n"); 74362306a36Sopenharmony_ci /* To meet CTS 3.3.22.2 spec */ 74462306a36Sopenharmony_ci sii9234_tmds_control(ctx, false); 74562306a36Sopenharmony_ci force_usb_id_switch_open(ctx); 74662306a36Sopenharmony_ci release_usb_id_switch_open(ctx); 74762306a36Sopenharmony_ci 74862306a36Sopenharmony_ci return ST_FAILURE; 74962306a36Sopenharmony_ci} 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_cistatic irqreturn_t sii9234_irq_thread(int irq, void *data) 75262306a36Sopenharmony_ci{ 75362306a36Sopenharmony_ci struct sii9234 *ctx = data; 75462306a36Sopenharmony_ci int intr1, intr4; 75562306a36Sopenharmony_ci int intr1_en, intr4_en; 75662306a36Sopenharmony_ci int cbus_intr1, cbus_intr2; 75762306a36Sopenharmony_ci 75862306a36Sopenharmony_ci dev_dbg(ctx->dev, "%s\n", __func__); 75962306a36Sopenharmony_ci 76062306a36Sopenharmony_ci mutex_lock(&ctx->lock); 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci intr1 = mhl_tx_readb(ctx, MHL_TX_INTR1_REG); 76362306a36Sopenharmony_ci intr4 = mhl_tx_readb(ctx, MHL_TX_INTR4_REG); 76462306a36Sopenharmony_ci intr1_en = mhl_tx_readb(ctx, MHL_TX_INTR1_ENABLE_REG); 76562306a36Sopenharmony_ci intr4_en = mhl_tx_readb(ctx, MHL_TX_INTR4_ENABLE_REG); 76662306a36Sopenharmony_ci cbus_intr1 = cbus_readb(ctx, CBUS_INT_STATUS_1_REG); 76762306a36Sopenharmony_ci cbus_intr2 = cbus_readb(ctx, CBUS_INT_STATUS_2_REG); 76862306a36Sopenharmony_ci 76962306a36Sopenharmony_ci if (sii9234_clear_error(ctx)) 77062306a36Sopenharmony_ci goto done; 77162306a36Sopenharmony_ci 77262306a36Sopenharmony_ci dev_dbg(ctx->dev, "irq %02x/%02x %02x/%02x %02x/%02x\n", 77362306a36Sopenharmony_ci intr1, intr1_en, intr4, intr4_en, cbus_intr1, cbus_intr2); 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_ci if (intr4 & RGND_READY_INT) 77662306a36Sopenharmony_ci ctx->state = sii9234_rgnd_ready_irq(ctx); 77762306a36Sopenharmony_ci if (intr1 & RSEN_CHANGE_INT) 77862306a36Sopenharmony_ci ctx->state = sii9234_rsen_change(ctx); 77962306a36Sopenharmony_ci if (intr4 & MHL_EST_INT) 78062306a36Sopenharmony_ci ctx->state = sii9234_mhl_established(ctx); 78162306a36Sopenharmony_ci if (intr1 & HPD_CHANGE_INT) 78262306a36Sopenharmony_ci ctx->state = sii9234_hpd_change(ctx); 78362306a36Sopenharmony_ci if (intr4 & CBUS_LKOUT_INT) 78462306a36Sopenharmony_ci ctx->state = ST_FAILURE; 78562306a36Sopenharmony_ci if (intr4 & MHL_DISC_FAIL_INT) 78662306a36Sopenharmony_ci ctx->state = ST_FAILURE_DISCOVERY; 78762306a36Sopenharmony_ci 78862306a36Sopenharmony_ci done: 78962306a36Sopenharmony_ci /* Clean interrupt status and pending flags */ 79062306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_INTR1_REG, intr1); 79162306a36Sopenharmony_ci mhl_tx_writeb(ctx, MHL_TX_INTR4_REG, intr4); 79262306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_MHL_STATUS_REG_0, 0xFF); 79362306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_MHL_STATUS_REG_1, 0xFF); 79462306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_INT_STATUS_1_REG, cbus_intr1); 79562306a36Sopenharmony_ci cbus_writeb(ctx, CBUS_INT_STATUS_2_REG, cbus_intr2); 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci sii9234_clear_error(ctx); 79862306a36Sopenharmony_ci 79962306a36Sopenharmony_ci if (ctx->state == ST_FAILURE) { 80062306a36Sopenharmony_ci dev_dbg(ctx->dev, "try to reset after failure\n"); 80162306a36Sopenharmony_ci sii9234_hw_reset(ctx); 80262306a36Sopenharmony_ci sii9234_goto_d3(ctx); 80362306a36Sopenharmony_ci } 80462306a36Sopenharmony_ci 80562306a36Sopenharmony_ci if (ctx->state == ST_FAILURE_DISCOVERY) { 80662306a36Sopenharmony_ci dev_err(ctx->dev, "discovery failed, no power for MHL?\n"); 80762306a36Sopenharmony_ci tpi_writebm(ctx, TPI_DPD_REG, 0, 1); 80862306a36Sopenharmony_ci ctx->state = ST_D3; 80962306a36Sopenharmony_ci } 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci mutex_unlock(&ctx->lock); 81262306a36Sopenharmony_ci 81362306a36Sopenharmony_ci return IRQ_HANDLED; 81462306a36Sopenharmony_ci} 81562306a36Sopenharmony_ci 81662306a36Sopenharmony_cistatic int sii9234_init_resources(struct sii9234 *ctx, 81762306a36Sopenharmony_ci struct i2c_client *client) 81862306a36Sopenharmony_ci{ 81962306a36Sopenharmony_ci struct i2c_adapter *adapter = client->adapter; 82062306a36Sopenharmony_ci int ret; 82162306a36Sopenharmony_ci 82262306a36Sopenharmony_ci if (!ctx->dev->of_node) { 82362306a36Sopenharmony_ci dev_err(ctx->dev, "not DT device\n"); 82462306a36Sopenharmony_ci return -ENODEV; 82562306a36Sopenharmony_ci } 82662306a36Sopenharmony_ci 82762306a36Sopenharmony_ci ctx->gpio_reset = devm_gpiod_get(ctx->dev, "reset", GPIOD_OUT_LOW); 82862306a36Sopenharmony_ci if (IS_ERR(ctx->gpio_reset)) { 82962306a36Sopenharmony_ci dev_err(ctx->dev, "failed to get reset gpio from DT\n"); 83062306a36Sopenharmony_ci return PTR_ERR(ctx->gpio_reset); 83162306a36Sopenharmony_ci } 83262306a36Sopenharmony_ci 83362306a36Sopenharmony_ci ctx->supplies[0].supply = "avcc12"; 83462306a36Sopenharmony_ci ctx->supplies[1].supply = "avcc33"; 83562306a36Sopenharmony_ci ctx->supplies[2].supply = "iovcc18"; 83662306a36Sopenharmony_ci ctx->supplies[3].supply = "cvcc12"; 83762306a36Sopenharmony_ci ret = devm_regulator_bulk_get(ctx->dev, 4, ctx->supplies); 83862306a36Sopenharmony_ci if (ret) { 83962306a36Sopenharmony_ci if (ret != -EPROBE_DEFER) 84062306a36Sopenharmony_ci dev_err(ctx->dev, "regulator_bulk failed\n"); 84162306a36Sopenharmony_ci return ret; 84262306a36Sopenharmony_ci } 84362306a36Sopenharmony_ci 84462306a36Sopenharmony_ci ctx->client[I2C_MHL] = client; 84562306a36Sopenharmony_ci 84662306a36Sopenharmony_ci ctx->client[I2C_TPI] = devm_i2c_new_dummy_device(&client->dev, adapter, 84762306a36Sopenharmony_ci I2C_TPI_ADDR); 84862306a36Sopenharmony_ci if (IS_ERR(ctx->client[I2C_TPI])) { 84962306a36Sopenharmony_ci dev_err(ctx->dev, "failed to create TPI client\n"); 85062306a36Sopenharmony_ci return PTR_ERR(ctx->client[I2C_TPI]); 85162306a36Sopenharmony_ci } 85262306a36Sopenharmony_ci 85362306a36Sopenharmony_ci ctx->client[I2C_HDMI] = devm_i2c_new_dummy_device(&client->dev, adapter, 85462306a36Sopenharmony_ci I2C_HDMI_ADDR); 85562306a36Sopenharmony_ci if (IS_ERR(ctx->client[I2C_HDMI])) { 85662306a36Sopenharmony_ci dev_err(ctx->dev, "failed to create HDMI RX client\n"); 85762306a36Sopenharmony_ci return PTR_ERR(ctx->client[I2C_HDMI]); 85862306a36Sopenharmony_ci } 85962306a36Sopenharmony_ci 86062306a36Sopenharmony_ci ctx->client[I2C_CBUS] = devm_i2c_new_dummy_device(&client->dev, adapter, 86162306a36Sopenharmony_ci I2C_CBUS_ADDR); 86262306a36Sopenharmony_ci if (IS_ERR(ctx->client[I2C_CBUS])) { 86362306a36Sopenharmony_ci dev_err(ctx->dev, "failed to create CBUS client\n"); 86462306a36Sopenharmony_ci return PTR_ERR(ctx->client[I2C_CBUS]); 86562306a36Sopenharmony_ci } 86662306a36Sopenharmony_ci 86762306a36Sopenharmony_ci return 0; 86862306a36Sopenharmony_ci} 86962306a36Sopenharmony_ci 87062306a36Sopenharmony_cistatic enum drm_mode_status sii9234_mode_valid(struct drm_bridge *bridge, 87162306a36Sopenharmony_ci const struct drm_display_info *info, 87262306a36Sopenharmony_ci const struct drm_display_mode *mode) 87362306a36Sopenharmony_ci{ 87462306a36Sopenharmony_ci if (mode->clock > MHL1_MAX_CLK) 87562306a36Sopenharmony_ci return MODE_CLOCK_HIGH; 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci return MODE_OK; 87862306a36Sopenharmony_ci} 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_cistatic const struct drm_bridge_funcs sii9234_bridge_funcs = { 88162306a36Sopenharmony_ci .mode_valid = sii9234_mode_valid, 88262306a36Sopenharmony_ci}; 88362306a36Sopenharmony_ci 88462306a36Sopenharmony_cistatic int sii9234_probe(struct i2c_client *client) 88562306a36Sopenharmony_ci{ 88662306a36Sopenharmony_ci struct i2c_adapter *adapter = client->adapter; 88762306a36Sopenharmony_ci struct sii9234 *ctx; 88862306a36Sopenharmony_ci struct device *dev = &client->dev; 88962306a36Sopenharmony_ci int ret; 89062306a36Sopenharmony_ci 89162306a36Sopenharmony_ci ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL); 89262306a36Sopenharmony_ci if (!ctx) 89362306a36Sopenharmony_ci return -ENOMEM; 89462306a36Sopenharmony_ci 89562306a36Sopenharmony_ci ctx->dev = dev; 89662306a36Sopenharmony_ci mutex_init(&ctx->lock); 89762306a36Sopenharmony_ci 89862306a36Sopenharmony_ci if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) { 89962306a36Sopenharmony_ci dev_err(dev, "I2C adapter lacks SMBUS feature\n"); 90062306a36Sopenharmony_ci return -EIO; 90162306a36Sopenharmony_ci } 90262306a36Sopenharmony_ci 90362306a36Sopenharmony_ci if (!client->irq) { 90462306a36Sopenharmony_ci dev_err(dev, "no irq provided\n"); 90562306a36Sopenharmony_ci return -EINVAL; 90662306a36Sopenharmony_ci } 90762306a36Sopenharmony_ci 90862306a36Sopenharmony_ci irq_set_status_flags(client->irq, IRQ_NOAUTOEN); 90962306a36Sopenharmony_ci ret = devm_request_threaded_irq(dev, client->irq, NULL, 91062306a36Sopenharmony_ci sii9234_irq_thread, 91162306a36Sopenharmony_ci IRQF_TRIGGER_HIGH | IRQF_ONESHOT, 91262306a36Sopenharmony_ci "sii9234", ctx); 91362306a36Sopenharmony_ci if (ret < 0) { 91462306a36Sopenharmony_ci dev_err(dev, "failed to install IRQ handler\n"); 91562306a36Sopenharmony_ci return ret; 91662306a36Sopenharmony_ci } 91762306a36Sopenharmony_ci 91862306a36Sopenharmony_ci ret = sii9234_init_resources(ctx, client); 91962306a36Sopenharmony_ci if (ret < 0) 92062306a36Sopenharmony_ci return ret; 92162306a36Sopenharmony_ci 92262306a36Sopenharmony_ci i2c_set_clientdata(client, ctx); 92362306a36Sopenharmony_ci 92462306a36Sopenharmony_ci ctx->bridge.funcs = &sii9234_bridge_funcs; 92562306a36Sopenharmony_ci ctx->bridge.of_node = dev->of_node; 92662306a36Sopenharmony_ci drm_bridge_add(&ctx->bridge); 92762306a36Sopenharmony_ci 92862306a36Sopenharmony_ci sii9234_cable_in(ctx); 92962306a36Sopenharmony_ci 93062306a36Sopenharmony_ci return 0; 93162306a36Sopenharmony_ci} 93262306a36Sopenharmony_ci 93362306a36Sopenharmony_cistatic void sii9234_remove(struct i2c_client *client) 93462306a36Sopenharmony_ci{ 93562306a36Sopenharmony_ci struct sii9234 *ctx = i2c_get_clientdata(client); 93662306a36Sopenharmony_ci 93762306a36Sopenharmony_ci sii9234_cable_out(ctx); 93862306a36Sopenharmony_ci drm_bridge_remove(&ctx->bridge); 93962306a36Sopenharmony_ci} 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_cistatic const struct of_device_id sii9234_dt_match[] = { 94262306a36Sopenharmony_ci { .compatible = "sil,sii9234" }, 94362306a36Sopenharmony_ci { }, 94462306a36Sopenharmony_ci}; 94562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, sii9234_dt_match); 94662306a36Sopenharmony_ci 94762306a36Sopenharmony_cistatic const struct i2c_device_id sii9234_id[] = { 94862306a36Sopenharmony_ci { "SII9234", 0 }, 94962306a36Sopenharmony_ci { }, 95062306a36Sopenharmony_ci}; 95162306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, sii9234_id); 95262306a36Sopenharmony_ci 95362306a36Sopenharmony_cistatic struct i2c_driver sii9234_driver = { 95462306a36Sopenharmony_ci .driver = { 95562306a36Sopenharmony_ci .name = "sii9234", 95662306a36Sopenharmony_ci .of_match_table = sii9234_dt_match, 95762306a36Sopenharmony_ci }, 95862306a36Sopenharmony_ci .probe = sii9234_probe, 95962306a36Sopenharmony_ci .remove = sii9234_remove, 96062306a36Sopenharmony_ci .id_table = sii9234_id, 96162306a36Sopenharmony_ci}; 96262306a36Sopenharmony_ci 96362306a36Sopenharmony_cimodule_i2c_driver(sii9234_driver); 96462306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 965