162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+
262306a36Sopenharmony_ci
362306a36Sopenharmony_ci/*
462306a36Sopenharmony_ci * Copyright 2020 NXP
562306a36Sopenharmony_ci */
662306a36Sopenharmony_ci
762306a36Sopenharmony_ci#include <linux/bitfield.h>
862306a36Sopenharmony_ci#include <linux/clk.h>
962306a36Sopenharmony_ci#include <linux/delay.h>
1062306a36Sopenharmony_ci#include <linux/io.h>
1162306a36Sopenharmony_ci#include <linux/media-bus-format.h>
1262306a36Sopenharmony_ci#include <linux/module.h>
1362306a36Sopenharmony_ci#include <linux/of.h>
1462306a36Sopenharmony_ci#include <linux/of_graph.h>
1562306a36Sopenharmony_ci#include <linux/platform_device.h>
1662306a36Sopenharmony_ci#include <linux/pm_runtime.h>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci#include <drm/drm_atomic_state_helper.h>
1962306a36Sopenharmony_ci#include <drm/drm_bridge.h>
2062306a36Sopenharmony_ci#include <drm/drm_print.h>
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci#define PC_CTRL_REG			0x0
2362306a36Sopenharmony_ci#define  PC_COMBINE_ENABLE		BIT(0)
2462306a36Sopenharmony_ci#define  PC_DISP_BYPASS(n)		BIT(1 + 21 * (n))
2562306a36Sopenharmony_ci#define  PC_DISP_HSYNC_POLARITY(n)	BIT(2 + 11 * (n))
2662306a36Sopenharmony_ci#define  PC_DISP_HSYNC_POLARITY_POS(n)	DISP_HSYNC_POLARITY(n)
2762306a36Sopenharmony_ci#define  PC_DISP_VSYNC_POLARITY(n)	BIT(3 + 11 * (n))
2862306a36Sopenharmony_ci#define  PC_DISP_VSYNC_POLARITY_POS(n)	DISP_VSYNC_POLARITY(n)
2962306a36Sopenharmony_ci#define  PC_DISP_DVALID_POLARITY(n)	BIT(4 + 11 * (n))
3062306a36Sopenharmony_ci#define  PC_DISP_DVALID_POLARITY_POS(n)	DISP_DVALID_POLARITY(n)
3162306a36Sopenharmony_ci#define  PC_VSYNC_MASK_ENABLE		BIT(5)
3262306a36Sopenharmony_ci#define  PC_SKIP_MODE			BIT(6)
3362306a36Sopenharmony_ci#define  PC_SKIP_NUMBER_MASK		GENMASK(12, 7)
3462306a36Sopenharmony_ci#define  PC_SKIP_NUMBER(n)		FIELD_PREP(PC_SKIP_NUMBER_MASK, (n))
3562306a36Sopenharmony_ci#define  PC_DISP0_PIX_DATA_FORMAT_MASK	GENMASK(18, 16)
3662306a36Sopenharmony_ci#define  PC_DISP0_PIX_DATA_FORMAT(fmt)	\
3762306a36Sopenharmony_ci				FIELD_PREP(PC_DISP0_PIX_DATA_FORMAT_MASK, (fmt))
3862306a36Sopenharmony_ci#define  PC_DISP1_PIX_DATA_FORMAT_MASK	GENMASK(21, 19)
3962306a36Sopenharmony_ci#define  PC_DISP1_PIX_DATA_FORMAT(fmt)	\
4062306a36Sopenharmony_ci				FIELD_PREP(PC_DISP1_PIX_DATA_FORMAT_MASK, (fmt))
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci#define PC_SW_RESET_REG			0x20
4362306a36Sopenharmony_ci#define  PC_SW_RESET_N			BIT(0)
4462306a36Sopenharmony_ci#define  PC_DISP_SW_RESET_N(n)		BIT(1 + (n))
4562306a36Sopenharmony_ci#define  PC_FULL_RESET_N		(PC_SW_RESET_N |		\
4662306a36Sopenharmony_ci					 PC_DISP_SW_RESET_N(0) |	\
4762306a36Sopenharmony_ci					 PC_DISP_SW_RESET_N(1))
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci#define PC_REG_SET			0x4
5062306a36Sopenharmony_ci#define PC_REG_CLR			0x8
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci#define DRIVER_NAME			"imx8qxp-pixel-combiner"
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_cienum imx8qxp_pc_pix_data_format {
5562306a36Sopenharmony_ci	RGB,
5662306a36Sopenharmony_ci	YUV444,
5762306a36Sopenharmony_ci	YUV422,
5862306a36Sopenharmony_ci	SPLIT_RGB,
5962306a36Sopenharmony_ci};
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_cistruct imx8qxp_pc_channel {
6262306a36Sopenharmony_ci	struct drm_bridge bridge;
6362306a36Sopenharmony_ci	struct drm_bridge *next_bridge;
6462306a36Sopenharmony_ci	struct imx8qxp_pc *pc;
6562306a36Sopenharmony_ci	unsigned int stream_id;
6662306a36Sopenharmony_ci	bool is_available;
6762306a36Sopenharmony_ci};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cistruct imx8qxp_pc {
7062306a36Sopenharmony_ci	struct device *dev;
7162306a36Sopenharmony_ci	struct imx8qxp_pc_channel ch[2];
7262306a36Sopenharmony_ci	struct clk *clk_apb;
7362306a36Sopenharmony_ci	void __iomem *base;
7462306a36Sopenharmony_ci};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_cistatic inline u32 imx8qxp_pc_read(struct imx8qxp_pc *pc, unsigned int offset)
7762306a36Sopenharmony_ci{
7862306a36Sopenharmony_ci	return readl(pc->base + offset);
7962306a36Sopenharmony_ci}
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_cistatic inline void
8262306a36Sopenharmony_ciimx8qxp_pc_write(struct imx8qxp_pc *pc, unsigned int offset, u32 value)
8362306a36Sopenharmony_ci{
8462306a36Sopenharmony_ci	writel(value, pc->base + offset);
8562306a36Sopenharmony_ci}
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_cistatic inline void
8862306a36Sopenharmony_ciimx8qxp_pc_write_set(struct imx8qxp_pc *pc, unsigned int offset, u32 value)
8962306a36Sopenharmony_ci{
9062306a36Sopenharmony_ci	imx8qxp_pc_write(pc, offset + PC_REG_SET, value);
9162306a36Sopenharmony_ci}
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_cistatic inline void
9462306a36Sopenharmony_ciimx8qxp_pc_write_clr(struct imx8qxp_pc *pc, unsigned int offset, u32 value)
9562306a36Sopenharmony_ci{
9662306a36Sopenharmony_ci	imx8qxp_pc_write(pc, offset + PC_REG_CLR, value);
9762306a36Sopenharmony_ci}
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_cistatic enum drm_mode_status
10062306a36Sopenharmony_ciimx8qxp_pc_bridge_mode_valid(struct drm_bridge *bridge,
10162306a36Sopenharmony_ci			     const struct drm_display_info *info,
10262306a36Sopenharmony_ci			     const struct drm_display_mode *mode)
10362306a36Sopenharmony_ci{
10462306a36Sopenharmony_ci	if (mode->hdisplay > 2560)
10562306a36Sopenharmony_ci		return MODE_BAD_HVALUE;
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ci	return MODE_OK;
10862306a36Sopenharmony_ci}
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_cistatic int imx8qxp_pc_bridge_attach(struct drm_bridge *bridge,
11162306a36Sopenharmony_ci				    enum drm_bridge_attach_flags flags)
11262306a36Sopenharmony_ci{
11362306a36Sopenharmony_ci	struct imx8qxp_pc_channel *ch = bridge->driver_private;
11462306a36Sopenharmony_ci	struct imx8qxp_pc *pc = ch->pc;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci	if (!(flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)) {
11762306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev,
11862306a36Sopenharmony_ci			      "do not support creating a drm_connector\n");
11962306a36Sopenharmony_ci		return -EINVAL;
12062306a36Sopenharmony_ci	}
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	if (!bridge->encoder) {
12362306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev, "missing encoder\n");
12462306a36Sopenharmony_ci		return -ENODEV;
12562306a36Sopenharmony_ci	}
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci	return drm_bridge_attach(bridge->encoder,
12862306a36Sopenharmony_ci				 ch->next_bridge, bridge,
12962306a36Sopenharmony_ci				 DRM_BRIDGE_ATTACH_NO_CONNECTOR);
13062306a36Sopenharmony_ci}
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_cistatic void
13362306a36Sopenharmony_ciimx8qxp_pc_bridge_mode_set(struct drm_bridge *bridge,
13462306a36Sopenharmony_ci			   const struct drm_display_mode *mode,
13562306a36Sopenharmony_ci			   const struct drm_display_mode *adjusted_mode)
13662306a36Sopenharmony_ci{
13762306a36Sopenharmony_ci	struct imx8qxp_pc_channel *ch = bridge->driver_private;
13862306a36Sopenharmony_ci	struct imx8qxp_pc *pc = ch->pc;
13962306a36Sopenharmony_ci	u32 val;
14062306a36Sopenharmony_ci	int ret;
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci	ret = pm_runtime_get_sync(pc->dev);
14362306a36Sopenharmony_ci	if (ret < 0)
14462306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev,
14562306a36Sopenharmony_ci			      "failed to get runtime PM sync: %d\n", ret);
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci	ret = clk_prepare_enable(pc->clk_apb);
14862306a36Sopenharmony_ci	if (ret)
14962306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev, "%s: failed to enable apb clock: %d\n",
15062306a36Sopenharmony_ci			      __func__,  ret);
15162306a36Sopenharmony_ci
15262306a36Sopenharmony_ci	/* HSYNC to pixel link is active low. */
15362306a36Sopenharmony_ci	imx8qxp_pc_write_clr(pc, PC_CTRL_REG,
15462306a36Sopenharmony_ci			     PC_DISP_HSYNC_POLARITY(ch->stream_id));
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/* VSYNC to pixel link is active low. */
15762306a36Sopenharmony_ci	imx8qxp_pc_write_clr(pc, PC_CTRL_REG,
15862306a36Sopenharmony_ci			     PC_DISP_VSYNC_POLARITY(ch->stream_id));
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci	/* Data enable to pixel link is active high. */
16162306a36Sopenharmony_ci	imx8qxp_pc_write_set(pc, PC_CTRL_REG,
16262306a36Sopenharmony_ci			     PC_DISP_DVALID_POLARITY(ch->stream_id));
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci	/* Mask the first frame output which may be incomplete. */
16562306a36Sopenharmony_ci	imx8qxp_pc_write_set(pc, PC_CTRL_REG, PC_VSYNC_MASK_ENABLE);
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci	/* Only support RGB currently. */
16862306a36Sopenharmony_ci	val = imx8qxp_pc_read(pc, PC_CTRL_REG);
16962306a36Sopenharmony_ci	if (ch->stream_id == 0) {
17062306a36Sopenharmony_ci		val &= ~PC_DISP0_PIX_DATA_FORMAT_MASK;
17162306a36Sopenharmony_ci		val |= PC_DISP0_PIX_DATA_FORMAT(RGB);
17262306a36Sopenharmony_ci	} else {
17362306a36Sopenharmony_ci		val &= ~PC_DISP1_PIX_DATA_FORMAT_MASK;
17462306a36Sopenharmony_ci		val |= PC_DISP1_PIX_DATA_FORMAT(RGB);
17562306a36Sopenharmony_ci	}
17662306a36Sopenharmony_ci	imx8qxp_pc_write(pc, PC_CTRL_REG, val);
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	/* Only support bypass mode currently. */
17962306a36Sopenharmony_ci	imx8qxp_pc_write_set(pc, PC_CTRL_REG, PC_DISP_BYPASS(ch->stream_id));
18062306a36Sopenharmony_ci
18162306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_apb);
18262306a36Sopenharmony_ci}
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_cistatic void
18562306a36Sopenharmony_ciimx8qxp_pc_bridge_atomic_disable(struct drm_bridge *bridge,
18662306a36Sopenharmony_ci				 struct drm_bridge_state *old_bridge_state)
18762306a36Sopenharmony_ci{
18862306a36Sopenharmony_ci	struct imx8qxp_pc_channel *ch = bridge->driver_private;
18962306a36Sopenharmony_ci	struct imx8qxp_pc *pc = ch->pc;
19062306a36Sopenharmony_ci	int ret;
19162306a36Sopenharmony_ci
19262306a36Sopenharmony_ci	ret = pm_runtime_put(pc->dev);
19362306a36Sopenharmony_ci	if (ret < 0)
19462306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev, "failed to put runtime PM: %d\n", ret);
19562306a36Sopenharmony_ci}
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_cistatic const u32 imx8qxp_pc_bus_output_fmts[] = {
19862306a36Sopenharmony_ci	MEDIA_BUS_FMT_RGB888_1X36_CPADLO,
19962306a36Sopenharmony_ci	MEDIA_BUS_FMT_RGB666_1X36_CPADLO,
20062306a36Sopenharmony_ci};
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_cistatic bool imx8qxp_pc_bus_output_fmt_supported(u32 fmt)
20362306a36Sopenharmony_ci{
20462306a36Sopenharmony_ci	int i;
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(imx8qxp_pc_bus_output_fmts); i++) {
20762306a36Sopenharmony_ci		if (imx8qxp_pc_bus_output_fmts[i] == fmt)
20862306a36Sopenharmony_ci			return true;
20962306a36Sopenharmony_ci	}
21062306a36Sopenharmony_ci
21162306a36Sopenharmony_ci	return false;
21262306a36Sopenharmony_ci}
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_cistatic u32 *
21562306a36Sopenharmony_ciimx8qxp_pc_bridge_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
21662306a36Sopenharmony_ci					    struct drm_bridge_state *bridge_state,
21762306a36Sopenharmony_ci					    struct drm_crtc_state *crtc_state,
21862306a36Sopenharmony_ci					    struct drm_connector_state *conn_state,
21962306a36Sopenharmony_ci					    u32 output_fmt,
22062306a36Sopenharmony_ci					    unsigned int *num_input_fmts)
22162306a36Sopenharmony_ci{
22262306a36Sopenharmony_ci	u32 *input_fmts;
22362306a36Sopenharmony_ci
22462306a36Sopenharmony_ci	if (!imx8qxp_pc_bus_output_fmt_supported(output_fmt))
22562306a36Sopenharmony_ci		return NULL;
22662306a36Sopenharmony_ci
22762306a36Sopenharmony_ci	*num_input_fmts = 1;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci	input_fmts = kmalloc(sizeof(*input_fmts), GFP_KERNEL);
23062306a36Sopenharmony_ci	if (!input_fmts)
23162306a36Sopenharmony_ci		return NULL;
23262306a36Sopenharmony_ci
23362306a36Sopenharmony_ci	switch (output_fmt) {
23462306a36Sopenharmony_ci	case MEDIA_BUS_FMT_RGB888_1X36_CPADLO:
23562306a36Sopenharmony_ci		input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X30_CPADLO;
23662306a36Sopenharmony_ci		break;
23762306a36Sopenharmony_ci	case MEDIA_BUS_FMT_RGB666_1X36_CPADLO:
23862306a36Sopenharmony_ci		input_fmts[0] = MEDIA_BUS_FMT_RGB666_1X30_CPADLO;
23962306a36Sopenharmony_ci		break;
24062306a36Sopenharmony_ci	default:
24162306a36Sopenharmony_ci		kfree(input_fmts);
24262306a36Sopenharmony_ci		input_fmts = NULL;
24362306a36Sopenharmony_ci		break;
24462306a36Sopenharmony_ci	}
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci	return input_fmts;
24762306a36Sopenharmony_ci}
24862306a36Sopenharmony_ci
24962306a36Sopenharmony_cistatic u32 *
25062306a36Sopenharmony_ciimx8qxp_pc_bridge_atomic_get_output_bus_fmts(struct drm_bridge *bridge,
25162306a36Sopenharmony_ci					     struct drm_bridge_state *bridge_state,
25262306a36Sopenharmony_ci					     struct drm_crtc_state *crtc_state,
25362306a36Sopenharmony_ci					     struct drm_connector_state *conn_state,
25462306a36Sopenharmony_ci					     unsigned int *num_output_fmts)
25562306a36Sopenharmony_ci{
25662306a36Sopenharmony_ci	*num_output_fmts = ARRAY_SIZE(imx8qxp_pc_bus_output_fmts);
25762306a36Sopenharmony_ci	return kmemdup(imx8qxp_pc_bus_output_fmts,
25862306a36Sopenharmony_ci			sizeof(imx8qxp_pc_bus_output_fmts), GFP_KERNEL);
25962306a36Sopenharmony_ci}
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_cistatic const struct drm_bridge_funcs imx8qxp_pc_bridge_funcs = {
26262306a36Sopenharmony_ci	.atomic_duplicate_state	= drm_atomic_helper_bridge_duplicate_state,
26362306a36Sopenharmony_ci	.atomic_destroy_state	= drm_atomic_helper_bridge_destroy_state,
26462306a36Sopenharmony_ci	.atomic_reset		= drm_atomic_helper_bridge_reset,
26562306a36Sopenharmony_ci	.mode_valid		= imx8qxp_pc_bridge_mode_valid,
26662306a36Sopenharmony_ci	.attach			= imx8qxp_pc_bridge_attach,
26762306a36Sopenharmony_ci	.mode_set		= imx8qxp_pc_bridge_mode_set,
26862306a36Sopenharmony_ci	.atomic_disable		= imx8qxp_pc_bridge_atomic_disable,
26962306a36Sopenharmony_ci	.atomic_get_input_bus_fmts =
27062306a36Sopenharmony_ci				imx8qxp_pc_bridge_atomic_get_input_bus_fmts,
27162306a36Sopenharmony_ci	.atomic_get_output_bus_fmts =
27262306a36Sopenharmony_ci				imx8qxp_pc_bridge_atomic_get_output_bus_fmts,
27362306a36Sopenharmony_ci};
27462306a36Sopenharmony_ci
27562306a36Sopenharmony_cistatic int imx8qxp_pc_bridge_probe(struct platform_device *pdev)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	struct imx8qxp_pc *pc;
27862306a36Sopenharmony_ci	struct imx8qxp_pc_channel *ch;
27962306a36Sopenharmony_ci	struct device *dev = &pdev->dev;
28062306a36Sopenharmony_ci	struct device_node *np = dev->of_node;
28162306a36Sopenharmony_ci	struct device_node *child, *remote;
28262306a36Sopenharmony_ci	u32 i;
28362306a36Sopenharmony_ci	int ret;
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci	pc = devm_kzalloc(dev, sizeof(*pc), GFP_KERNEL);
28662306a36Sopenharmony_ci	if (!pc)
28762306a36Sopenharmony_ci		return -ENOMEM;
28862306a36Sopenharmony_ci
28962306a36Sopenharmony_ci	pc->base = devm_platform_ioremap_resource(pdev, 0);
29062306a36Sopenharmony_ci	if (IS_ERR(pc->base))
29162306a36Sopenharmony_ci		return PTR_ERR(pc->base);
29262306a36Sopenharmony_ci
29362306a36Sopenharmony_ci	pc->dev = dev;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	pc->clk_apb = devm_clk_get(dev, "apb");
29662306a36Sopenharmony_ci	if (IS_ERR(pc->clk_apb)) {
29762306a36Sopenharmony_ci		ret = PTR_ERR(pc->clk_apb);
29862306a36Sopenharmony_ci		if (ret != -EPROBE_DEFER)
29962306a36Sopenharmony_ci			DRM_DEV_ERROR(dev, "failed to get apb clock: %d\n", ret);
30062306a36Sopenharmony_ci		return ret;
30162306a36Sopenharmony_ci	}
30262306a36Sopenharmony_ci
30362306a36Sopenharmony_ci	platform_set_drvdata(pdev, pc);
30462306a36Sopenharmony_ci	pm_runtime_enable(dev);
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci	for_each_available_child_of_node(np, child) {
30762306a36Sopenharmony_ci		ret = of_property_read_u32(child, "reg", &i);
30862306a36Sopenharmony_ci		if (ret || i > 1) {
30962306a36Sopenharmony_ci			ret = -EINVAL;
31062306a36Sopenharmony_ci			DRM_DEV_ERROR(dev,
31162306a36Sopenharmony_ci				      "invalid channel(%u) node address\n", i);
31262306a36Sopenharmony_ci			goto free_child;
31362306a36Sopenharmony_ci		}
31462306a36Sopenharmony_ci
31562306a36Sopenharmony_ci		ch = &pc->ch[i];
31662306a36Sopenharmony_ci		ch->pc = pc;
31762306a36Sopenharmony_ci		ch->stream_id = i;
31862306a36Sopenharmony_ci
31962306a36Sopenharmony_ci		remote = of_graph_get_remote_node(child, 1, 0);
32062306a36Sopenharmony_ci		if (!remote) {
32162306a36Sopenharmony_ci			ret = -ENODEV;
32262306a36Sopenharmony_ci			DRM_DEV_ERROR(dev,
32362306a36Sopenharmony_ci				      "channel%u failed to get port1's remote node: %d\n",
32462306a36Sopenharmony_ci				      i, ret);
32562306a36Sopenharmony_ci			goto free_child;
32662306a36Sopenharmony_ci		}
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci		ch->next_bridge = of_drm_find_bridge(remote);
32962306a36Sopenharmony_ci		if (!ch->next_bridge) {
33062306a36Sopenharmony_ci			of_node_put(remote);
33162306a36Sopenharmony_ci			ret = -EPROBE_DEFER;
33262306a36Sopenharmony_ci			DRM_DEV_DEBUG_DRIVER(dev,
33362306a36Sopenharmony_ci					     "channel%u failed to find next bridge: %d\n",
33462306a36Sopenharmony_ci					     i, ret);
33562306a36Sopenharmony_ci			goto free_child;
33662306a36Sopenharmony_ci		}
33762306a36Sopenharmony_ci
33862306a36Sopenharmony_ci		of_node_put(remote);
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_ci		ch->bridge.driver_private = ch;
34162306a36Sopenharmony_ci		ch->bridge.funcs = &imx8qxp_pc_bridge_funcs;
34262306a36Sopenharmony_ci		ch->bridge.of_node = child;
34362306a36Sopenharmony_ci		ch->is_available = true;
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci		drm_bridge_add(&ch->bridge);
34662306a36Sopenharmony_ci	}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_ci	return 0;
34962306a36Sopenharmony_ci
35062306a36Sopenharmony_cifree_child:
35162306a36Sopenharmony_ci	of_node_put(child);
35262306a36Sopenharmony_ci
35362306a36Sopenharmony_ci	if (i == 1 && pc->ch[0].next_bridge)
35462306a36Sopenharmony_ci		drm_bridge_remove(&pc->ch[0].bridge);
35562306a36Sopenharmony_ci
35662306a36Sopenharmony_ci	pm_runtime_disable(dev);
35762306a36Sopenharmony_ci	return ret;
35862306a36Sopenharmony_ci}
35962306a36Sopenharmony_ci
36062306a36Sopenharmony_cistatic void imx8qxp_pc_bridge_remove(struct platform_device *pdev)
36162306a36Sopenharmony_ci{
36262306a36Sopenharmony_ci	struct imx8qxp_pc *pc = platform_get_drvdata(pdev);
36362306a36Sopenharmony_ci	struct imx8qxp_pc_channel *ch;
36462306a36Sopenharmony_ci	int i;
36562306a36Sopenharmony_ci
36662306a36Sopenharmony_ci	for (i = 0; i < 2; i++) {
36762306a36Sopenharmony_ci		ch = &pc->ch[i];
36862306a36Sopenharmony_ci
36962306a36Sopenharmony_ci		if (!ch->is_available)
37062306a36Sopenharmony_ci			continue;
37162306a36Sopenharmony_ci
37262306a36Sopenharmony_ci		drm_bridge_remove(&ch->bridge);
37362306a36Sopenharmony_ci		ch->is_available = false;
37462306a36Sopenharmony_ci	}
37562306a36Sopenharmony_ci
37662306a36Sopenharmony_ci	pm_runtime_disable(&pdev->dev);
37762306a36Sopenharmony_ci}
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_cistatic int __maybe_unused imx8qxp_pc_runtime_suspend(struct device *dev)
38062306a36Sopenharmony_ci{
38162306a36Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dev);
38262306a36Sopenharmony_ci	struct imx8qxp_pc *pc = platform_get_drvdata(pdev);
38362306a36Sopenharmony_ci	int ret;
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	ret = clk_prepare_enable(pc->clk_apb);
38662306a36Sopenharmony_ci	if (ret)
38762306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev, "%s: failed to enable apb clock: %d\n",
38862306a36Sopenharmony_ci			      __func__,  ret);
38962306a36Sopenharmony_ci
39062306a36Sopenharmony_ci	/* Disable pixel combiner by full reset. */
39162306a36Sopenharmony_ci	imx8qxp_pc_write_clr(pc, PC_SW_RESET_REG, PC_FULL_RESET_N);
39262306a36Sopenharmony_ci
39362306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_apb);
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	/* Ensure the reset takes effect. */
39662306a36Sopenharmony_ci	usleep_range(10, 20);
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci	return ret;
39962306a36Sopenharmony_ci}
40062306a36Sopenharmony_ci
40162306a36Sopenharmony_cistatic int __maybe_unused imx8qxp_pc_runtime_resume(struct device *dev)
40262306a36Sopenharmony_ci{
40362306a36Sopenharmony_ci	struct platform_device *pdev = to_platform_device(dev);
40462306a36Sopenharmony_ci	struct imx8qxp_pc *pc = platform_get_drvdata(pdev);
40562306a36Sopenharmony_ci	int ret;
40662306a36Sopenharmony_ci
40762306a36Sopenharmony_ci	ret = clk_prepare_enable(pc->clk_apb);
40862306a36Sopenharmony_ci	if (ret) {
40962306a36Sopenharmony_ci		DRM_DEV_ERROR(pc->dev, "%s: failed to enable apb clock: %d\n",
41062306a36Sopenharmony_ci			      __func__, ret);
41162306a36Sopenharmony_ci		return ret;
41262306a36Sopenharmony_ci	}
41362306a36Sopenharmony_ci
41462306a36Sopenharmony_ci	/* out of reset */
41562306a36Sopenharmony_ci	imx8qxp_pc_write_set(pc, PC_SW_RESET_REG, PC_FULL_RESET_N);
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_ci	clk_disable_unprepare(pc->clk_apb);
41862306a36Sopenharmony_ci
41962306a36Sopenharmony_ci	return ret;
42062306a36Sopenharmony_ci}
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_cistatic const struct dev_pm_ops imx8qxp_pc_pm_ops = {
42362306a36Sopenharmony_ci	SET_RUNTIME_PM_OPS(imx8qxp_pc_runtime_suspend,
42462306a36Sopenharmony_ci			   imx8qxp_pc_runtime_resume, NULL)
42562306a36Sopenharmony_ci};
42662306a36Sopenharmony_ci
42762306a36Sopenharmony_cistatic const struct of_device_id imx8qxp_pc_dt_ids[] = {
42862306a36Sopenharmony_ci	{ .compatible = "fsl,imx8qm-pixel-combiner", },
42962306a36Sopenharmony_ci	{ .compatible = "fsl,imx8qxp-pixel-combiner", },
43062306a36Sopenharmony_ci	{ /* sentinel */ }
43162306a36Sopenharmony_ci};
43262306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, imx8qxp_pc_dt_ids);
43362306a36Sopenharmony_ci
43462306a36Sopenharmony_cistatic struct platform_driver imx8qxp_pc_bridge_driver = {
43562306a36Sopenharmony_ci	.probe	= imx8qxp_pc_bridge_probe,
43662306a36Sopenharmony_ci	.remove_new = imx8qxp_pc_bridge_remove,
43762306a36Sopenharmony_ci	.driver	= {
43862306a36Sopenharmony_ci		.pm = &imx8qxp_pc_pm_ops,
43962306a36Sopenharmony_ci		.name = DRIVER_NAME,
44062306a36Sopenharmony_ci		.of_match_table = imx8qxp_pc_dt_ids,
44162306a36Sopenharmony_ci	},
44262306a36Sopenharmony_ci};
44362306a36Sopenharmony_cimodule_platform_driver(imx8qxp_pc_bridge_driver);
44462306a36Sopenharmony_ci
44562306a36Sopenharmony_ciMODULE_DESCRIPTION("i.MX8QM/QXP pixel combiner bridge driver");
44662306a36Sopenharmony_ciMODULE_AUTHOR("Liu Ying <victor.liu@nxp.com>");
44762306a36Sopenharmony_ciMODULE_LICENSE("GPL v2");
44862306a36Sopenharmony_ciMODULE_ALIAS("platform:" DRIVER_NAME);
449