162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2020 Amarula Solutions(India) 462306a36Sopenharmony_ci * Author: Jagan Teki <jagan@amarulasolutions.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <drm/drm_atomic_helper.h> 862306a36Sopenharmony_ci#include <drm/drm_of.h> 962306a36Sopenharmony_ci#include <drm/drm_print.h> 1062306a36Sopenharmony_ci#include <drm/drm_mipi_dsi.h> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/bitfield.h> 1362306a36Sopenharmony_ci#include <linux/bits.h> 1462306a36Sopenharmony_ci#include <linux/clk.h> 1562306a36Sopenharmony_ci#include <linux/delay.h> 1662306a36Sopenharmony_ci#include <linux/gpio/consumer.h> 1762306a36Sopenharmony_ci#include <linux/i2c.h> 1862306a36Sopenharmony_ci#include <linux/media-bus-format.h> 1962306a36Sopenharmony_ci#include <linux/module.h> 2062306a36Sopenharmony_ci#include <linux/of.h> 2162306a36Sopenharmony_ci#include <linux/regmap.h> 2262306a36Sopenharmony_ci#include <linux/regulator/consumer.h> 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci#define VENDOR_ID 0x00 2562306a36Sopenharmony_ci#define DEVICE_ID_H 0x01 2662306a36Sopenharmony_ci#define DEVICE_ID_L 0x02 2762306a36Sopenharmony_ci#define VERSION_ID 0x03 2862306a36Sopenharmony_ci#define FIRMWARE_VERSION 0x08 2962306a36Sopenharmony_ci#define CONFIG_FINISH 0x09 3062306a36Sopenharmony_ci#define PD_CTRL(n) (0x0a + ((n) & 0x3)) /* 0..3 */ 3162306a36Sopenharmony_ci#define RST_CTRL(n) (0x0e + ((n) & 0x1)) /* 0..1 */ 3262306a36Sopenharmony_ci#define SYS_CTRL(n) (0x10 + ((n) & 0x7)) /* 0..4 */ 3362306a36Sopenharmony_ci#define SYS_CTRL_1_CLK_PHASE_MSK GENMASK(5, 4) 3462306a36Sopenharmony_ci#define CLK_PHASE_0 0 3562306a36Sopenharmony_ci#define CLK_PHASE_1_4 1 3662306a36Sopenharmony_ci#define CLK_PHASE_1_2 2 3762306a36Sopenharmony_ci#define CLK_PHASE_3_4 3 3862306a36Sopenharmony_ci#define RGB_DRV(n) (0x18 + ((n) & 0x3)) /* 0..3 */ 3962306a36Sopenharmony_ci#define RGB_DLY(n) (0x1c + ((n) & 0x1)) /* 0..1 */ 4062306a36Sopenharmony_ci#define RGB_TEST_CTRL 0x1e 4162306a36Sopenharmony_ci#define ATE_PLL_EN 0x1f 4262306a36Sopenharmony_ci#define HACTIVE_LI 0x20 4362306a36Sopenharmony_ci#define VACTIVE_LI 0x21 4462306a36Sopenharmony_ci#define VACTIVE_HACTIVE_HI 0x22 4562306a36Sopenharmony_ci#define HFP_LI 0x23 4662306a36Sopenharmony_ci#define HSYNC_LI 0x24 4762306a36Sopenharmony_ci#define HBP_LI 0x25 4862306a36Sopenharmony_ci#define HFP_HSW_HBP_HI 0x26 4962306a36Sopenharmony_ci#define HFP_HSW_HBP_HI_HFP(n) (((n) & 0x300) >> 4) 5062306a36Sopenharmony_ci#define HFP_HSW_HBP_HI_HS(n) (((n) & 0x300) >> 6) 5162306a36Sopenharmony_ci#define HFP_HSW_HBP_HI_HBP(n) (((n) & 0x300) >> 8) 5262306a36Sopenharmony_ci#define VFP 0x27 5362306a36Sopenharmony_ci#define VSYNC 0x28 5462306a36Sopenharmony_ci#define VBP 0x29 5562306a36Sopenharmony_ci#define BIST_POL 0x2a 5662306a36Sopenharmony_ci#define BIST_POL_BIST_MODE(n) (((n) & 0xf) << 4) 5762306a36Sopenharmony_ci#define BIST_POL_BIST_GEN BIT(3) 5862306a36Sopenharmony_ci#define BIST_POL_HSYNC_POL BIT(2) 5962306a36Sopenharmony_ci#define BIST_POL_VSYNC_POL BIT(1) 6062306a36Sopenharmony_ci#define BIST_POL_DE_POL BIT(0) 6162306a36Sopenharmony_ci#define BIST_RED 0x2b 6262306a36Sopenharmony_ci#define BIST_GREEN 0x2c 6362306a36Sopenharmony_ci#define BIST_BLUE 0x2d 6462306a36Sopenharmony_ci#define BIST_CHESS_X 0x2e 6562306a36Sopenharmony_ci#define BIST_CHESS_Y 0x2f 6662306a36Sopenharmony_ci#define BIST_CHESS_XY_H 0x30 6762306a36Sopenharmony_ci#define BIST_FRAME_TIME_L 0x31 6862306a36Sopenharmony_ci#define BIST_FRAME_TIME_H 0x32 6962306a36Sopenharmony_ci#define FIFO_MAX_ADDR_LOW 0x33 7062306a36Sopenharmony_ci#define SYNC_EVENT_DLY 0x34 7162306a36Sopenharmony_ci#define HSW_MIN 0x35 7262306a36Sopenharmony_ci#define HFP_MIN 0x36 7362306a36Sopenharmony_ci#define LOGIC_RST_NUM 0x37 7462306a36Sopenharmony_ci#define OSC_CTRL(n) (0x48 + ((n) & 0x7)) /* 0..5 */ 7562306a36Sopenharmony_ci#define BG_CTRL 0x4e 7662306a36Sopenharmony_ci#define LDO_PLL 0x4f 7762306a36Sopenharmony_ci#define PLL_CTRL(n) (0x50 + ((n) & 0xf)) /* 0..15 */ 7862306a36Sopenharmony_ci#define PLL_CTRL_6_EXTERNAL 0x90 7962306a36Sopenharmony_ci#define PLL_CTRL_6_MIPI_CLK 0x92 8062306a36Sopenharmony_ci#define PLL_CTRL_6_INTERNAL 0x93 8162306a36Sopenharmony_ci#define PLL_REM(n) (0x60 + ((n) & 0x3)) /* 0..2 */ 8262306a36Sopenharmony_ci#define PLL_DIV(n) (0x63 + ((n) & 0x3)) /* 0..2 */ 8362306a36Sopenharmony_ci#define PLL_FRAC(n) (0x66 + ((n) & 0x3)) /* 0..2 */ 8462306a36Sopenharmony_ci#define PLL_INT(n) (0x69 + ((n) & 0x1)) /* 0..1 */ 8562306a36Sopenharmony_ci#define PLL_REF_DIV 0x6b 8662306a36Sopenharmony_ci#define PLL_REF_DIV_P(n) ((n) & 0xf) 8762306a36Sopenharmony_ci#define PLL_REF_DIV_Pe BIT(4) 8862306a36Sopenharmony_ci#define PLL_REF_DIV_S(n) (((n) & 0x7) << 5) 8962306a36Sopenharmony_ci#define PLL_SSC_P(n) (0x6c + ((n) & 0x3)) /* 0..2 */ 9062306a36Sopenharmony_ci#define PLL_SSC_STEP(n) (0x6f + ((n) & 0x3)) /* 0..2 */ 9162306a36Sopenharmony_ci#define PLL_SSC_OFFSET(n) (0x72 + ((n) & 0x3)) /* 0..3 */ 9262306a36Sopenharmony_ci#define GPIO_OEN 0x79 9362306a36Sopenharmony_ci#define MIPI_CFG_PW 0x7a 9462306a36Sopenharmony_ci#define MIPI_CFG_PW_CONFIG_DSI 0xc1 9562306a36Sopenharmony_ci#define MIPI_CFG_PW_CONFIG_I2C 0x3e 9662306a36Sopenharmony_ci#define GPIO_SEL(n) (0x7b + ((n) & 0x1)) /* 0..1 */ 9762306a36Sopenharmony_ci#define IRQ_SEL 0x7d 9862306a36Sopenharmony_ci#define DBG_SEL 0x7e 9962306a36Sopenharmony_ci#define DBG_SIGNAL 0x7f 10062306a36Sopenharmony_ci#define MIPI_ERR_VECTOR_L 0x80 10162306a36Sopenharmony_ci#define MIPI_ERR_VECTOR_H 0x81 10262306a36Sopenharmony_ci#define MIPI_ERR_VECTOR_EN_L 0x82 10362306a36Sopenharmony_ci#define MIPI_ERR_VECTOR_EN_H 0x83 10462306a36Sopenharmony_ci#define MIPI_MAX_SIZE_L 0x84 10562306a36Sopenharmony_ci#define MIPI_MAX_SIZE_H 0x85 10662306a36Sopenharmony_ci#define DSI_CTRL 0x86 10762306a36Sopenharmony_ci#define DSI_CTRL_UNKNOWN 0x28 10862306a36Sopenharmony_ci#define DSI_CTRL_DSI_LANES(n) ((n) & 0x3) 10962306a36Sopenharmony_ci#define MIPI_PN_SWAP 0x87 11062306a36Sopenharmony_ci#define MIPI_PN_SWAP_CLK BIT(4) 11162306a36Sopenharmony_ci#define MIPI_PN_SWAP_D(n) BIT((n) & 0x3) 11262306a36Sopenharmony_ci#define MIPI_SOT_SYNC_BIT(n) (0x88 + ((n) & 0x1)) /* 0..1 */ 11362306a36Sopenharmony_ci#define MIPI_ULPS_CTRL 0x8a 11462306a36Sopenharmony_ci#define MIPI_CLK_CHK_VAR 0x8e 11562306a36Sopenharmony_ci#define MIPI_CLK_CHK_INI 0x8f 11662306a36Sopenharmony_ci#define MIPI_T_TERM_EN 0x90 11762306a36Sopenharmony_ci#define MIPI_T_HS_SETTLE 0x91 11862306a36Sopenharmony_ci#define MIPI_T_TA_SURE_PRE 0x92 11962306a36Sopenharmony_ci#define MIPI_T_LPX_SET 0x94 12062306a36Sopenharmony_ci#define MIPI_T_CLK_MISS 0x95 12162306a36Sopenharmony_ci#define MIPI_INIT_TIME_L 0x96 12262306a36Sopenharmony_ci#define MIPI_INIT_TIME_H 0x97 12362306a36Sopenharmony_ci#define MIPI_T_CLK_TERM_EN 0x99 12462306a36Sopenharmony_ci#define MIPI_T_CLK_SETTLE 0x9a 12562306a36Sopenharmony_ci#define MIPI_TO_HS_RX_L 0x9e 12662306a36Sopenharmony_ci#define MIPI_TO_HS_RX_H 0x9f 12762306a36Sopenharmony_ci#define MIPI_PHY(n) (0xa0 + ((n) & 0x7)) /* 0..5 */ 12862306a36Sopenharmony_ci#define MIPI_PD_RX 0xb0 12962306a36Sopenharmony_ci#define MIPI_PD_TERM 0xb1 13062306a36Sopenharmony_ci#define MIPI_PD_HSRX 0xb2 13162306a36Sopenharmony_ci#define MIPI_PD_LPTX 0xb3 13262306a36Sopenharmony_ci#define MIPI_PD_LPRX 0xb4 13362306a36Sopenharmony_ci#define MIPI_PD_CK_LANE 0xb5 13462306a36Sopenharmony_ci#define MIPI_FORCE_0 0xb6 13562306a36Sopenharmony_ci#define MIPI_RST_CTRL 0xb7 13662306a36Sopenharmony_ci#define MIPI_RST_NUM 0xb8 13762306a36Sopenharmony_ci#define MIPI_DBG_SET(n) (0xc0 + ((n) & 0xf)) /* 0..9 */ 13862306a36Sopenharmony_ci#define MIPI_DBG_SEL 0xe0 13962306a36Sopenharmony_ci#define MIPI_DBG_DATA 0xe1 14062306a36Sopenharmony_ci#define MIPI_ATE_TEST_SEL 0xe2 14162306a36Sopenharmony_ci#define MIPI_ATE_STATUS(n) (0xe3 + ((n) & 0x1)) /* 0..1 */ 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_cistruct chipone { 14462306a36Sopenharmony_ci struct device *dev; 14562306a36Sopenharmony_ci struct regmap *regmap; 14662306a36Sopenharmony_ci struct i2c_client *client; 14762306a36Sopenharmony_ci struct drm_bridge bridge; 14862306a36Sopenharmony_ci struct drm_display_mode mode; 14962306a36Sopenharmony_ci struct drm_bridge *panel_bridge; 15062306a36Sopenharmony_ci struct mipi_dsi_device *dsi; 15162306a36Sopenharmony_ci struct gpio_desc *enable_gpio; 15262306a36Sopenharmony_ci struct regulator *vdd1; 15362306a36Sopenharmony_ci struct regulator *vdd2; 15462306a36Sopenharmony_ci struct regulator *vdd3; 15562306a36Sopenharmony_ci struct clk *refclk; 15662306a36Sopenharmony_ci unsigned long refclk_rate; 15762306a36Sopenharmony_ci bool interface_i2c; 15862306a36Sopenharmony_ci}; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_cistatic const struct regmap_range chipone_dsi_readable_ranges[] = { 16162306a36Sopenharmony_ci regmap_reg_range(VENDOR_ID, VERSION_ID), 16262306a36Sopenharmony_ci regmap_reg_range(FIRMWARE_VERSION, PLL_SSC_OFFSET(3)), 16362306a36Sopenharmony_ci regmap_reg_range(GPIO_OEN, MIPI_ULPS_CTRL), 16462306a36Sopenharmony_ci regmap_reg_range(MIPI_CLK_CHK_VAR, MIPI_T_TA_SURE_PRE), 16562306a36Sopenharmony_ci regmap_reg_range(MIPI_T_LPX_SET, MIPI_INIT_TIME_H), 16662306a36Sopenharmony_ci regmap_reg_range(MIPI_T_CLK_TERM_EN, MIPI_T_CLK_SETTLE), 16762306a36Sopenharmony_ci regmap_reg_range(MIPI_TO_HS_RX_L, MIPI_PHY(5)), 16862306a36Sopenharmony_ci regmap_reg_range(MIPI_PD_RX, MIPI_RST_NUM), 16962306a36Sopenharmony_ci regmap_reg_range(MIPI_DBG_SET(0), MIPI_DBG_SET(9)), 17062306a36Sopenharmony_ci regmap_reg_range(MIPI_DBG_SEL, MIPI_ATE_STATUS(1)), 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_cistatic const struct regmap_access_table chipone_dsi_readable_table = { 17462306a36Sopenharmony_ci .yes_ranges = chipone_dsi_readable_ranges, 17562306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(chipone_dsi_readable_ranges), 17662306a36Sopenharmony_ci}; 17762306a36Sopenharmony_ci 17862306a36Sopenharmony_cistatic const struct regmap_range chipone_dsi_writeable_ranges[] = { 17962306a36Sopenharmony_ci regmap_reg_range(CONFIG_FINISH, PLL_SSC_OFFSET(3)), 18062306a36Sopenharmony_ci regmap_reg_range(GPIO_OEN, MIPI_ULPS_CTRL), 18162306a36Sopenharmony_ci regmap_reg_range(MIPI_CLK_CHK_VAR, MIPI_T_TA_SURE_PRE), 18262306a36Sopenharmony_ci regmap_reg_range(MIPI_T_LPX_SET, MIPI_INIT_TIME_H), 18362306a36Sopenharmony_ci regmap_reg_range(MIPI_T_CLK_TERM_EN, MIPI_T_CLK_SETTLE), 18462306a36Sopenharmony_ci regmap_reg_range(MIPI_TO_HS_RX_L, MIPI_PHY(5)), 18562306a36Sopenharmony_ci regmap_reg_range(MIPI_PD_RX, MIPI_RST_NUM), 18662306a36Sopenharmony_ci regmap_reg_range(MIPI_DBG_SET(0), MIPI_DBG_SET(9)), 18762306a36Sopenharmony_ci regmap_reg_range(MIPI_DBG_SEL, MIPI_ATE_STATUS(1)), 18862306a36Sopenharmony_ci}; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_cistatic const struct regmap_access_table chipone_dsi_writeable_table = { 19162306a36Sopenharmony_ci .yes_ranges = chipone_dsi_writeable_ranges, 19262306a36Sopenharmony_ci .n_yes_ranges = ARRAY_SIZE(chipone_dsi_writeable_ranges), 19362306a36Sopenharmony_ci}; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_cistatic const struct regmap_config chipone_regmap_config = { 19662306a36Sopenharmony_ci .reg_bits = 8, 19762306a36Sopenharmony_ci .val_bits = 8, 19862306a36Sopenharmony_ci .rd_table = &chipone_dsi_readable_table, 19962306a36Sopenharmony_ci .wr_table = &chipone_dsi_writeable_table, 20062306a36Sopenharmony_ci .cache_type = REGCACHE_RBTREE, 20162306a36Sopenharmony_ci .max_register = MIPI_ATE_STATUS(1), 20262306a36Sopenharmony_ci}; 20362306a36Sopenharmony_ci 20462306a36Sopenharmony_cistatic int chipone_dsi_read(void *context, 20562306a36Sopenharmony_ci const void *reg, size_t reg_size, 20662306a36Sopenharmony_ci void *val, size_t val_size) 20762306a36Sopenharmony_ci{ 20862306a36Sopenharmony_ci struct mipi_dsi_device *dsi = context; 20962306a36Sopenharmony_ci const u16 reg16 = (val_size << 8) | *(u8 *)reg; 21062306a36Sopenharmony_ci int ret; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci ret = mipi_dsi_generic_read(dsi, ®16, 2, val, val_size); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci return ret == val_size ? 0 : -EINVAL; 21562306a36Sopenharmony_ci} 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistatic int chipone_dsi_write(void *context, const void *data, size_t count) 21862306a36Sopenharmony_ci{ 21962306a36Sopenharmony_ci struct mipi_dsi_device *dsi = context; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci return mipi_dsi_generic_write(dsi, data, 2); 22262306a36Sopenharmony_ci} 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic const struct regmap_bus chipone_dsi_regmap_bus = { 22562306a36Sopenharmony_ci .read = chipone_dsi_read, 22662306a36Sopenharmony_ci .write = chipone_dsi_write, 22762306a36Sopenharmony_ci .reg_format_endian_default = REGMAP_ENDIAN_NATIVE, 22862306a36Sopenharmony_ci .val_format_endian_default = REGMAP_ENDIAN_NATIVE, 22962306a36Sopenharmony_ci}; 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_cistatic inline struct chipone *bridge_to_chipone(struct drm_bridge *bridge) 23262306a36Sopenharmony_ci{ 23362306a36Sopenharmony_ci return container_of(bridge, struct chipone, bridge); 23462306a36Sopenharmony_ci} 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_cistatic void chipone_readb(struct chipone *icn, u8 reg, u8 *val) 23762306a36Sopenharmony_ci{ 23862306a36Sopenharmony_ci int ret, pval; 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci ret = regmap_read(icn->regmap, reg, &pval); 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci *val = ret ? 0 : pval & 0xff; 24362306a36Sopenharmony_ci} 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_cistatic int chipone_writeb(struct chipone *icn, u8 reg, u8 val) 24662306a36Sopenharmony_ci{ 24762306a36Sopenharmony_ci return regmap_write(icn->regmap, reg, val); 24862306a36Sopenharmony_ci} 24962306a36Sopenharmony_ci 25062306a36Sopenharmony_cistatic void chipone_configure_pll(struct chipone *icn, 25162306a36Sopenharmony_ci const struct drm_display_mode *mode) 25262306a36Sopenharmony_ci{ 25362306a36Sopenharmony_ci unsigned int best_p = 0, best_m = 0, best_s = 0; 25462306a36Sopenharmony_ci unsigned int mode_clock = mode->clock * 1000; 25562306a36Sopenharmony_ci unsigned int delta, min_delta = 0xffffffff; 25662306a36Sopenharmony_ci unsigned int freq_p, freq_s, freq_out; 25762306a36Sopenharmony_ci unsigned int p_min, p_max; 25862306a36Sopenharmony_ci unsigned int p, m, s; 25962306a36Sopenharmony_ci unsigned int fin; 26062306a36Sopenharmony_ci bool best_p_pot; 26162306a36Sopenharmony_ci u8 ref_div; 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci /* 26462306a36Sopenharmony_ci * DSI byte clock frequency (input into PLL) is calculated as: 26562306a36Sopenharmony_ci * DSI_CLK = HS clock / 4 26662306a36Sopenharmony_ci * 26762306a36Sopenharmony_ci * DPI pixel clock frequency (output from PLL) is mode clock. 26862306a36Sopenharmony_ci * 26962306a36Sopenharmony_ci * The chip contains fractional PLL which works as follows: 27062306a36Sopenharmony_ci * DPI_CLK = ((DSI_CLK / P) * M) / S 27162306a36Sopenharmony_ci * P is pre-divider, register PLL_REF_DIV[3:0] is 1:n divider 27262306a36Sopenharmony_ci * register PLL_REF_DIV[4] is extra 1:2 divider 27362306a36Sopenharmony_ci * M is integer multiplier, register PLL_INT(0) is multiplier 27462306a36Sopenharmony_ci * S is post-divider, register PLL_REF_DIV[7:5] is 2^(n+1) divider 27562306a36Sopenharmony_ci * 27662306a36Sopenharmony_ci * It seems the PLL input clock after applying P pre-divider have 27762306a36Sopenharmony_ci * to be lower than 20 MHz. 27862306a36Sopenharmony_ci */ 27962306a36Sopenharmony_ci if (icn->refclk) 28062306a36Sopenharmony_ci fin = icn->refclk_rate; 28162306a36Sopenharmony_ci else 28262306a36Sopenharmony_ci fin = icn->dsi->hs_rate / 4; /* in Hz */ 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci /* Minimum value of P predivider for PLL input in 5..20 MHz */ 28562306a36Sopenharmony_ci p_min = clamp(DIV_ROUND_UP(fin, 20000000), 1U, 31U); 28662306a36Sopenharmony_ci p_max = clamp(fin / 5000000, 1U, 31U); 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_ci for (p = p_min; p < p_max; p++) { /* PLL_REF_DIV[4,3:0] */ 28962306a36Sopenharmony_ci if (p > 16 && p & 1) /* P > 16 uses extra /2 */ 29062306a36Sopenharmony_ci continue; 29162306a36Sopenharmony_ci freq_p = fin / p; 29262306a36Sopenharmony_ci if (freq_p == 0) /* Divider too high */ 29362306a36Sopenharmony_ci break; 29462306a36Sopenharmony_ci 29562306a36Sopenharmony_ci for (s = 0; s < 0x7; s++) { /* PLL_REF_DIV[7:5] */ 29662306a36Sopenharmony_ci freq_s = freq_p / BIT(s + 1); 29762306a36Sopenharmony_ci if (freq_s == 0) /* Divider too high */ 29862306a36Sopenharmony_ci break; 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci m = mode_clock / freq_s; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci /* Multiplier is 8 bit */ 30362306a36Sopenharmony_ci if (m > 0xff) 30462306a36Sopenharmony_ci continue; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci /* Limit PLL VCO frequency to 1 GHz */ 30762306a36Sopenharmony_ci freq_out = (fin * m) / p; 30862306a36Sopenharmony_ci if (freq_out > 1000000000) 30962306a36Sopenharmony_ci continue; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci /* Apply post-divider */ 31262306a36Sopenharmony_ci freq_out /= BIT(s + 1); 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci delta = abs(mode_clock - freq_out); 31562306a36Sopenharmony_ci if (delta < min_delta) { 31662306a36Sopenharmony_ci best_p = p; 31762306a36Sopenharmony_ci best_m = m; 31862306a36Sopenharmony_ci best_s = s; 31962306a36Sopenharmony_ci min_delta = delta; 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci } 32262306a36Sopenharmony_ci } 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci best_p_pot = !(best_p & 1); 32562306a36Sopenharmony_ci 32662306a36Sopenharmony_ci dev_dbg(icn->dev, 32762306a36Sopenharmony_ci "PLL: P[3:0]=%d P[4]=2*%d M=%d S[7:5]=2^%d delta=%d => DSI f_in(%s)=%d Hz ; DPI f_out=%d Hz\n", 32862306a36Sopenharmony_ci best_p >> best_p_pot, best_p_pot, best_m, best_s + 1, 32962306a36Sopenharmony_ci min_delta, icn->refclk ? "EXT" : "DSI", fin, 33062306a36Sopenharmony_ci (fin * best_m) / (best_p << (best_s + 1))); 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci ref_div = PLL_REF_DIV_P(best_p >> best_p_pot) | PLL_REF_DIV_S(best_s); 33362306a36Sopenharmony_ci if (best_p_pot) /* Prefer /2 pre-divider */ 33462306a36Sopenharmony_ci ref_div |= PLL_REF_DIV_Pe; 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_ci /* Clock source selection either external clock or MIPI DSI clock lane */ 33762306a36Sopenharmony_ci chipone_writeb(icn, PLL_CTRL(6), 33862306a36Sopenharmony_ci icn->refclk ? PLL_CTRL_6_EXTERNAL : PLL_CTRL_6_MIPI_CLK); 33962306a36Sopenharmony_ci chipone_writeb(icn, PLL_REF_DIV, ref_div); 34062306a36Sopenharmony_ci chipone_writeb(icn, PLL_INT(0), best_m); 34162306a36Sopenharmony_ci} 34262306a36Sopenharmony_ci 34362306a36Sopenharmony_cistatic void chipone_atomic_enable(struct drm_bridge *bridge, 34462306a36Sopenharmony_ci struct drm_bridge_state *old_bridge_state) 34562306a36Sopenharmony_ci{ 34662306a36Sopenharmony_ci struct chipone *icn = bridge_to_chipone(bridge); 34762306a36Sopenharmony_ci struct drm_atomic_state *state = old_bridge_state->base.state; 34862306a36Sopenharmony_ci struct drm_display_mode *mode = &icn->mode; 34962306a36Sopenharmony_ci const struct drm_bridge_state *bridge_state; 35062306a36Sopenharmony_ci u16 hfp, hbp, hsync; 35162306a36Sopenharmony_ci u32 bus_flags; 35262306a36Sopenharmony_ci u8 pol, sys_ctrl_1, id[4]; 35362306a36Sopenharmony_ci 35462306a36Sopenharmony_ci chipone_readb(icn, VENDOR_ID, id); 35562306a36Sopenharmony_ci chipone_readb(icn, DEVICE_ID_H, id + 1); 35662306a36Sopenharmony_ci chipone_readb(icn, DEVICE_ID_L, id + 2); 35762306a36Sopenharmony_ci chipone_readb(icn, VERSION_ID, id + 3); 35862306a36Sopenharmony_ci 35962306a36Sopenharmony_ci dev_dbg(icn->dev, 36062306a36Sopenharmony_ci "Chip IDs: Vendor=0x%02x Device=0x%02x:0x%02x Version=0x%02x\n", 36162306a36Sopenharmony_ci id[0], id[1], id[2], id[3]); 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci if (id[0] != 0xc1 || id[1] != 0x62 || id[2] != 0x11) { 36462306a36Sopenharmony_ci dev_dbg(icn->dev, "Invalid Chip IDs, aborting configuration\n"); 36562306a36Sopenharmony_ci return; 36662306a36Sopenharmony_ci } 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci /* Get the DPI flags from the bridge state. */ 36962306a36Sopenharmony_ci bridge_state = drm_atomic_get_new_bridge_state(state, bridge); 37062306a36Sopenharmony_ci bus_flags = bridge_state->output_bus_cfg.flags; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci if (icn->interface_i2c) 37362306a36Sopenharmony_ci chipone_writeb(icn, MIPI_CFG_PW, MIPI_CFG_PW_CONFIG_I2C); 37462306a36Sopenharmony_ci else 37562306a36Sopenharmony_ci chipone_writeb(icn, MIPI_CFG_PW, MIPI_CFG_PW_CONFIG_DSI); 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci chipone_writeb(icn, HACTIVE_LI, mode->hdisplay & 0xff); 37862306a36Sopenharmony_ci 37962306a36Sopenharmony_ci chipone_writeb(icn, VACTIVE_LI, mode->vdisplay & 0xff); 38062306a36Sopenharmony_ci 38162306a36Sopenharmony_ci /* 38262306a36Sopenharmony_ci * lsb nibble: 2nd nibble of hdisplay 38362306a36Sopenharmony_ci * msb nibble: 2nd nibble of vdisplay 38462306a36Sopenharmony_ci */ 38562306a36Sopenharmony_ci chipone_writeb(icn, VACTIVE_HACTIVE_HI, 38662306a36Sopenharmony_ci ((mode->hdisplay >> 8) & 0xf) | 38762306a36Sopenharmony_ci (((mode->vdisplay >> 8) & 0xf) << 4)); 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci hfp = mode->hsync_start - mode->hdisplay; 39062306a36Sopenharmony_ci hsync = mode->hsync_end - mode->hsync_start; 39162306a36Sopenharmony_ci hbp = mode->htotal - mode->hsync_end; 39262306a36Sopenharmony_ci 39362306a36Sopenharmony_ci chipone_writeb(icn, HFP_LI, hfp & 0xff); 39462306a36Sopenharmony_ci chipone_writeb(icn, HSYNC_LI, hsync & 0xff); 39562306a36Sopenharmony_ci chipone_writeb(icn, HBP_LI, hbp & 0xff); 39662306a36Sopenharmony_ci /* Top two bits of Horizontal Front porch/Sync/Back porch */ 39762306a36Sopenharmony_ci chipone_writeb(icn, HFP_HSW_HBP_HI, 39862306a36Sopenharmony_ci HFP_HSW_HBP_HI_HFP(hfp) | 39962306a36Sopenharmony_ci HFP_HSW_HBP_HI_HS(hsync) | 40062306a36Sopenharmony_ci HFP_HSW_HBP_HI_HBP(hbp)); 40162306a36Sopenharmony_ci 40262306a36Sopenharmony_ci chipone_writeb(icn, VFP, mode->vsync_start - mode->vdisplay); 40362306a36Sopenharmony_ci 40462306a36Sopenharmony_ci chipone_writeb(icn, VSYNC, mode->vsync_end - mode->vsync_start); 40562306a36Sopenharmony_ci 40662306a36Sopenharmony_ci chipone_writeb(icn, VBP, mode->vtotal - mode->vsync_end); 40762306a36Sopenharmony_ci 40862306a36Sopenharmony_ci /* dsi specific sequence */ 40962306a36Sopenharmony_ci chipone_writeb(icn, SYNC_EVENT_DLY, 0x80); 41062306a36Sopenharmony_ci chipone_writeb(icn, HFP_MIN, hfp & 0xff); 41162306a36Sopenharmony_ci 41262306a36Sopenharmony_ci /* DSI data lane count */ 41362306a36Sopenharmony_ci chipone_writeb(icn, DSI_CTRL, 41462306a36Sopenharmony_ci DSI_CTRL_UNKNOWN | DSI_CTRL_DSI_LANES(icn->dsi->lanes - 1)); 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci chipone_writeb(icn, MIPI_PD_CK_LANE, 0xa0); 41762306a36Sopenharmony_ci chipone_writeb(icn, PLL_CTRL(12), 0xff); 41862306a36Sopenharmony_ci chipone_writeb(icn, MIPI_PN_SWAP, 0x00); 41962306a36Sopenharmony_ci 42062306a36Sopenharmony_ci /* DPI HS/VS/DE polarity */ 42162306a36Sopenharmony_ci pol = ((mode->flags & DRM_MODE_FLAG_PHSYNC) ? BIST_POL_HSYNC_POL : 0) | 42262306a36Sopenharmony_ci ((mode->flags & DRM_MODE_FLAG_PVSYNC) ? BIST_POL_VSYNC_POL : 0) | 42362306a36Sopenharmony_ci ((bus_flags & DRM_BUS_FLAG_DE_HIGH) ? BIST_POL_DE_POL : 0); 42462306a36Sopenharmony_ci chipone_writeb(icn, BIST_POL, pol); 42562306a36Sopenharmony_ci 42662306a36Sopenharmony_ci /* Configure PLL settings */ 42762306a36Sopenharmony_ci chipone_configure_pll(icn, mode); 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci chipone_writeb(icn, SYS_CTRL(0), 0x40); 43062306a36Sopenharmony_ci sys_ctrl_1 = 0x88; 43162306a36Sopenharmony_ci 43262306a36Sopenharmony_ci if (bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE) 43362306a36Sopenharmony_ci sys_ctrl_1 |= FIELD_PREP(SYS_CTRL_1_CLK_PHASE_MSK, CLK_PHASE_0); 43462306a36Sopenharmony_ci else 43562306a36Sopenharmony_ci sys_ctrl_1 |= FIELD_PREP(SYS_CTRL_1_CLK_PHASE_MSK, CLK_PHASE_1_2); 43662306a36Sopenharmony_ci 43762306a36Sopenharmony_ci chipone_writeb(icn, SYS_CTRL(1), sys_ctrl_1); 43862306a36Sopenharmony_ci 43962306a36Sopenharmony_ci /* icn6211 specific sequence */ 44062306a36Sopenharmony_ci chipone_writeb(icn, MIPI_FORCE_0, 0x20); 44162306a36Sopenharmony_ci chipone_writeb(icn, PLL_CTRL(1), 0x20); 44262306a36Sopenharmony_ci chipone_writeb(icn, CONFIG_FINISH, 0x10); 44362306a36Sopenharmony_ci 44462306a36Sopenharmony_ci usleep_range(10000, 11000); 44562306a36Sopenharmony_ci} 44662306a36Sopenharmony_ci 44762306a36Sopenharmony_cistatic void chipone_atomic_pre_enable(struct drm_bridge *bridge, 44862306a36Sopenharmony_ci struct drm_bridge_state *old_bridge_state) 44962306a36Sopenharmony_ci{ 45062306a36Sopenharmony_ci struct chipone *icn = bridge_to_chipone(bridge); 45162306a36Sopenharmony_ci int ret; 45262306a36Sopenharmony_ci 45362306a36Sopenharmony_ci if (icn->vdd1) { 45462306a36Sopenharmony_ci ret = regulator_enable(icn->vdd1); 45562306a36Sopenharmony_ci if (ret) 45662306a36Sopenharmony_ci DRM_DEV_ERROR(icn->dev, 45762306a36Sopenharmony_ci "failed to enable VDD1 regulator: %d\n", ret); 45862306a36Sopenharmony_ci } 45962306a36Sopenharmony_ci 46062306a36Sopenharmony_ci if (icn->vdd2) { 46162306a36Sopenharmony_ci ret = regulator_enable(icn->vdd2); 46262306a36Sopenharmony_ci if (ret) 46362306a36Sopenharmony_ci DRM_DEV_ERROR(icn->dev, 46462306a36Sopenharmony_ci "failed to enable VDD2 regulator: %d\n", ret); 46562306a36Sopenharmony_ci } 46662306a36Sopenharmony_ci 46762306a36Sopenharmony_ci if (icn->vdd3) { 46862306a36Sopenharmony_ci ret = regulator_enable(icn->vdd3); 46962306a36Sopenharmony_ci if (ret) 47062306a36Sopenharmony_ci DRM_DEV_ERROR(icn->dev, 47162306a36Sopenharmony_ci "failed to enable VDD3 regulator: %d\n", ret); 47262306a36Sopenharmony_ci } 47362306a36Sopenharmony_ci 47462306a36Sopenharmony_ci ret = clk_prepare_enable(icn->refclk); 47562306a36Sopenharmony_ci if (ret) 47662306a36Sopenharmony_ci DRM_DEV_ERROR(icn->dev, 47762306a36Sopenharmony_ci "failed to enable RECLK clock: %d\n", ret); 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_ci gpiod_set_value(icn->enable_gpio, 1); 48062306a36Sopenharmony_ci 48162306a36Sopenharmony_ci usleep_range(10000, 11000); 48262306a36Sopenharmony_ci} 48362306a36Sopenharmony_ci 48462306a36Sopenharmony_cistatic void chipone_atomic_post_disable(struct drm_bridge *bridge, 48562306a36Sopenharmony_ci struct drm_bridge_state *old_bridge_state) 48662306a36Sopenharmony_ci{ 48762306a36Sopenharmony_ci struct chipone *icn = bridge_to_chipone(bridge); 48862306a36Sopenharmony_ci 48962306a36Sopenharmony_ci clk_disable_unprepare(icn->refclk); 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci if (icn->vdd1) 49262306a36Sopenharmony_ci regulator_disable(icn->vdd1); 49362306a36Sopenharmony_ci 49462306a36Sopenharmony_ci if (icn->vdd2) 49562306a36Sopenharmony_ci regulator_disable(icn->vdd2); 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci if (icn->vdd3) 49862306a36Sopenharmony_ci regulator_disable(icn->vdd3); 49962306a36Sopenharmony_ci 50062306a36Sopenharmony_ci gpiod_set_value(icn->enable_gpio, 0); 50162306a36Sopenharmony_ci} 50262306a36Sopenharmony_ci 50362306a36Sopenharmony_cistatic void chipone_mode_set(struct drm_bridge *bridge, 50462306a36Sopenharmony_ci const struct drm_display_mode *mode, 50562306a36Sopenharmony_ci const struct drm_display_mode *adjusted_mode) 50662306a36Sopenharmony_ci{ 50762306a36Sopenharmony_ci struct chipone *icn = bridge_to_chipone(bridge); 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci drm_mode_copy(&icn->mode, adjusted_mode); 51062306a36Sopenharmony_ci}; 51162306a36Sopenharmony_ci 51262306a36Sopenharmony_cistatic int chipone_dsi_attach(struct chipone *icn) 51362306a36Sopenharmony_ci{ 51462306a36Sopenharmony_ci struct mipi_dsi_device *dsi = icn->dsi; 51562306a36Sopenharmony_ci struct device *dev = icn->dev; 51662306a36Sopenharmony_ci int dsi_lanes, ret; 51762306a36Sopenharmony_ci 51862306a36Sopenharmony_ci dsi_lanes = drm_of_get_data_lanes_count_ep(dev->of_node, 0, 0, 1, 4); 51962306a36Sopenharmony_ci 52062306a36Sopenharmony_ci /* 52162306a36Sopenharmony_ci * If the 'data-lanes' property does not exist in DT or is invalid, 52262306a36Sopenharmony_ci * default to previously hard-coded behavior, which was 4 data lanes. 52362306a36Sopenharmony_ci */ 52462306a36Sopenharmony_ci if (dsi_lanes < 0) 52562306a36Sopenharmony_ci icn->dsi->lanes = 4; 52662306a36Sopenharmony_ci else 52762306a36Sopenharmony_ci icn->dsi->lanes = dsi_lanes; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci dsi->format = MIPI_DSI_FMT_RGB888; 53062306a36Sopenharmony_ci dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST | 53162306a36Sopenharmony_ci MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_NO_EOT_PACKET; 53262306a36Sopenharmony_ci dsi->hs_rate = 500000000; 53362306a36Sopenharmony_ci dsi->lp_rate = 16000000; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci ret = mipi_dsi_attach(dsi); 53662306a36Sopenharmony_ci if (ret < 0) 53762306a36Sopenharmony_ci dev_err(icn->dev, "failed to attach dsi\n"); 53862306a36Sopenharmony_ci 53962306a36Sopenharmony_ci return ret; 54062306a36Sopenharmony_ci} 54162306a36Sopenharmony_ci 54262306a36Sopenharmony_cistatic int chipone_dsi_host_attach(struct chipone *icn) 54362306a36Sopenharmony_ci{ 54462306a36Sopenharmony_ci struct device *dev = icn->dev; 54562306a36Sopenharmony_ci struct device_node *host_node; 54662306a36Sopenharmony_ci struct device_node *endpoint; 54762306a36Sopenharmony_ci struct mipi_dsi_device *dsi; 54862306a36Sopenharmony_ci struct mipi_dsi_host *host; 54962306a36Sopenharmony_ci int ret = 0; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci const struct mipi_dsi_device_info info = { 55262306a36Sopenharmony_ci .type = "chipone", 55362306a36Sopenharmony_ci .channel = 0, 55462306a36Sopenharmony_ci .node = NULL, 55562306a36Sopenharmony_ci }; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 0, 0); 55862306a36Sopenharmony_ci host_node = of_graph_get_remote_port_parent(endpoint); 55962306a36Sopenharmony_ci of_node_put(endpoint); 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci if (!host_node) 56262306a36Sopenharmony_ci return -EINVAL; 56362306a36Sopenharmony_ci 56462306a36Sopenharmony_ci host = of_find_mipi_dsi_host_by_node(host_node); 56562306a36Sopenharmony_ci of_node_put(host_node); 56662306a36Sopenharmony_ci if (!host) { 56762306a36Sopenharmony_ci dev_err(dev, "failed to find dsi host\n"); 56862306a36Sopenharmony_ci return -EPROBE_DEFER; 56962306a36Sopenharmony_ci } 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci dsi = mipi_dsi_device_register_full(host, &info); 57262306a36Sopenharmony_ci if (IS_ERR(dsi)) { 57362306a36Sopenharmony_ci return dev_err_probe(dev, PTR_ERR(dsi), 57462306a36Sopenharmony_ci "failed to create dsi device\n"); 57562306a36Sopenharmony_ci } 57662306a36Sopenharmony_ci 57762306a36Sopenharmony_ci icn->dsi = dsi; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci ret = chipone_dsi_attach(icn); 58062306a36Sopenharmony_ci if (ret < 0) 58162306a36Sopenharmony_ci mipi_dsi_device_unregister(dsi); 58262306a36Sopenharmony_ci 58362306a36Sopenharmony_ci return ret; 58462306a36Sopenharmony_ci} 58562306a36Sopenharmony_ci 58662306a36Sopenharmony_cistatic int chipone_attach(struct drm_bridge *bridge, enum drm_bridge_attach_flags flags) 58762306a36Sopenharmony_ci{ 58862306a36Sopenharmony_ci struct chipone *icn = bridge_to_chipone(bridge); 58962306a36Sopenharmony_ci 59062306a36Sopenharmony_ci return drm_bridge_attach(bridge->encoder, icn->panel_bridge, bridge, flags); 59162306a36Sopenharmony_ci} 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci#define MAX_INPUT_SEL_FORMATS 1 59462306a36Sopenharmony_ci 59562306a36Sopenharmony_cistatic u32 * 59662306a36Sopenharmony_cichipone_atomic_get_input_bus_fmts(struct drm_bridge *bridge, 59762306a36Sopenharmony_ci struct drm_bridge_state *bridge_state, 59862306a36Sopenharmony_ci struct drm_crtc_state *crtc_state, 59962306a36Sopenharmony_ci struct drm_connector_state *conn_state, 60062306a36Sopenharmony_ci u32 output_fmt, 60162306a36Sopenharmony_ci unsigned int *num_input_fmts) 60262306a36Sopenharmony_ci{ 60362306a36Sopenharmony_ci u32 *input_fmts; 60462306a36Sopenharmony_ci 60562306a36Sopenharmony_ci *num_input_fmts = 0; 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts), 60862306a36Sopenharmony_ci GFP_KERNEL); 60962306a36Sopenharmony_ci if (!input_fmts) 61062306a36Sopenharmony_ci return NULL; 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci /* This is the DSI-end bus format */ 61362306a36Sopenharmony_ci input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24; 61462306a36Sopenharmony_ci *num_input_fmts = 1; 61562306a36Sopenharmony_ci 61662306a36Sopenharmony_ci return input_fmts; 61762306a36Sopenharmony_ci} 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_cistatic const struct drm_bridge_funcs chipone_bridge_funcs = { 62062306a36Sopenharmony_ci .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state, 62162306a36Sopenharmony_ci .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state, 62262306a36Sopenharmony_ci .atomic_reset = drm_atomic_helper_bridge_reset, 62362306a36Sopenharmony_ci .atomic_pre_enable = chipone_atomic_pre_enable, 62462306a36Sopenharmony_ci .atomic_enable = chipone_atomic_enable, 62562306a36Sopenharmony_ci .atomic_post_disable = chipone_atomic_post_disable, 62662306a36Sopenharmony_ci .mode_set = chipone_mode_set, 62762306a36Sopenharmony_ci .attach = chipone_attach, 62862306a36Sopenharmony_ci .atomic_get_input_bus_fmts = chipone_atomic_get_input_bus_fmts, 62962306a36Sopenharmony_ci}; 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic int chipone_parse_dt(struct chipone *icn) 63262306a36Sopenharmony_ci{ 63362306a36Sopenharmony_ci struct device *dev = icn->dev; 63462306a36Sopenharmony_ci int ret; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci icn->refclk = devm_clk_get_optional(dev, "refclk"); 63762306a36Sopenharmony_ci if (IS_ERR(icn->refclk)) { 63862306a36Sopenharmony_ci ret = PTR_ERR(icn->refclk); 63962306a36Sopenharmony_ci DRM_DEV_ERROR(dev, "failed to get REFCLK clock: %d\n", ret); 64062306a36Sopenharmony_ci return ret; 64162306a36Sopenharmony_ci } else if (icn->refclk) { 64262306a36Sopenharmony_ci icn->refclk_rate = clk_get_rate(icn->refclk); 64362306a36Sopenharmony_ci if (icn->refclk_rate < 10000000 || icn->refclk_rate > 154000000) { 64462306a36Sopenharmony_ci DRM_DEV_ERROR(dev, "REFCLK out of range: %ld Hz\n", 64562306a36Sopenharmony_ci icn->refclk_rate); 64662306a36Sopenharmony_ci return -EINVAL; 64762306a36Sopenharmony_ci } 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci icn->vdd1 = devm_regulator_get_optional(dev, "vdd1"); 65162306a36Sopenharmony_ci if (IS_ERR(icn->vdd1)) { 65262306a36Sopenharmony_ci ret = PTR_ERR(icn->vdd1); 65362306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 65462306a36Sopenharmony_ci return -EPROBE_DEFER; 65562306a36Sopenharmony_ci icn->vdd1 = NULL; 65662306a36Sopenharmony_ci DRM_DEV_DEBUG(dev, "failed to get VDD1 regulator: %d\n", ret); 65762306a36Sopenharmony_ci } 65862306a36Sopenharmony_ci 65962306a36Sopenharmony_ci icn->vdd2 = devm_regulator_get_optional(dev, "vdd2"); 66062306a36Sopenharmony_ci if (IS_ERR(icn->vdd2)) { 66162306a36Sopenharmony_ci ret = PTR_ERR(icn->vdd2); 66262306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 66362306a36Sopenharmony_ci return -EPROBE_DEFER; 66462306a36Sopenharmony_ci icn->vdd2 = NULL; 66562306a36Sopenharmony_ci DRM_DEV_DEBUG(dev, "failed to get VDD2 regulator: %d\n", ret); 66662306a36Sopenharmony_ci } 66762306a36Sopenharmony_ci 66862306a36Sopenharmony_ci icn->vdd3 = devm_regulator_get_optional(dev, "vdd3"); 66962306a36Sopenharmony_ci if (IS_ERR(icn->vdd3)) { 67062306a36Sopenharmony_ci ret = PTR_ERR(icn->vdd3); 67162306a36Sopenharmony_ci if (ret == -EPROBE_DEFER) 67262306a36Sopenharmony_ci return -EPROBE_DEFER; 67362306a36Sopenharmony_ci icn->vdd3 = NULL; 67462306a36Sopenharmony_ci DRM_DEV_DEBUG(dev, "failed to get VDD3 regulator: %d\n", ret); 67562306a36Sopenharmony_ci } 67662306a36Sopenharmony_ci 67762306a36Sopenharmony_ci icn->enable_gpio = devm_gpiod_get(dev, "enable", GPIOD_OUT_LOW); 67862306a36Sopenharmony_ci if (IS_ERR(icn->enable_gpio)) { 67962306a36Sopenharmony_ci DRM_DEV_ERROR(dev, "failed to get enable GPIO\n"); 68062306a36Sopenharmony_ci return PTR_ERR(icn->enable_gpio); 68162306a36Sopenharmony_ci } 68262306a36Sopenharmony_ci 68362306a36Sopenharmony_ci icn->panel_bridge = devm_drm_of_get_bridge(dev, dev->of_node, 1, 0); 68462306a36Sopenharmony_ci if (IS_ERR(icn->panel_bridge)) 68562306a36Sopenharmony_ci return PTR_ERR(icn->panel_bridge); 68662306a36Sopenharmony_ci 68762306a36Sopenharmony_ci return 0; 68862306a36Sopenharmony_ci} 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_cistatic int chipone_common_probe(struct device *dev, struct chipone **icnr) 69162306a36Sopenharmony_ci{ 69262306a36Sopenharmony_ci struct chipone *icn; 69362306a36Sopenharmony_ci int ret; 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci icn = devm_kzalloc(dev, sizeof(struct chipone), GFP_KERNEL); 69662306a36Sopenharmony_ci if (!icn) 69762306a36Sopenharmony_ci return -ENOMEM; 69862306a36Sopenharmony_ci 69962306a36Sopenharmony_ci icn->dev = dev; 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci ret = chipone_parse_dt(icn); 70262306a36Sopenharmony_ci if (ret) 70362306a36Sopenharmony_ci return ret; 70462306a36Sopenharmony_ci 70562306a36Sopenharmony_ci icn->bridge.funcs = &chipone_bridge_funcs; 70662306a36Sopenharmony_ci icn->bridge.type = DRM_MODE_CONNECTOR_DPI; 70762306a36Sopenharmony_ci icn->bridge.of_node = dev->of_node; 70862306a36Sopenharmony_ci 70962306a36Sopenharmony_ci *icnr = icn; 71062306a36Sopenharmony_ci 71162306a36Sopenharmony_ci return ret; 71262306a36Sopenharmony_ci} 71362306a36Sopenharmony_ci 71462306a36Sopenharmony_cistatic int chipone_dsi_probe(struct mipi_dsi_device *dsi) 71562306a36Sopenharmony_ci{ 71662306a36Sopenharmony_ci struct device *dev = &dsi->dev; 71762306a36Sopenharmony_ci struct chipone *icn; 71862306a36Sopenharmony_ci int ret; 71962306a36Sopenharmony_ci 72062306a36Sopenharmony_ci ret = chipone_common_probe(dev, &icn); 72162306a36Sopenharmony_ci if (ret) 72262306a36Sopenharmony_ci return ret; 72362306a36Sopenharmony_ci 72462306a36Sopenharmony_ci icn->regmap = devm_regmap_init(dev, &chipone_dsi_regmap_bus, 72562306a36Sopenharmony_ci dsi, &chipone_regmap_config); 72662306a36Sopenharmony_ci if (IS_ERR(icn->regmap)) 72762306a36Sopenharmony_ci return PTR_ERR(icn->regmap); 72862306a36Sopenharmony_ci 72962306a36Sopenharmony_ci icn->interface_i2c = false; 73062306a36Sopenharmony_ci icn->dsi = dsi; 73162306a36Sopenharmony_ci 73262306a36Sopenharmony_ci mipi_dsi_set_drvdata(dsi, icn); 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_ci drm_bridge_add(&icn->bridge); 73562306a36Sopenharmony_ci 73662306a36Sopenharmony_ci ret = chipone_dsi_attach(icn); 73762306a36Sopenharmony_ci if (ret) 73862306a36Sopenharmony_ci drm_bridge_remove(&icn->bridge); 73962306a36Sopenharmony_ci 74062306a36Sopenharmony_ci return ret; 74162306a36Sopenharmony_ci} 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_cistatic int chipone_i2c_probe(struct i2c_client *client) 74462306a36Sopenharmony_ci{ 74562306a36Sopenharmony_ci struct device *dev = &client->dev; 74662306a36Sopenharmony_ci struct chipone *icn; 74762306a36Sopenharmony_ci int ret; 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_ci ret = chipone_common_probe(dev, &icn); 75062306a36Sopenharmony_ci if (ret) 75162306a36Sopenharmony_ci return ret; 75262306a36Sopenharmony_ci 75362306a36Sopenharmony_ci icn->regmap = devm_regmap_init_i2c(client, &chipone_regmap_config); 75462306a36Sopenharmony_ci if (IS_ERR(icn->regmap)) 75562306a36Sopenharmony_ci return PTR_ERR(icn->regmap); 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_ci icn->interface_i2c = true; 75862306a36Sopenharmony_ci icn->client = client; 75962306a36Sopenharmony_ci dev_set_drvdata(dev, icn); 76062306a36Sopenharmony_ci i2c_set_clientdata(client, icn); 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci drm_bridge_add(&icn->bridge); 76362306a36Sopenharmony_ci 76462306a36Sopenharmony_ci return chipone_dsi_host_attach(icn); 76562306a36Sopenharmony_ci} 76662306a36Sopenharmony_ci 76762306a36Sopenharmony_cistatic void chipone_dsi_remove(struct mipi_dsi_device *dsi) 76862306a36Sopenharmony_ci{ 76962306a36Sopenharmony_ci struct chipone *icn = mipi_dsi_get_drvdata(dsi); 77062306a36Sopenharmony_ci 77162306a36Sopenharmony_ci mipi_dsi_detach(dsi); 77262306a36Sopenharmony_ci drm_bridge_remove(&icn->bridge); 77362306a36Sopenharmony_ci} 77462306a36Sopenharmony_ci 77562306a36Sopenharmony_cistatic const struct of_device_id chipone_of_match[] = { 77662306a36Sopenharmony_ci { .compatible = "chipone,icn6211", }, 77762306a36Sopenharmony_ci { /* sentinel */ } 77862306a36Sopenharmony_ci}; 77962306a36Sopenharmony_ciMODULE_DEVICE_TABLE(of, chipone_of_match); 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_cistatic struct mipi_dsi_driver chipone_dsi_driver = { 78262306a36Sopenharmony_ci .probe = chipone_dsi_probe, 78362306a36Sopenharmony_ci .remove = chipone_dsi_remove, 78462306a36Sopenharmony_ci .driver = { 78562306a36Sopenharmony_ci .name = "chipone-icn6211", 78662306a36Sopenharmony_ci .owner = THIS_MODULE, 78762306a36Sopenharmony_ci .of_match_table = chipone_of_match, 78862306a36Sopenharmony_ci }, 78962306a36Sopenharmony_ci}; 79062306a36Sopenharmony_ci 79162306a36Sopenharmony_cistatic struct i2c_device_id chipone_i2c_id[] = { 79262306a36Sopenharmony_ci { "chipone,icn6211" }, 79362306a36Sopenharmony_ci {}, 79462306a36Sopenharmony_ci}; 79562306a36Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, chipone_i2c_id); 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_cistatic struct i2c_driver chipone_i2c_driver = { 79862306a36Sopenharmony_ci .probe = chipone_i2c_probe, 79962306a36Sopenharmony_ci .id_table = chipone_i2c_id, 80062306a36Sopenharmony_ci .driver = { 80162306a36Sopenharmony_ci .name = "chipone-icn6211-i2c", 80262306a36Sopenharmony_ci .of_match_table = chipone_of_match, 80362306a36Sopenharmony_ci }, 80462306a36Sopenharmony_ci}; 80562306a36Sopenharmony_ci 80662306a36Sopenharmony_cistatic int __init chipone_init(void) 80762306a36Sopenharmony_ci{ 80862306a36Sopenharmony_ci if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) 80962306a36Sopenharmony_ci mipi_dsi_driver_register(&chipone_dsi_driver); 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci return i2c_add_driver(&chipone_i2c_driver); 81262306a36Sopenharmony_ci} 81362306a36Sopenharmony_cimodule_init(chipone_init); 81462306a36Sopenharmony_ci 81562306a36Sopenharmony_cistatic void __exit chipone_exit(void) 81662306a36Sopenharmony_ci{ 81762306a36Sopenharmony_ci i2c_del_driver(&chipone_i2c_driver); 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_ci if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) 82062306a36Sopenharmony_ci mipi_dsi_driver_unregister(&chipone_dsi_driver); 82162306a36Sopenharmony_ci} 82262306a36Sopenharmony_cimodule_exit(chipone_exit); 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_ciMODULE_AUTHOR("Jagan Teki <jagan@amarulasolutions.com>"); 82562306a36Sopenharmony_ciMODULE_DESCRIPTION("Chipone ICN6211 MIPI-DSI to RGB Converter Bridge"); 82662306a36Sopenharmony_ciMODULE_LICENSE("GPL"); 827