162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2015 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci */ 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci#ifndef __AMD_PCIE_H__ 2462306a36Sopenharmony_ci#define __AMD_PCIE_H__ 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci/* Following flags shows PCIe link speed supported in driver which are decided by chipset and ASIC */ 2762306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 0x00010000 2862306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 0x00020000 2962306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 0x00040000 3062306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 0x00080000 3162306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5 0x00100000 3262306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_MASK 0xFFFF0000 3362306a36Sopenharmony_ci#define CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT 16 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci/* Following flags shows PCIe link speed supported by ASIC H/W.*/ 3662306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 0x00000001 3762306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 0x00000002 3862306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 0x00000004 3962306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 0x00000008 4062306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5 0x00000010 4162306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_MASK 0x0000FFFF 4262306a36Sopenharmony_ci#define CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_SHIFT 0 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci/* gen: chipset 1/2, asic 1/2/3 */ 4562306a36Sopenharmony_ci#define AMDGPU_DEFAULT_PCIE_GEN_MASK (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 \ 4662306a36Sopenharmony_ci | CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 \ 4762306a36Sopenharmony_ci | CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 \ 4862306a36Sopenharmony_ci | CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 \ 4962306a36Sopenharmony_ci | CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3) 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci/* Following flags shows PCIe lane width switch supported in driver which are decided by chipset and ASIC */ 5262306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X1 0x00010000 5362306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 0x00020000 5462306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 0x00040000 5562306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 0x00080000 5662306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 0x00100000 5762306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 0x00200000 5862306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 0x00400000 5962306a36Sopenharmony_ci#define CAIL_PCIE_LINK_WIDTH_SUPPORT_SHIFT 16 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci/* 1/2/4/8/16 lanes */ 6262306a36Sopenharmony_ci#define AMDGPU_DEFAULT_PCIE_MLW_MASK (CAIL_PCIE_LINK_WIDTH_SUPPORT_X1 \ 6362306a36Sopenharmony_ci | CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 \ 6462306a36Sopenharmony_ci | CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 \ 6562306a36Sopenharmony_ci | CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 \ 6662306a36Sopenharmony_ci | CAIL_PCIE_LINK_WIDTH_SUPPORT_X16) 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#endif 69