162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2014 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <linux/pci.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "amdgpu.h"
2762306a36Sopenharmony_ci#include "amdgpu_ih.h"
2862306a36Sopenharmony_ci#include "vid.h"
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#include "oss/oss_3_0_d.h"
3162306a36Sopenharmony_ci#include "oss/oss_3_0_sh_mask.h"
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#include "bif/bif_5_1_d.h"
3462306a36Sopenharmony_ci#include "bif/bif_5_1_sh_mask.h"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/*
3762306a36Sopenharmony_ci * Interrupts
3862306a36Sopenharmony_ci * Starting with r6xx, interrupts are handled via a ring buffer.
3962306a36Sopenharmony_ci * Ring buffers are areas of GPU accessible memory that the GPU
4062306a36Sopenharmony_ci * writes interrupt vectors into and the host reads vectors out of.
4162306a36Sopenharmony_ci * There is a rptr (read pointer) that determines where the
4262306a36Sopenharmony_ci * host is currently reading, and a wptr (write pointer)
4362306a36Sopenharmony_ci * which determines where the GPU has written.  When the
4462306a36Sopenharmony_ci * pointers are equal, the ring is idle.  When the GPU
4562306a36Sopenharmony_ci * writes vectors to the ring buffer, it increments the
4662306a36Sopenharmony_ci * wptr.  When there is an interrupt, the host then starts
4762306a36Sopenharmony_ci * fetching commands and processing them until the pointers are
4862306a36Sopenharmony_ci * equal again at which point it updates the rptr.
4962306a36Sopenharmony_ci */
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic void tonga_ih_set_interrupt_funcs(struct amdgpu_device *adev);
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/**
5462306a36Sopenharmony_ci * tonga_ih_enable_interrupts - Enable the interrupt ring buffer
5562306a36Sopenharmony_ci *
5662306a36Sopenharmony_ci * @adev: amdgpu_device pointer
5762306a36Sopenharmony_ci *
5862306a36Sopenharmony_ci * Enable the interrupt ring buffer (VI).
5962306a36Sopenharmony_ci */
6062306a36Sopenharmony_cistatic void tonga_ih_enable_interrupts(struct amdgpu_device *adev)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 1);
6562306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, ENABLE_INTR, 1);
6662306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, ih_rb_cntl);
6762306a36Sopenharmony_ci	adev->irq.ih.enabled = true;
6862306a36Sopenharmony_ci}
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci/**
7162306a36Sopenharmony_ci * tonga_ih_disable_interrupts - Disable the interrupt ring buffer
7262306a36Sopenharmony_ci *
7362306a36Sopenharmony_ci * @adev: amdgpu_device pointer
7462306a36Sopenharmony_ci *
7562306a36Sopenharmony_ci * Disable the interrupt ring buffer (VI).
7662306a36Sopenharmony_ci */
7762306a36Sopenharmony_cistatic void tonga_ih_disable_interrupts(struct amdgpu_device *adev)
7862306a36Sopenharmony_ci{
7962306a36Sopenharmony_ci	u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_ENABLE, 0);
8262306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, ENABLE_INTR, 0);
8362306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, ih_rb_cntl);
8462306a36Sopenharmony_ci	/* set rptr, wptr to 0 */
8562306a36Sopenharmony_ci	WREG32(mmIH_RB_RPTR, 0);
8662306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR, 0);
8762306a36Sopenharmony_ci	adev->irq.ih.enabled = false;
8862306a36Sopenharmony_ci	adev->irq.ih.rptr = 0;
8962306a36Sopenharmony_ci}
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ci/**
9262306a36Sopenharmony_ci * tonga_ih_irq_init - init and enable the interrupt ring
9362306a36Sopenharmony_ci *
9462306a36Sopenharmony_ci * @adev: amdgpu_device pointer
9562306a36Sopenharmony_ci *
9662306a36Sopenharmony_ci * Allocate a ring buffer for the interrupt controller,
9762306a36Sopenharmony_ci * enable the RLC, disable interrupts, enable the IH
9862306a36Sopenharmony_ci * ring buffer and enable it (VI).
9962306a36Sopenharmony_ci * Called at device load and reume.
10062306a36Sopenharmony_ci * Returns 0 for success, errors for failure.
10162306a36Sopenharmony_ci */
10262306a36Sopenharmony_cistatic int tonga_ih_irq_init(struct amdgpu_device *adev)
10362306a36Sopenharmony_ci{
10462306a36Sopenharmony_ci	u32 interrupt_cntl, ih_rb_cntl, ih_doorbell_rtpr;
10562306a36Sopenharmony_ci	struct amdgpu_ih_ring *ih = &adev->irq.ih;
10662306a36Sopenharmony_ci	int rb_bufsz;
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci	/* disable irqs */
10962306a36Sopenharmony_ci	tonga_ih_disable_interrupts(adev);
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci	/* setup interrupt control */
11262306a36Sopenharmony_ci	WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
11362306a36Sopenharmony_ci	interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
11462306a36Sopenharmony_ci	/* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
11562306a36Sopenharmony_ci	 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
11662306a36Sopenharmony_ci	 */
11762306a36Sopenharmony_ci	interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
11862306a36Sopenharmony_ci	/* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
11962306a36Sopenharmony_ci	interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
12062306a36Sopenharmony_ci	WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci	/* Ring Buffer base. [39:8] of 40-bit address of the beginning of the ring buffer*/
12362306a36Sopenharmony_ci	WREG32(mmIH_RB_BASE, ih->gpu_addr >> 8);
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci	rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
12662306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(0, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
12762306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
12862306a36Sopenharmony_ci	/* Ring Buffer write pointer writeback. If enabled, IH_RB_WPTR register value is written to memory */
12962306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, WPTR_WRITEBACK_ENABLE, 1);
13062306a36Sopenharmony_ci	ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, MC_VMID, 0);
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci	if (adev->irq.msi_enabled)
13362306a36Sopenharmony_ci		ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RPTR_REARM, 1);
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, ih_rb_cntl);
13662306a36Sopenharmony_ci
13762306a36Sopenharmony_ci	/* set the writeback address whether it's enabled or not */
13862306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(ih->wptr_addr));
13962306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(ih->wptr_addr) & 0xFF);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	/* set rptr, wptr to 0 */
14262306a36Sopenharmony_ci	WREG32(mmIH_RB_RPTR, 0);
14362306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR, 0);
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	ih_doorbell_rtpr = RREG32(mmIH_DOORBELL_RPTR);
14662306a36Sopenharmony_ci	if (adev->irq.ih.use_doorbell) {
14762306a36Sopenharmony_ci		ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, IH_DOORBELL_RPTR,
14862306a36Sopenharmony_ci						 OFFSET, adev->irq.ih.doorbell_index);
14962306a36Sopenharmony_ci		ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, IH_DOORBELL_RPTR,
15062306a36Sopenharmony_ci						 ENABLE, 1);
15162306a36Sopenharmony_ci	} else {
15262306a36Sopenharmony_ci		ih_doorbell_rtpr = REG_SET_FIELD(ih_doorbell_rtpr, IH_DOORBELL_RPTR,
15362306a36Sopenharmony_ci						 ENABLE, 0);
15462306a36Sopenharmony_ci	}
15562306a36Sopenharmony_ci	WREG32(mmIH_DOORBELL_RPTR, ih_doorbell_rtpr);
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci	pci_set_master(adev->pdev);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	/* enable interrupts */
16062306a36Sopenharmony_ci	tonga_ih_enable_interrupts(adev);
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci	return 0;
16362306a36Sopenharmony_ci}
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci/**
16662306a36Sopenharmony_ci * tonga_ih_irq_disable - disable interrupts
16762306a36Sopenharmony_ci *
16862306a36Sopenharmony_ci * @adev: amdgpu_device pointer
16962306a36Sopenharmony_ci *
17062306a36Sopenharmony_ci * Disable interrupts on the hw (VI).
17162306a36Sopenharmony_ci */
17262306a36Sopenharmony_cistatic void tonga_ih_irq_disable(struct amdgpu_device *adev)
17362306a36Sopenharmony_ci{
17462306a36Sopenharmony_ci	tonga_ih_disable_interrupts(adev);
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci	/* Wait and acknowledge irq */
17762306a36Sopenharmony_ci	mdelay(1);
17862306a36Sopenharmony_ci}
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci/**
18162306a36Sopenharmony_ci * tonga_ih_get_wptr - get the IH ring buffer wptr
18262306a36Sopenharmony_ci *
18362306a36Sopenharmony_ci * @adev: amdgpu_device pointer
18462306a36Sopenharmony_ci * @ih: IH ring buffer to fetch wptr
18562306a36Sopenharmony_ci *
18662306a36Sopenharmony_ci * Get the IH ring buffer wptr from either the register
18762306a36Sopenharmony_ci * or the writeback memory buffer (VI).  Also check for
18862306a36Sopenharmony_ci * ring buffer overflow and deal with it.
18962306a36Sopenharmony_ci * Used by cz_irq_process(VI).
19062306a36Sopenharmony_ci * Returns the value of the wptr.
19162306a36Sopenharmony_ci */
19262306a36Sopenharmony_cistatic u32 tonga_ih_get_wptr(struct amdgpu_device *adev,
19362306a36Sopenharmony_ci			     struct amdgpu_ih_ring *ih)
19462306a36Sopenharmony_ci{
19562306a36Sopenharmony_ci	u32 wptr, tmp;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci	wptr = le32_to_cpu(*ih->wptr_cpu);
19862306a36Sopenharmony_ci
19962306a36Sopenharmony_ci	if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
20062306a36Sopenharmony_ci		goto out;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci	/* Double check that the overflow wasn't already cleared. */
20362306a36Sopenharmony_ci	wptr = RREG32(mmIH_RB_WPTR);
20462306a36Sopenharmony_ci
20562306a36Sopenharmony_ci	if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW))
20662306a36Sopenharmony_ci		goto out;
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci	wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0);
20962306a36Sopenharmony_ci
21062306a36Sopenharmony_ci	/* When a ring buffer overflow happen start parsing interrupt
21162306a36Sopenharmony_ci	 * from the last not overwritten vector (wptr + 16). Hopefully
21262306a36Sopenharmony_ci	 * this should allow us to catchup.
21362306a36Sopenharmony_ci	 */
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci	dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
21662306a36Sopenharmony_ci		wptr, ih->rptr, (wptr + 16) & ih->ptr_mask);
21762306a36Sopenharmony_ci	ih->rptr = (wptr + 16) & ih->ptr_mask;
21862306a36Sopenharmony_ci	tmp = RREG32(mmIH_RB_CNTL);
21962306a36Sopenharmony_ci	tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 1);
22062306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, tmp);
22162306a36Sopenharmony_ci
22262306a36Sopenharmony_ci	/* Unset the CLEAR_OVERFLOW bit immediately so new overflows
22362306a36Sopenharmony_ci	 * can be detected.
22462306a36Sopenharmony_ci	 */
22562306a36Sopenharmony_ci	tmp = REG_SET_FIELD(tmp, IH_RB_CNTL, WPTR_OVERFLOW_CLEAR, 0);
22662306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, tmp);
22762306a36Sopenharmony_ci
22862306a36Sopenharmony_ciout:
22962306a36Sopenharmony_ci	return (wptr & ih->ptr_mask);
23062306a36Sopenharmony_ci}
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci/**
23362306a36Sopenharmony_ci * tonga_ih_decode_iv - decode an interrupt vector
23462306a36Sopenharmony_ci *
23562306a36Sopenharmony_ci * @adev: amdgpu_device pointer
23662306a36Sopenharmony_ci * @ih: IH ring buffer to decode
23762306a36Sopenharmony_ci * @entry: IV entry to place decoded information into
23862306a36Sopenharmony_ci *
23962306a36Sopenharmony_ci * Decodes the interrupt vector at the current rptr
24062306a36Sopenharmony_ci * position and also advance the position.
24162306a36Sopenharmony_ci */
24262306a36Sopenharmony_cistatic void tonga_ih_decode_iv(struct amdgpu_device *adev,
24362306a36Sopenharmony_ci			       struct amdgpu_ih_ring *ih,
24462306a36Sopenharmony_ci			       struct amdgpu_iv_entry *entry)
24562306a36Sopenharmony_ci{
24662306a36Sopenharmony_ci	/* wptr/rptr are in bytes! */
24762306a36Sopenharmony_ci	u32 ring_index = ih->rptr >> 2;
24862306a36Sopenharmony_ci	uint32_t dw[4];
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci	dw[0] = le32_to_cpu(ih->ring[ring_index + 0]);
25162306a36Sopenharmony_ci	dw[1] = le32_to_cpu(ih->ring[ring_index + 1]);
25262306a36Sopenharmony_ci	dw[2] = le32_to_cpu(ih->ring[ring_index + 2]);
25362306a36Sopenharmony_ci	dw[3] = le32_to_cpu(ih->ring[ring_index + 3]);
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci	entry->client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
25662306a36Sopenharmony_ci	entry->src_id = dw[0] & 0xff;
25762306a36Sopenharmony_ci	entry->src_data[0] = dw[1] & 0xfffffff;
25862306a36Sopenharmony_ci	entry->ring_id = dw[2] & 0xff;
25962306a36Sopenharmony_ci	entry->vmid = (dw[2] >> 8) & 0xff;
26062306a36Sopenharmony_ci	entry->pasid = (dw[2] >> 16) & 0xffff;
26162306a36Sopenharmony_ci
26262306a36Sopenharmony_ci	/* wptr/rptr are in bytes! */
26362306a36Sopenharmony_ci	ih->rptr += 16;
26462306a36Sopenharmony_ci}
26562306a36Sopenharmony_ci
26662306a36Sopenharmony_ci/**
26762306a36Sopenharmony_ci * tonga_ih_set_rptr - set the IH ring buffer rptr
26862306a36Sopenharmony_ci *
26962306a36Sopenharmony_ci * @adev: amdgpu_device pointer
27062306a36Sopenharmony_ci * @ih: IH ring buffer to set rptr
27162306a36Sopenharmony_ci *
27262306a36Sopenharmony_ci * Set the IH ring buffer rptr.
27362306a36Sopenharmony_ci */
27462306a36Sopenharmony_cistatic void tonga_ih_set_rptr(struct amdgpu_device *adev,
27562306a36Sopenharmony_ci			      struct amdgpu_ih_ring *ih)
27662306a36Sopenharmony_ci{
27762306a36Sopenharmony_ci	if (ih->use_doorbell) {
27862306a36Sopenharmony_ci		/* XXX check if swapping is necessary on BE */
27962306a36Sopenharmony_ci		*ih->rptr_cpu = ih->rptr;
28062306a36Sopenharmony_ci		WDOORBELL32(ih->doorbell_index, ih->rptr);
28162306a36Sopenharmony_ci	} else {
28262306a36Sopenharmony_ci		WREG32(mmIH_RB_RPTR, ih->rptr);
28362306a36Sopenharmony_ci	}
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic int tonga_ih_early_init(void *handle)
28762306a36Sopenharmony_ci{
28862306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
28962306a36Sopenharmony_ci	int ret;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	ret = amdgpu_irq_add_domain(adev);
29262306a36Sopenharmony_ci	if (ret)
29362306a36Sopenharmony_ci		return ret;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	tonga_ih_set_interrupt_funcs(adev);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	return 0;
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int tonga_ih_sw_init(void *handle)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	int r;
30362306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 64 * 1024, true);
30662306a36Sopenharmony_ci	if (r)
30762306a36Sopenharmony_ci		return r;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	adev->irq.ih.use_doorbell = true;
31062306a36Sopenharmony_ci	adev->irq.ih.doorbell_index = adev->doorbell_index.ih;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci	r = amdgpu_irq_init(adev);
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_ci	return r;
31562306a36Sopenharmony_ci}
31662306a36Sopenharmony_ci
31762306a36Sopenharmony_cistatic int tonga_ih_sw_fini(void *handle)
31862306a36Sopenharmony_ci{
31962306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	amdgpu_irq_fini_sw(adev);
32262306a36Sopenharmony_ci	amdgpu_irq_remove_domain(adev);
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_ci	return 0;
32562306a36Sopenharmony_ci}
32662306a36Sopenharmony_ci
32762306a36Sopenharmony_cistatic int tonga_ih_hw_init(void *handle)
32862306a36Sopenharmony_ci{
32962306a36Sopenharmony_ci	int r;
33062306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
33162306a36Sopenharmony_ci
33262306a36Sopenharmony_ci	r = tonga_ih_irq_init(adev);
33362306a36Sopenharmony_ci	if (r)
33462306a36Sopenharmony_ci		return r;
33562306a36Sopenharmony_ci
33662306a36Sopenharmony_ci	return 0;
33762306a36Sopenharmony_ci}
33862306a36Sopenharmony_ci
33962306a36Sopenharmony_cistatic int tonga_ih_hw_fini(void *handle)
34062306a36Sopenharmony_ci{
34162306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
34262306a36Sopenharmony_ci
34362306a36Sopenharmony_ci	tonga_ih_irq_disable(adev);
34462306a36Sopenharmony_ci
34562306a36Sopenharmony_ci	return 0;
34662306a36Sopenharmony_ci}
34762306a36Sopenharmony_ci
34862306a36Sopenharmony_cistatic int tonga_ih_suspend(void *handle)
34962306a36Sopenharmony_ci{
35062306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
35162306a36Sopenharmony_ci
35262306a36Sopenharmony_ci	return tonga_ih_hw_fini(adev);
35362306a36Sopenharmony_ci}
35462306a36Sopenharmony_ci
35562306a36Sopenharmony_cistatic int tonga_ih_resume(void *handle)
35662306a36Sopenharmony_ci{
35762306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	return tonga_ih_hw_init(adev);
36062306a36Sopenharmony_ci}
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_cistatic bool tonga_ih_is_idle(void *handle)
36362306a36Sopenharmony_ci{
36462306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
36562306a36Sopenharmony_ci	u32 tmp = RREG32(mmSRBM_STATUS);
36662306a36Sopenharmony_ci
36762306a36Sopenharmony_ci	if (REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
36862306a36Sopenharmony_ci		return false;
36962306a36Sopenharmony_ci
37062306a36Sopenharmony_ci	return true;
37162306a36Sopenharmony_ci}
37262306a36Sopenharmony_ci
37362306a36Sopenharmony_cistatic int tonga_ih_wait_for_idle(void *handle)
37462306a36Sopenharmony_ci{
37562306a36Sopenharmony_ci	unsigned i;
37662306a36Sopenharmony_ci	u32 tmp;
37762306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
37862306a36Sopenharmony_ci
37962306a36Sopenharmony_ci	for (i = 0; i < adev->usec_timeout; i++) {
38062306a36Sopenharmony_ci		/* read MC_STATUS */
38162306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_STATUS);
38262306a36Sopenharmony_ci		if (!REG_GET_FIELD(tmp, SRBM_STATUS, IH_BUSY))
38362306a36Sopenharmony_ci			return 0;
38462306a36Sopenharmony_ci		udelay(1);
38562306a36Sopenharmony_ci	}
38662306a36Sopenharmony_ci	return -ETIMEDOUT;
38762306a36Sopenharmony_ci}
38862306a36Sopenharmony_ci
38962306a36Sopenharmony_cistatic bool tonga_ih_check_soft_reset(void *handle)
39062306a36Sopenharmony_ci{
39162306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
39262306a36Sopenharmony_ci	u32 srbm_soft_reset = 0;
39362306a36Sopenharmony_ci	u32 tmp = RREG32(mmSRBM_STATUS);
39462306a36Sopenharmony_ci
39562306a36Sopenharmony_ci	if (tmp & SRBM_STATUS__IH_BUSY_MASK)
39662306a36Sopenharmony_ci		srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
39762306a36Sopenharmony_ci						SOFT_RESET_IH, 1);
39862306a36Sopenharmony_ci
39962306a36Sopenharmony_ci	if (srbm_soft_reset) {
40062306a36Sopenharmony_ci		adev->irq.srbm_soft_reset = srbm_soft_reset;
40162306a36Sopenharmony_ci		return true;
40262306a36Sopenharmony_ci	} else {
40362306a36Sopenharmony_ci		adev->irq.srbm_soft_reset = 0;
40462306a36Sopenharmony_ci		return false;
40562306a36Sopenharmony_ci	}
40662306a36Sopenharmony_ci}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_cistatic int tonga_ih_pre_soft_reset(void *handle)
40962306a36Sopenharmony_ci{
41062306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
41162306a36Sopenharmony_ci
41262306a36Sopenharmony_ci	if (!adev->irq.srbm_soft_reset)
41362306a36Sopenharmony_ci		return 0;
41462306a36Sopenharmony_ci
41562306a36Sopenharmony_ci	return tonga_ih_hw_fini(adev);
41662306a36Sopenharmony_ci}
41762306a36Sopenharmony_ci
41862306a36Sopenharmony_cistatic int tonga_ih_post_soft_reset(void *handle)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
42162306a36Sopenharmony_ci
42262306a36Sopenharmony_ci	if (!adev->irq.srbm_soft_reset)
42362306a36Sopenharmony_ci		return 0;
42462306a36Sopenharmony_ci
42562306a36Sopenharmony_ci	return tonga_ih_hw_init(adev);
42662306a36Sopenharmony_ci}
42762306a36Sopenharmony_ci
42862306a36Sopenharmony_cistatic int tonga_ih_soft_reset(void *handle)
42962306a36Sopenharmony_ci{
43062306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
43162306a36Sopenharmony_ci	u32 srbm_soft_reset;
43262306a36Sopenharmony_ci
43362306a36Sopenharmony_ci	if (!adev->irq.srbm_soft_reset)
43462306a36Sopenharmony_ci		return 0;
43562306a36Sopenharmony_ci	srbm_soft_reset = adev->irq.srbm_soft_reset;
43662306a36Sopenharmony_ci
43762306a36Sopenharmony_ci	if (srbm_soft_reset) {
43862306a36Sopenharmony_ci		u32 tmp;
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_SOFT_RESET);
44162306a36Sopenharmony_ci		tmp |= srbm_soft_reset;
44262306a36Sopenharmony_ci		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
44362306a36Sopenharmony_ci		WREG32(mmSRBM_SOFT_RESET, tmp);
44462306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_SOFT_RESET);
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_ci		udelay(50);
44762306a36Sopenharmony_ci
44862306a36Sopenharmony_ci		tmp &= ~srbm_soft_reset;
44962306a36Sopenharmony_ci		WREG32(mmSRBM_SOFT_RESET, tmp);
45062306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_SOFT_RESET);
45162306a36Sopenharmony_ci
45262306a36Sopenharmony_ci		/* Wait a little for things to settle down */
45362306a36Sopenharmony_ci		udelay(50);
45462306a36Sopenharmony_ci	}
45562306a36Sopenharmony_ci
45662306a36Sopenharmony_ci	return 0;
45762306a36Sopenharmony_ci}
45862306a36Sopenharmony_ci
45962306a36Sopenharmony_cistatic int tonga_ih_set_clockgating_state(void *handle,
46062306a36Sopenharmony_ci					  enum amd_clockgating_state state)
46162306a36Sopenharmony_ci{
46262306a36Sopenharmony_ci	return 0;
46362306a36Sopenharmony_ci}
46462306a36Sopenharmony_ci
46562306a36Sopenharmony_cistatic int tonga_ih_set_powergating_state(void *handle,
46662306a36Sopenharmony_ci					  enum amd_powergating_state state)
46762306a36Sopenharmony_ci{
46862306a36Sopenharmony_ci	return 0;
46962306a36Sopenharmony_ci}
47062306a36Sopenharmony_ci
47162306a36Sopenharmony_cistatic const struct amd_ip_funcs tonga_ih_ip_funcs = {
47262306a36Sopenharmony_ci	.name = "tonga_ih",
47362306a36Sopenharmony_ci	.early_init = tonga_ih_early_init,
47462306a36Sopenharmony_ci	.late_init = NULL,
47562306a36Sopenharmony_ci	.sw_init = tonga_ih_sw_init,
47662306a36Sopenharmony_ci	.sw_fini = tonga_ih_sw_fini,
47762306a36Sopenharmony_ci	.hw_init = tonga_ih_hw_init,
47862306a36Sopenharmony_ci	.hw_fini = tonga_ih_hw_fini,
47962306a36Sopenharmony_ci	.suspend = tonga_ih_suspend,
48062306a36Sopenharmony_ci	.resume = tonga_ih_resume,
48162306a36Sopenharmony_ci	.is_idle = tonga_ih_is_idle,
48262306a36Sopenharmony_ci	.wait_for_idle = tonga_ih_wait_for_idle,
48362306a36Sopenharmony_ci	.check_soft_reset = tonga_ih_check_soft_reset,
48462306a36Sopenharmony_ci	.pre_soft_reset = tonga_ih_pre_soft_reset,
48562306a36Sopenharmony_ci	.soft_reset = tonga_ih_soft_reset,
48662306a36Sopenharmony_ci	.post_soft_reset = tonga_ih_post_soft_reset,
48762306a36Sopenharmony_ci	.set_clockgating_state = tonga_ih_set_clockgating_state,
48862306a36Sopenharmony_ci	.set_powergating_state = tonga_ih_set_powergating_state,
48962306a36Sopenharmony_ci};
49062306a36Sopenharmony_ci
49162306a36Sopenharmony_cistatic const struct amdgpu_ih_funcs tonga_ih_funcs = {
49262306a36Sopenharmony_ci	.get_wptr = tonga_ih_get_wptr,
49362306a36Sopenharmony_ci	.decode_iv = tonga_ih_decode_iv,
49462306a36Sopenharmony_ci	.set_rptr = tonga_ih_set_rptr
49562306a36Sopenharmony_ci};
49662306a36Sopenharmony_ci
49762306a36Sopenharmony_cistatic void tonga_ih_set_interrupt_funcs(struct amdgpu_device *adev)
49862306a36Sopenharmony_ci{
49962306a36Sopenharmony_ci	adev->irq.ih_funcs = &tonga_ih_funcs;
50062306a36Sopenharmony_ci}
50162306a36Sopenharmony_ci
50262306a36Sopenharmony_ciconst struct amdgpu_ip_block_version tonga_ih_ip_block = {
50362306a36Sopenharmony_ci	.type = AMD_IP_BLOCK_TYPE_IH,
50462306a36Sopenharmony_ci	.major = 3,
50562306a36Sopenharmony_ci	.minor = 0,
50662306a36Sopenharmony_ci	.rev = 0,
50762306a36Sopenharmony_ci	.funcs = &tonga_ih_ip_funcs,
50862306a36Sopenharmony_ci};
509