162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2021 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci#include <linux/firmware.h> 2462306a36Sopenharmony_ci#include <linux/slab.h> 2562306a36Sopenharmony_ci#include <linux/module.h> 2662306a36Sopenharmony_ci#include <linux/pci.h> 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include "amdgpu.h" 2962306a36Sopenharmony_ci#include "amdgpu_atombios.h" 3062306a36Sopenharmony_ci#include "amdgpu_ih.h" 3162306a36Sopenharmony_ci#include "amdgpu_uvd.h" 3262306a36Sopenharmony_ci#include "amdgpu_vce.h" 3362306a36Sopenharmony_ci#include "amdgpu_ucode.h" 3462306a36Sopenharmony_ci#include "amdgpu_psp.h" 3562306a36Sopenharmony_ci#include "amdgpu_smu.h" 3662306a36Sopenharmony_ci#include "atom.h" 3762306a36Sopenharmony_ci#include "amd_pcie.h" 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci#include "gc/gc_11_0_0_offset.h" 4062306a36Sopenharmony_ci#include "gc/gc_11_0_0_sh_mask.h" 4162306a36Sopenharmony_ci#include "mp/mp_13_0_0_offset.h" 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci#include "soc15.h" 4462306a36Sopenharmony_ci#include "soc15_common.h" 4562306a36Sopenharmony_ci#include "soc21.h" 4662306a36Sopenharmony_ci#include "mxgpu_nv.h" 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cistatic const struct amd_ip_funcs soc21_common_ip_funcs; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci/* SOC21 */ 5162306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info vcn_4_0_0_video_codecs_encode_array_vcn0[] = { 5262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)}, 5362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 0)}, 5462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 5562306a36Sopenharmony_ci}; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info vcn_4_0_0_video_codecs_encode_array_vcn1[] = { 5862306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)}, 5962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 0)}, 6062306a36Sopenharmony_ci}; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic const struct amdgpu_video_codecs vcn_4_0_0_video_codecs_encode_vcn0 = { 6362306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(vcn_4_0_0_video_codecs_encode_array_vcn0), 6462306a36Sopenharmony_ci .codec_array = vcn_4_0_0_video_codecs_encode_array_vcn0, 6562306a36Sopenharmony_ci}; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const struct amdgpu_video_codecs vcn_4_0_0_video_codecs_encode_vcn1 = { 6862306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(vcn_4_0_0_video_codecs_encode_array_vcn1), 6962306a36Sopenharmony_ci .codec_array = vcn_4_0_0_video_codecs_encode_array_vcn1, 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info vcn_4_0_0_video_codecs_decode_array_vcn0[] = { 7362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 7462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 7562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 7662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 7762306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info vcn_4_0_0_video_codecs_decode_array_vcn1[] = { 8162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 8262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 8362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 8462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 8562306a36Sopenharmony_ci}; 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cistatic const struct amdgpu_video_codecs vcn_4_0_0_video_codecs_decode_vcn0 = { 8862306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(vcn_4_0_0_video_codecs_decode_array_vcn0), 8962306a36Sopenharmony_ci .codec_array = vcn_4_0_0_video_codecs_decode_array_vcn0, 9062306a36Sopenharmony_ci}; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_cistatic const struct amdgpu_video_codecs vcn_4_0_0_video_codecs_decode_vcn1 = { 9362306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(vcn_4_0_0_video_codecs_decode_array_vcn1), 9462306a36Sopenharmony_ci .codec_array = vcn_4_0_0_video_codecs_decode_array_vcn1, 9562306a36Sopenharmony_ci}; 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci/* SRIOV SOC21, not const since data is controlled by host */ 9862306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_vcn_4_0_0_video_codecs_encode_array_vcn0[] = { 9962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)}, 10062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)}, 10162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_vcn_4_0_0_video_codecs_encode_array_vcn1[] = { 10562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)}, 10662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)}, 10762306a36Sopenharmony_ci}; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_vcn_4_0_0_video_codecs_encode_vcn0 = { 11062306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_encode_array_vcn0), 11162306a36Sopenharmony_ci .codec_array = sriov_vcn_4_0_0_video_codecs_encode_array_vcn0, 11262306a36Sopenharmony_ci}; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_vcn_4_0_0_video_codecs_encode_vcn1 = { 11562306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_encode_array_vcn1), 11662306a36Sopenharmony_ci .codec_array = sriov_vcn_4_0_0_video_codecs_encode_array_vcn1, 11762306a36Sopenharmony_ci}; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_vcn_4_0_0_video_codecs_decode_array_vcn0[] = { 12062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 12162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 12262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 12362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 12462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 12562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 12662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 12762306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 12862306a36Sopenharmony_ci}; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_vcn_4_0_0_video_codecs_decode_array_vcn1[] = { 13162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 13262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 13362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 13462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 13562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 13662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 13762306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 13862306a36Sopenharmony_ci}; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_vcn_4_0_0_video_codecs_decode_vcn0 = { 14162306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_decode_array_vcn0), 14262306a36Sopenharmony_ci .codec_array = sriov_vcn_4_0_0_video_codecs_decode_array_vcn0, 14362306a36Sopenharmony_ci}; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_vcn_4_0_0_video_codecs_decode_vcn1 = { 14662306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_decode_array_vcn1), 14762306a36Sopenharmony_ci .codec_array = sriov_vcn_4_0_0_video_codecs_decode_array_vcn1, 14862306a36Sopenharmony_ci}; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_cistatic int soc21_query_video_codecs(struct amdgpu_device *adev, bool encode, 15162306a36Sopenharmony_ci const struct amdgpu_video_codecs **codecs) 15262306a36Sopenharmony_ci{ 15362306a36Sopenharmony_ci if (adev->vcn.num_vcn_inst == hweight8(adev->vcn.harvest_config)) 15462306a36Sopenharmony_ci return -EINVAL; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci switch (adev->ip_versions[UVD_HWIP][0]) { 15762306a36Sopenharmony_ci case IP_VERSION(4, 0, 0): 15862306a36Sopenharmony_ci case IP_VERSION(4, 0, 2): 15962306a36Sopenharmony_ci case IP_VERSION(4, 0, 4): 16062306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 16162306a36Sopenharmony_ci if ((adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) || 16262306a36Sopenharmony_ci !amdgpu_sriov_is_av1_support(adev)) { 16362306a36Sopenharmony_ci if (encode) 16462306a36Sopenharmony_ci *codecs = &sriov_vcn_4_0_0_video_codecs_encode_vcn1; 16562306a36Sopenharmony_ci else 16662306a36Sopenharmony_ci *codecs = &sriov_vcn_4_0_0_video_codecs_decode_vcn1; 16762306a36Sopenharmony_ci } else { 16862306a36Sopenharmony_ci if (encode) 16962306a36Sopenharmony_ci *codecs = &sriov_vcn_4_0_0_video_codecs_encode_vcn0; 17062306a36Sopenharmony_ci else 17162306a36Sopenharmony_ci *codecs = &sriov_vcn_4_0_0_video_codecs_decode_vcn0; 17262306a36Sopenharmony_ci } 17362306a36Sopenharmony_ci } else { 17462306a36Sopenharmony_ci if ((adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0)) { 17562306a36Sopenharmony_ci if (encode) 17662306a36Sopenharmony_ci *codecs = &vcn_4_0_0_video_codecs_encode_vcn1; 17762306a36Sopenharmony_ci else 17862306a36Sopenharmony_ci *codecs = &vcn_4_0_0_video_codecs_decode_vcn1; 17962306a36Sopenharmony_ci } else { 18062306a36Sopenharmony_ci if (encode) 18162306a36Sopenharmony_ci *codecs = &vcn_4_0_0_video_codecs_encode_vcn0; 18262306a36Sopenharmony_ci else 18362306a36Sopenharmony_ci *codecs = &vcn_4_0_0_video_codecs_decode_vcn0; 18462306a36Sopenharmony_ci } 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci return 0; 18762306a36Sopenharmony_ci default: 18862306a36Sopenharmony_ci return -EINVAL; 18962306a36Sopenharmony_ci } 19062306a36Sopenharmony_ci} 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic u32 soc21_didt_rreg(struct amdgpu_device *adev, u32 reg) 19362306a36Sopenharmony_ci{ 19462306a36Sopenharmony_ci unsigned long flags, address, data; 19562306a36Sopenharmony_ci u32 r; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci address = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_INDEX); 19862306a36Sopenharmony_ci data = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_DATA); 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci spin_lock_irqsave(&adev->didt_idx_lock, flags); 20162306a36Sopenharmony_ci WREG32(address, (reg)); 20262306a36Sopenharmony_ci r = RREG32(data); 20362306a36Sopenharmony_ci spin_unlock_irqrestore(&adev->didt_idx_lock, flags); 20462306a36Sopenharmony_ci return r; 20562306a36Sopenharmony_ci} 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_cistatic void soc21_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 20862306a36Sopenharmony_ci{ 20962306a36Sopenharmony_ci unsigned long flags, address, data; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci address = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_INDEX); 21262306a36Sopenharmony_ci data = SOC15_REG_OFFSET(GC, 0, regDIDT_IND_DATA); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci spin_lock_irqsave(&adev->didt_idx_lock, flags); 21562306a36Sopenharmony_ci WREG32(address, (reg)); 21662306a36Sopenharmony_ci WREG32(data, (v)); 21762306a36Sopenharmony_ci spin_unlock_irqrestore(&adev->didt_idx_lock, flags); 21862306a36Sopenharmony_ci} 21962306a36Sopenharmony_ci 22062306a36Sopenharmony_cistatic u32 soc21_get_config_memsize(struct amdgpu_device *adev) 22162306a36Sopenharmony_ci{ 22262306a36Sopenharmony_ci return adev->nbio.funcs->get_memsize(adev); 22362306a36Sopenharmony_ci} 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistatic u32 soc21_get_xclk(struct amdgpu_device *adev) 22662306a36Sopenharmony_ci{ 22762306a36Sopenharmony_ci return adev->clock.spll.reference_freq; 22862306a36Sopenharmony_ci} 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_civoid soc21_grbm_select(struct amdgpu_device *adev, 23262306a36Sopenharmony_ci u32 me, u32 pipe, u32 queue, u32 vmid) 23362306a36Sopenharmony_ci{ 23462306a36Sopenharmony_ci u32 grbm_gfx_cntl = 0; 23562306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe); 23662306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me); 23762306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid); 23862306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue); 23962306a36Sopenharmony_ci 24062306a36Sopenharmony_ci WREG32_SOC15(GC, 0, regGRBM_GFX_CNTL, grbm_gfx_cntl); 24162306a36Sopenharmony_ci} 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_cistatic bool soc21_read_disabled_bios(struct amdgpu_device *adev) 24462306a36Sopenharmony_ci{ 24562306a36Sopenharmony_ci /* todo */ 24662306a36Sopenharmony_ci return false; 24762306a36Sopenharmony_ci} 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistatic struct soc15_allowed_register_entry soc21_allowed_read_registers[] = { 25062306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS)}, 25162306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS2)}, 25262306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE0)}, 25362306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE1)}, 25462306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE2)}, 25562306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGRBM_STATUS_SE3)}, 25662306a36Sopenharmony_ci { SOC15_REG_ENTRY(SDMA0, 0, regSDMA0_STATUS_REG)}, 25762306a36Sopenharmony_ci { SOC15_REG_ENTRY(SDMA1, 0, regSDMA1_STATUS_REG)}, 25862306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_STAT)}, 25962306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_STALLED_STAT1)}, 26062306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_STALLED_STAT2)}, 26162306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_STALLED_STAT3)}, 26262306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_CPF_BUSY_STAT)}, 26362306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_CPF_STALLED_STAT1)}, 26462306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_CPF_STATUS)}, 26562306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_CPC_BUSY_STAT)}, 26662306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_CPC_STALLED_STAT1)}, 26762306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regCP_CPC_STATUS)}, 26862306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, regGB_ADDR_CONFIG)}, 26962306a36Sopenharmony_ci}; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_cistatic uint32_t soc21_read_indexed_register(struct amdgpu_device *adev, u32 se_num, 27262306a36Sopenharmony_ci u32 sh_num, u32 reg_offset) 27362306a36Sopenharmony_ci{ 27462306a36Sopenharmony_ci uint32_t val; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci mutex_lock(&adev->grbm_idx_mutex); 27762306a36Sopenharmony_ci if (se_num != 0xffffffff || sh_num != 0xffffffff) 27862306a36Sopenharmony_ci amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci val = RREG32(reg_offset); 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci if (se_num != 0xffffffff || sh_num != 0xffffffff) 28362306a36Sopenharmony_ci amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0); 28462306a36Sopenharmony_ci mutex_unlock(&adev->grbm_idx_mutex); 28562306a36Sopenharmony_ci return val; 28662306a36Sopenharmony_ci} 28762306a36Sopenharmony_ci 28862306a36Sopenharmony_cistatic uint32_t soc21_get_register_value(struct amdgpu_device *adev, 28962306a36Sopenharmony_ci bool indexed, u32 se_num, 29062306a36Sopenharmony_ci u32 sh_num, u32 reg_offset) 29162306a36Sopenharmony_ci{ 29262306a36Sopenharmony_ci if (indexed) { 29362306a36Sopenharmony_ci return soc21_read_indexed_register(adev, se_num, sh_num, reg_offset); 29462306a36Sopenharmony_ci } else { 29562306a36Sopenharmony_ci if (reg_offset == SOC15_REG_OFFSET(GC, 0, regGB_ADDR_CONFIG) && adev->gfx.config.gb_addr_config) 29662306a36Sopenharmony_ci return adev->gfx.config.gb_addr_config; 29762306a36Sopenharmony_ci return RREG32(reg_offset); 29862306a36Sopenharmony_ci } 29962306a36Sopenharmony_ci} 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_cistatic int soc21_read_register(struct amdgpu_device *adev, u32 se_num, 30262306a36Sopenharmony_ci u32 sh_num, u32 reg_offset, u32 *value) 30362306a36Sopenharmony_ci{ 30462306a36Sopenharmony_ci uint32_t i; 30562306a36Sopenharmony_ci struct soc15_allowed_register_entry *en; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci *value = 0; 30862306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(soc21_allowed_read_registers); i++) { 30962306a36Sopenharmony_ci en = &soc21_allowed_read_registers[i]; 31062306a36Sopenharmony_ci if (!adev->reg_offset[en->hwip][en->inst]) 31162306a36Sopenharmony_ci continue; 31262306a36Sopenharmony_ci else if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg] 31362306a36Sopenharmony_ci + en->reg_offset)) 31462306a36Sopenharmony_ci continue; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci *value = soc21_get_register_value(adev, 31762306a36Sopenharmony_ci soc21_allowed_read_registers[i].grbm_indexed, 31862306a36Sopenharmony_ci se_num, sh_num, reg_offset); 31962306a36Sopenharmony_ci return 0; 32062306a36Sopenharmony_ci } 32162306a36Sopenharmony_ci return -EINVAL; 32262306a36Sopenharmony_ci} 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci#if 0 32562306a36Sopenharmony_cistatic int soc21_asic_mode1_reset(struct amdgpu_device *adev) 32662306a36Sopenharmony_ci{ 32762306a36Sopenharmony_ci u32 i; 32862306a36Sopenharmony_ci int ret = 0; 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_ci amdgpu_atombios_scratch_regs_engine_hung(adev, true); 33162306a36Sopenharmony_ci 33262306a36Sopenharmony_ci /* disable BM */ 33362306a36Sopenharmony_ci pci_clear_master(adev->pdev); 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci amdgpu_device_cache_pci_state(adev->pdev); 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci if (amdgpu_dpm_is_mode1_reset_supported(adev)) { 33862306a36Sopenharmony_ci dev_info(adev->dev, "GPU smu mode1 reset\n"); 33962306a36Sopenharmony_ci ret = amdgpu_dpm_mode1_reset(adev); 34062306a36Sopenharmony_ci } else { 34162306a36Sopenharmony_ci dev_info(adev->dev, "GPU psp mode1 reset\n"); 34262306a36Sopenharmony_ci ret = psp_gpu_reset(adev); 34362306a36Sopenharmony_ci } 34462306a36Sopenharmony_ci 34562306a36Sopenharmony_ci if (ret) 34662306a36Sopenharmony_ci dev_err(adev->dev, "GPU mode1 reset failed\n"); 34762306a36Sopenharmony_ci amdgpu_device_load_pci_state(adev->pdev); 34862306a36Sopenharmony_ci 34962306a36Sopenharmony_ci /* wait for asic to come out of reset */ 35062306a36Sopenharmony_ci for (i = 0; i < adev->usec_timeout; i++) { 35162306a36Sopenharmony_ci u32 memsize = adev->nbio.funcs->get_memsize(adev); 35262306a36Sopenharmony_ci 35362306a36Sopenharmony_ci if (memsize != 0xffffffff) 35462306a36Sopenharmony_ci break; 35562306a36Sopenharmony_ci udelay(1); 35662306a36Sopenharmony_ci } 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci amdgpu_atombios_scratch_regs_engine_hung(adev, false); 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci return ret; 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci#endif 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_cistatic enum amd_reset_method 36562306a36Sopenharmony_cisoc21_asic_reset_method(struct amdgpu_device *adev) 36662306a36Sopenharmony_ci{ 36762306a36Sopenharmony_ci if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 || 36862306a36Sopenharmony_ci amdgpu_reset_method == AMD_RESET_METHOD_MODE2 || 36962306a36Sopenharmony_ci amdgpu_reset_method == AMD_RESET_METHOD_BACO) 37062306a36Sopenharmony_ci return amdgpu_reset_method; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci if (amdgpu_reset_method != -1) 37362306a36Sopenharmony_ci dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n", 37462306a36Sopenharmony_ci amdgpu_reset_method); 37562306a36Sopenharmony_ci 37662306a36Sopenharmony_ci switch (adev->ip_versions[MP1_HWIP][0]) { 37762306a36Sopenharmony_ci case IP_VERSION(13, 0, 0): 37862306a36Sopenharmony_ci case IP_VERSION(13, 0, 7): 37962306a36Sopenharmony_ci case IP_VERSION(13, 0, 10): 38062306a36Sopenharmony_ci return AMD_RESET_METHOD_MODE1; 38162306a36Sopenharmony_ci case IP_VERSION(13, 0, 4): 38262306a36Sopenharmony_ci case IP_VERSION(13, 0, 11): 38362306a36Sopenharmony_ci return AMD_RESET_METHOD_MODE2; 38462306a36Sopenharmony_ci default: 38562306a36Sopenharmony_ci if (amdgpu_dpm_is_baco_supported(adev)) 38662306a36Sopenharmony_ci return AMD_RESET_METHOD_BACO; 38762306a36Sopenharmony_ci else 38862306a36Sopenharmony_ci return AMD_RESET_METHOD_MODE1; 38962306a36Sopenharmony_ci } 39062306a36Sopenharmony_ci} 39162306a36Sopenharmony_ci 39262306a36Sopenharmony_cistatic int soc21_asic_reset(struct amdgpu_device *adev) 39362306a36Sopenharmony_ci{ 39462306a36Sopenharmony_ci int ret = 0; 39562306a36Sopenharmony_ci 39662306a36Sopenharmony_ci switch (soc21_asic_reset_method(adev)) { 39762306a36Sopenharmony_ci case AMD_RESET_METHOD_PCI: 39862306a36Sopenharmony_ci dev_info(adev->dev, "PCI reset\n"); 39962306a36Sopenharmony_ci ret = amdgpu_device_pci_reset(adev); 40062306a36Sopenharmony_ci break; 40162306a36Sopenharmony_ci case AMD_RESET_METHOD_BACO: 40262306a36Sopenharmony_ci dev_info(adev->dev, "BACO reset\n"); 40362306a36Sopenharmony_ci ret = amdgpu_dpm_baco_reset(adev); 40462306a36Sopenharmony_ci break; 40562306a36Sopenharmony_ci case AMD_RESET_METHOD_MODE2: 40662306a36Sopenharmony_ci dev_info(adev->dev, "MODE2 reset\n"); 40762306a36Sopenharmony_ci ret = amdgpu_dpm_mode2_reset(adev); 40862306a36Sopenharmony_ci break; 40962306a36Sopenharmony_ci default: 41062306a36Sopenharmony_ci dev_info(adev->dev, "MODE1 reset\n"); 41162306a36Sopenharmony_ci ret = amdgpu_device_mode1_reset(adev); 41262306a36Sopenharmony_ci break; 41362306a36Sopenharmony_ci } 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci return ret; 41662306a36Sopenharmony_ci} 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_cistatic int soc21_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk) 41962306a36Sopenharmony_ci{ 42062306a36Sopenharmony_ci /* todo */ 42162306a36Sopenharmony_ci return 0; 42262306a36Sopenharmony_ci} 42362306a36Sopenharmony_ci 42462306a36Sopenharmony_cistatic int soc21_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) 42562306a36Sopenharmony_ci{ 42662306a36Sopenharmony_ci /* todo */ 42762306a36Sopenharmony_ci return 0; 42862306a36Sopenharmony_ci} 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_cistatic void soc21_program_aspm(struct amdgpu_device *adev) 43162306a36Sopenharmony_ci{ 43262306a36Sopenharmony_ci if (!amdgpu_device_should_use_aspm(adev)) 43362306a36Sopenharmony_ci return; 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci if (!(adev->flags & AMD_IS_APU) && 43662306a36Sopenharmony_ci (adev->nbio.funcs->program_aspm)) 43762306a36Sopenharmony_ci adev->nbio.funcs->program_aspm(adev); 43862306a36Sopenharmony_ci} 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ciconst struct amdgpu_ip_block_version soc21_common_ip_block = { 44162306a36Sopenharmony_ci .type = AMD_IP_BLOCK_TYPE_COMMON, 44262306a36Sopenharmony_ci .major = 1, 44362306a36Sopenharmony_ci .minor = 0, 44462306a36Sopenharmony_ci .rev = 0, 44562306a36Sopenharmony_ci .funcs = &soc21_common_ip_funcs, 44662306a36Sopenharmony_ci}; 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_cistatic bool soc21_need_full_reset(struct amdgpu_device *adev) 44962306a36Sopenharmony_ci{ 45062306a36Sopenharmony_ci switch (adev->ip_versions[GC_HWIP][0]) { 45162306a36Sopenharmony_ci case IP_VERSION(11, 0, 0): 45262306a36Sopenharmony_ci return amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__UMC); 45362306a36Sopenharmony_ci case IP_VERSION(11, 0, 2): 45462306a36Sopenharmony_ci case IP_VERSION(11, 0, 3): 45562306a36Sopenharmony_ci return false; 45662306a36Sopenharmony_ci default: 45762306a36Sopenharmony_ci return true; 45862306a36Sopenharmony_ci } 45962306a36Sopenharmony_ci} 46062306a36Sopenharmony_ci 46162306a36Sopenharmony_cistatic bool soc21_need_reset_on_init(struct amdgpu_device *adev) 46262306a36Sopenharmony_ci{ 46362306a36Sopenharmony_ci u32 sol_reg; 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_ci if (adev->flags & AMD_IS_APU) 46662306a36Sopenharmony_ci return false; 46762306a36Sopenharmony_ci 46862306a36Sopenharmony_ci /* Check sOS sign of life register to confirm sys driver and sOS 46962306a36Sopenharmony_ci * are already been loaded. 47062306a36Sopenharmony_ci */ 47162306a36Sopenharmony_ci sol_reg = RREG32_SOC15(MP0, 0, regMP0_SMN_C2PMSG_81); 47262306a36Sopenharmony_ci if (sol_reg) 47362306a36Sopenharmony_ci return true; 47462306a36Sopenharmony_ci 47562306a36Sopenharmony_ci return false; 47662306a36Sopenharmony_ci} 47762306a36Sopenharmony_ci 47862306a36Sopenharmony_cistatic void soc21_init_doorbell_index(struct amdgpu_device *adev) 47962306a36Sopenharmony_ci{ 48062306a36Sopenharmony_ci adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ; 48162306a36Sopenharmony_ci adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0; 48262306a36Sopenharmony_ci adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1; 48362306a36Sopenharmony_ci adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2; 48462306a36Sopenharmony_ci adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3; 48562306a36Sopenharmony_ci adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4; 48662306a36Sopenharmony_ci adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5; 48762306a36Sopenharmony_ci adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6; 48862306a36Sopenharmony_ci adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7; 48962306a36Sopenharmony_ci adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START; 49062306a36Sopenharmony_ci adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END; 49162306a36Sopenharmony_ci adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0; 49262306a36Sopenharmony_ci adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1; 49362306a36Sopenharmony_ci adev->doorbell_index.gfx_userqueue_start = 49462306a36Sopenharmony_ci AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START; 49562306a36Sopenharmony_ci adev->doorbell_index.gfx_userqueue_end = 49662306a36Sopenharmony_ci AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END; 49762306a36Sopenharmony_ci adev->doorbell_index.mes_ring0 = AMDGPU_NAVI10_DOORBELL_MES_RING0; 49862306a36Sopenharmony_ci adev->doorbell_index.mes_ring1 = AMDGPU_NAVI10_DOORBELL_MES_RING1; 49962306a36Sopenharmony_ci adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0; 50062306a36Sopenharmony_ci adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1; 50162306a36Sopenharmony_ci adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH; 50262306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1; 50362306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3; 50462306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5; 50562306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7; 50662306a36Sopenharmony_ci adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP; 50762306a36Sopenharmony_ci adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP; 50862306a36Sopenharmony_ci 50962306a36Sopenharmony_ci adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1; 51062306a36Sopenharmony_ci adev->doorbell_index.sdma_doorbell_range = 20; 51162306a36Sopenharmony_ci} 51262306a36Sopenharmony_ci 51362306a36Sopenharmony_cistatic void soc21_pre_asic_init(struct amdgpu_device *adev) 51462306a36Sopenharmony_ci{ 51562306a36Sopenharmony_ci} 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_cistatic int soc21_update_umd_stable_pstate(struct amdgpu_device *adev, 51862306a36Sopenharmony_ci bool enter) 51962306a36Sopenharmony_ci{ 52062306a36Sopenharmony_ci if (enter) 52162306a36Sopenharmony_ci amdgpu_gfx_rlc_enter_safe_mode(adev, 0); 52262306a36Sopenharmony_ci else 52362306a36Sopenharmony_ci amdgpu_gfx_rlc_exit_safe_mode(adev, 0); 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ci if (adev->gfx.funcs->update_perfmon_mgcg) 52662306a36Sopenharmony_ci adev->gfx.funcs->update_perfmon_mgcg(adev, !enter); 52762306a36Sopenharmony_ci 52862306a36Sopenharmony_ci return 0; 52962306a36Sopenharmony_ci} 53062306a36Sopenharmony_ci 53162306a36Sopenharmony_cistatic const struct amdgpu_asic_funcs soc21_asic_funcs = { 53262306a36Sopenharmony_ci .read_disabled_bios = &soc21_read_disabled_bios, 53362306a36Sopenharmony_ci .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom, 53462306a36Sopenharmony_ci .read_register = &soc21_read_register, 53562306a36Sopenharmony_ci .reset = &soc21_asic_reset, 53662306a36Sopenharmony_ci .reset_method = &soc21_asic_reset_method, 53762306a36Sopenharmony_ci .get_xclk = &soc21_get_xclk, 53862306a36Sopenharmony_ci .set_uvd_clocks = &soc21_set_uvd_clocks, 53962306a36Sopenharmony_ci .set_vce_clocks = &soc21_set_vce_clocks, 54062306a36Sopenharmony_ci .get_config_memsize = &soc21_get_config_memsize, 54162306a36Sopenharmony_ci .init_doorbell_index = &soc21_init_doorbell_index, 54262306a36Sopenharmony_ci .need_full_reset = &soc21_need_full_reset, 54362306a36Sopenharmony_ci .need_reset_on_init = &soc21_need_reset_on_init, 54462306a36Sopenharmony_ci .get_pcie_replay_count = &amdgpu_nbio_get_pcie_replay_count, 54562306a36Sopenharmony_ci .supports_baco = &amdgpu_dpm_is_baco_supported, 54662306a36Sopenharmony_ci .pre_asic_init = &soc21_pre_asic_init, 54762306a36Sopenharmony_ci .query_video_codecs = &soc21_query_video_codecs, 54862306a36Sopenharmony_ci .update_umd_stable_pstate = &soc21_update_umd_stable_pstate, 54962306a36Sopenharmony_ci}; 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_cistatic int soc21_common_early_init(void *handle) 55262306a36Sopenharmony_ci{ 55362306a36Sopenharmony_ci#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE) 55462306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 55562306a36Sopenharmony_ci 55662306a36Sopenharmony_ci adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET; 55762306a36Sopenharmony_ci adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET; 55862306a36Sopenharmony_ci adev->smc_rreg = NULL; 55962306a36Sopenharmony_ci adev->smc_wreg = NULL; 56062306a36Sopenharmony_ci adev->pcie_rreg = &amdgpu_device_indirect_rreg; 56162306a36Sopenharmony_ci adev->pcie_wreg = &amdgpu_device_indirect_wreg; 56262306a36Sopenharmony_ci adev->pcie_rreg64 = &amdgpu_device_indirect_rreg64; 56362306a36Sopenharmony_ci adev->pcie_wreg64 = &amdgpu_device_indirect_wreg64; 56462306a36Sopenharmony_ci adev->pciep_rreg = amdgpu_device_pcie_port_rreg; 56562306a36Sopenharmony_ci adev->pciep_wreg = amdgpu_device_pcie_port_wreg; 56662306a36Sopenharmony_ci 56762306a36Sopenharmony_ci /* TODO: will add them during VCN v2 implementation */ 56862306a36Sopenharmony_ci adev->uvd_ctx_rreg = NULL; 56962306a36Sopenharmony_ci adev->uvd_ctx_wreg = NULL; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci adev->didt_rreg = &soc21_didt_rreg; 57262306a36Sopenharmony_ci adev->didt_wreg = &soc21_didt_wreg; 57362306a36Sopenharmony_ci 57462306a36Sopenharmony_ci adev->asic_funcs = &soc21_asic_funcs; 57562306a36Sopenharmony_ci 57662306a36Sopenharmony_ci adev->rev_id = amdgpu_device_get_rev_id(adev); 57762306a36Sopenharmony_ci adev->external_rev_id = 0xff; 57862306a36Sopenharmony_ci switch (adev->ip_versions[GC_HWIP][0]) { 57962306a36Sopenharmony_ci case IP_VERSION(11, 0, 0): 58062306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_CGCG | 58162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 58262306a36Sopenharmony_ci#if 0 58362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 58462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGLS | 58562306a36Sopenharmony_ci#endif 58662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGCG | 58762306a36Sopenharmony_ci AMD_CG_SUPPORT_REPEATER_FGCG | 58862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 58962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_PERF_CLK | 59062306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 59162306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 59262306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 59362306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 59462306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 59562306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 59662306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 59762306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_SD; 59862306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 59962306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 60062306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 60162306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB | 60262306a36Sopenharmony_ci AMD_PG_SUPPORT_MMHUB; 60362306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x1; // TODO: need update 60462306a36Sopenharmony_ci break; 60562306a36Sopenharmony_ci case IP_VERSION(11, 0, 2): 60662306a36Sopenharmony_ci adev->cg_flags = 60762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 60862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 60962306a36Sopenharmony_ci AMD_CG_SUPPORT_REPEATER_FGCG | 61062306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 61162306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 61262306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 61362306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 61462306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 61562306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_SD; 61662306a36Sopenharmony_ci adev->pg_flags = 61762306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN | 61862306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 61962306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 62062306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB | 62162306a36Sopenharmony_ci AMD_PG_SUPPORT_MMHUB; 62262306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x10; 62362306a36Sopenharmony_ci break; 62462306a36Sopenharmony_ci case IP_VERSION(11, 0, 1): 62562306a36Sopenharmony_ci adev->cg_flags = 62662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 62762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 62862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGCG | 62962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 63062306a36Sopenharmony_ci AMD_CG_SUPPORT_REPEATER_FGCG | 63162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_PERF_CLK | 63262306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 63362306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 63462306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 63562306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 63662306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 63762306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 63862306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 63962306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_MGCG | 64062306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_LS | 64162306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 64262306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG; 64362306a36Sopenharmony_ci adev->pg_flags = 64462306a36Sopenharmony_ci AMD_PG_SUPPORT_GFX_PG | 64562306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN | 64662306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 64762306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG; 64862306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x1; 64962306a36Sopenharmony_ci break; 65062306a36Sopenharmony_ci case IP_VERSION(11, 0, 3): 65162306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_VCN_MGCG | 65262306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 65362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 65462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 65562306a36Sopenharmony_ci AMD_CG_SUPPORT_REPEATER_FGCG | 65662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGCG | 65762306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_SD | 65862306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 65962306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS; 66062306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 66162306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 66262306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG; 66362306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x20; 66462306a36Sopenharmony_ci break; 66562306a36Sopenharmony_ci case IP_VERSION(11, 0, 4): 66662306a36Sopenharmony_ci adev->cg_flags = 66762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 66862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 66962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGCG | 67062306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 67162306a36Sopenharmony_ci AMD_CG_SUPPORT_REPEATER_FGCG | 67262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_PERF_CLK | 67362306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 67462306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 67562306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 67662306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 67762306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 67862306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 67962306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 68062306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_MGCG | 68162306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_LS | 68262306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 68362306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG; 68462306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 68562306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 68662306a36Sopenharmony_ci AMD_PG_SUPPORT_GFX_PG | 68762306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG; 68862306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x80; 68962306a36Sopenharmony_ci break; 69062306a36Sopenharmony_ci 69162306a36Sopenharmony_ci default: 69262306a36Sopenharmony_ci /* FIXME: not supported yet */ 69362306a36Sopenharmony_ci return -EINVAL; 69462306a36Sopenharmony_ci } 69562306a36Sopenharmony_ci 69662306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 69762306a36Sopenharmony_ci amdgpu_virt_init_setting(adev); 69862306a36Sopenharmony_ci xgpu_nv_mailbox_set_irq_funcs(adev); 69962306a36Sopenharmony_ci } 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_ci return 0; 70262306a36Sopenharmony_ci} 70362306a36Sopenharmony_ci 70462306a36Sopenharmony_cistatic int soc21_common_late_init(void *handle) 70562306a36Sopenharmony_ci{ 70662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 70762306a36Sopenharmony_ci 70862306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 70962306a36Sopenharmony_ci xgpu_nv_mailbox_get_irq(adev); 71062306a36Sopenharmony_ci if ((adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) || 71162306a36Sopenharmony_ci !amdgpu_sriov_is_av1_support(adev)) { 71262306a36Sopenharmony_ci amdgpu_virt_update_sriov_video_codec(adev, 71362306a36Sopenharmony_ci sriov_vcn_4_0_0_video_codecs_encode_array_vcn1, 71462306a36Sopenharmony_ci ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_encode_array_vcn1), 71562306a36Sopenharmony_ci sriov_vcn_4_0_0_video_codecs_decode_array_vcn1, 71662306a36Sopenharmony_ci ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_decode_array_vcn1)); 71762306a36Sopenharmony_ci } else { 71862306a36Sopenharmony_ci amdgpu_virt_update_sriov_video_codec(adev, 71962306a36Sopenharmony_ci sriov_vcn_4_0_0_video_codecs_encode_array_vcn0, 72062306a36Sopenharmony_ci ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_encode_array_vcn0), 72162306a36Sopenharmony_ci sriov_vcn_4_0_0_video_codecs_decode_array_vcn0, 72262306a36Sopenharmony_ci ARRAY_SIZE(sriov_vcn_4_0_0_video_codecs_decode_array_vcn0)); 72362306a36Sopenharmony_ci } 72462306a36Sopenharmony_ci } else { 72562306a36Sopenharmony_ci if (adev->nbio.ras && 72662306a36Sopenharmony_ci adev->nbio.ras_err_event_athub_irq.funcs) 72762306a36Sopenharmony_ci /* don't need to fail gpu late init 72862306a36Sopenharmony_ci * if enabling athub_err_event interrupt failed 72962306a36Sopenharmony_ci * nbio v4_3 only support fatal error hanlding 73062306a36Sopenharmony_ci * just enable the interrupt directly */ 73162306a36Sopenharmony_ci amdgpu_irq_get(adev, &adev->nbio.ras_err_event_athub_irq, 0); 73262306a36Sopenharmony_ci } 73362306a36Sopenharmony_ci 73462306a36Sopenharmony_ci /* Enable selfring doorbell aperture late because doorbell BAR 73562306a36Sopenharmony_ci * aperture will change if resize BAR successfully in gmc sw_init. 73662306a36Sopenharmony_ci */ 73762306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, true); 73862306a36Sopenharmony_ci 73962306a36Sopenharmony_ci return 0; 74062306a36Sopenharmony_ci} 74162306a36Sopenharmony_ci 74262306a36Sopenharmony_cistatic int soc21_common_sw_init(void *handle) 74362306a36Sopenharmony_ci{ 74462306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 74562306a36Sopenharmony_ci 74662306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 74762306a36Sopenharmony_ci xgpu_nv_mailbox_add_irq_id(adev); 74862306a36Sopenharmony_ci 74962306a36Sopenharmony_ci return 0; 75062306a36Sopenharmony_ci} 75162306a36Sopenharmony_ci 75262306a36Sopenharmony_cistatic int soc21_common_sw_fini(void *handle) 75362306a36Sopenharmony_ci{ 75462306a36Sopenharmony_ci return 0; 75562306a36Sopenharmony_ci} 75662306a36Sopenharmony_ci 75762306a36Sopenharmony_cistatic int soc21_common_hw_init(void *handle) 75862306a36Sopenharmony_ci{ 75962306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 76062306a36Sopenharmony_ci 76162306a36Sopenharmony_ci /* enable aspm */ 76262306a36Sopenharmony_ci soc21_program_aspm(adev); 76362306a36Sopenharmony_ci /* setup nbio registers */ 76462306a36Sopenharmony_ci adev->nbio.funcs->init_registers(adev); 76562306a36Sopenharmony_ci /* remap HDP registers to a hole in mmio space, 76662306a36Sopenharmony_ci * for the purpose of expose those registers 76762306a36Sopenharmony_ci * to process space 76862306a36Sopenharmony_ci */ 76962306a36Sopenharmony_ci if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev)) 77062306a36Sopenharmony_ci adev->nbio.funcs->remap_hdp_registers(adev); 77162306a36Sopenharmony_ci /* enable the doorbell aperture */ 77262306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_aperture(adev, true); 77362306a36Sopenharmony_ci 77462306a36Sopenharmony_ci return 0; 77562306a36Sopenharmony_ci} 77662306a36Sopenharmony_ci 77762306a36Sopenharmony_cistatic int soc21_common_hw_fini(void *handle) 77862306a36Sopenharmony_ci{ 77962306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 78062306a36Sopenharmony_ci 78162306a36Sopenharmony_ci /* Disable the doorbell aperture and selfring doorbell aperture 78262306a36Sopenharmony_ci * separately in hw_fini because soc21_enable_doorbell_aperture 78362306a36Sopenharmony_ci * has been removed and there is no need to delay disabling 78462306a36Sopenharmony_ci * selfring doorbell. 78562306a36Sopenharmony_ci */ 78662306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_aperture(adev, false); 78762306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, false); 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 79062306a36Sopenharmony_ci xgpu_nv_mailbox_put_irq(adev); 79162306a36Sopenharmony_ci } else { 79262306a36Sopenharmony_ci if (adev->nbio.ras && 79362306a36Sopenharmony_ci adev->nbio.ras_err_event_athub_irq.funcs) 79462306a36Sopenharmony_ci amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0); 79562306a36Sopenharmony_ci } 79662306a36Sopenharmony_ci 79762306a36Sopenharmony_ci return 0; 79862306a36Sopenharmony_ci} 79962306a36Sopenharmony_ci 80062306a36Sopenharmony_cistatic int soc21_common_suspend(void *handle) 80162306a36Sopenharmony_ci{ 80262306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 80362306a36Sopenharmony_ci 80462306a36Sopenharmony_ci return soc21_common_hw_fini(adev); 80562306a36Sopenharmony_ci} 80662306a36Sopenharmony_ci 80762306a36Sopenharmony_cistatic int soc21_common_resume(void *handle) 80862306a36Sopenharmony_ci{ 80962306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci return soc21_common_hw_init(adev); 81262306a36Sopenharmony_ci} 81362306a36Sopenharmony_ci 81462306a36Sopenharmony_cistatic bool soc21_common_is_idle(void *handle) 81562306a36Sopenharmony_ci{ 81662306a36Sopenharmony_ci return true; 81762306a36Sopenharmony_ci} 81862306a36Sopenharmony_ci 81962306a36Sopenharmony_cistatic int soc21_common_wait_for_idle(void *handle) 82062306a36Sopenharmony_ci{ 82162306a36Sopenharmony_ci return 0; 82262306a36Sopenharmony_ci} 82362306a36Sopenharmony_ci 82462306a36Sopenharmony_cistatic int soc21_common_soft_reset(void *handle) 82562306a36Sopenharmony_ci{ 82662306a36Sopenharmony_ci return 0; 82762306a36Sopenharmony_ci} 82862306a36Sopenharmony_ci 82962306a36Sopenharmony_cistatic int soc21_common_set_clockgating_state(void *handle, 83062306a36Sopenharmony_ci enum amd_clockgating_state state) 83162306a36Sopenharmony_ci{ 83262306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 83362306a36Sopenharmony_ci 83462306a36Sopenharmony_ci switch (adev->ip_versions[NBIO_HWIP][0]) { 83562306a36Sopenharmony_ci case IP_VERSION(4, 3, 0): 83662306a36Sopenharmony_ci case IP_VERSION(4, 3, 1): 83762306a36Sopenharmony_ci case IP_VERSION(7, 7, 0): 83862306a36Sopenharmony_ci adev->nbio.funcs->update_medium_grain_clock_gating(adev, 83962306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 84062306a36Sopenharmony_ci adev->nbio.funcs->update_medium_grain_light_sleep(adev, 84162306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 84262306a36Sopenharmony_ci adev->hdp.funcs->update_clock_gating(adev, 84362306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 84462306a36Sopenharmony_ci break; 84562306a36Sopenharmony_ci default: 84662306a36Sopenharmony_ci break; 84762306a36Sopenharmony_ci } 84862306a36Sopenharmony_ci return 0; 84962306a36Sopenharmony_ci} 85062306a36Sopenharmony_ci 85162306a36Sopenharmony_cistatic int soc21_common_set_powergating_state(void *handle, 85262306a36Sopenharmony_ci enum amd_powergating_state state) 85362306a36Sopenharmony_ci{ 85462306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 85562306a36Sopenharmony_ci 85662306a36Sopenharmony_ci switch (adev->ip_versions[LSDMA_HWIP][0]) { 85762306a36Sopenharmony_ci case IP_VERSION(6, 0, 0): 85862306a36Sopenharmony_ci case IP_VERSION(6, 0, 2): 85962306a36Sopenharmony_ci adev->lsdma.funcs->update_memory_power_gating(adev, 86062306a36Sopenharmony_ci state == AMD_PG_STATE_GATE); 86162306a36Sopenharmony_ci break; 86262306a36Sopenharmony_ci default: 86362306a36Sopenharmony_ci break; 86462306a36Sopenharmony_ci } 86562306a36Sopenharmony_ci 86662306a36Sopenharmony_ci return 0; 86762306a36Sopenharmony_ci} 86862306a36Sopenharmony_ci 86962306a36Sopenharmony_cistatic void soc21_common_get_clockgating_state(void *handle, u64 *flags) 87062306a36Sopenharmony_ci{ 87162306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 87262306a36Sopenharmony_ci 87362306a36Sopenharmony_ci adev->nbio.funcs->get_clockgating_state(adev, flags); 87462306a36Sopenharmony_ci 87562306a36Sopenharmony_ci adev->hdp.funcs->get_clock_gating_state(adev, flags); 87662306a36Sopenharmony_ci 87762306a36Sopenharmony_ci return; 87862306a36Sopenharmony_ci} 87962306a36Sopenharmony_ci 88062306a36Sopenharmony_cistatic const struct amd_ip_funcs soc21_common_ip_funcs = { 88162306a36Sopenharmony_ci .name = "soc21_common", 88262306a36Sopenharmony_ci .early_init = soc21_common_early_init, 88362306a36Sopenharmony_ci .late_init = soc21_common_late_init, 88462306a36Sopenharmony_ci .sw_init = soc21_common_sw_init, 88562306a36Sopenharmony_ci .sw_fini = soc21_common_sw_fini, 88662306a36Sopenharmony_ci .hw_init = soc21_common_hw_init, 88762306a36Sopenharmony_ci .hw_fini = soc21_common_hw_fini, 88862306a36Sopenharmony_ci .suspend = soc21_common_suspend, 88962306a36Sopenharmony_ci .resume = soc21_common_resume, 89062306a36Sopenharmony_ci .is_idle = soc21_common_is_idle, 89162306a36Sopenharmony_ci .wait_for_idle = soc21_common_wait_for_idle, 89262306a36Sopenharmony_ci .soft_reset = soc21_common_soft_reset, 89362306a36Sopenharmony_ci .set_clockgating_state = soc21_common_set_clockgating_state, 89462306a36Sopenharmony_ci .set_powergating_state = soc21_common_set_powergating_state, 89562306a36Sopenharmony_ci .get_clockgating_state = soc21_common_get_clockgating_state, 89662306a36Sopenharmony_ci}; 897