162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2015 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci * Authors: Alex Deucher 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci#include "amdgpu.h" 2662306a36Sopenharmony_ci#include "amdgpu_trace.h" 2762306a36Sopenharmony_ci#include "si.h" 2862306a36Sopenharmony_ci#include "sid.h" 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ciconst u32 sdma_offsets[SDMA_MAX_INSTANCE] = 3162306a36Sopenharmony_ci{ 3262306a36Sopenharmony_ci DMA0_REGISTER_OFFSET, 3362306a36Sopenharmony_ci DMA1_REGISTER_OFFSET 3462306a36Sopenharmony_ci}; 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_cistatic void si_dma_set_ring_funcs(struct amdgpu_device *adev); 3762306a36Sopenharmony_cistatic void si_dma_set_buffer_funcs(struct amdgpu_device *adev); 3862306a36Sopenharmony_cistatic void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev); 3962306a36Sopenharmony_cistatic void si_dma_set_irq_funcs(struct amdgpu_device *adev); 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_cistatic uint64_t si_dma_ring_get_rptr(struct amdgpu_ring *ring) 4262306a36Sopenharmony_ci{ 4362306a36Sopenharmony_ci return *ring->rptr_cpu_addr; 4462306a36Sopenharmony_ci} 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic uint64_t si_dma_ring_get_wptr(struct amdgpu_ring *ring) 4762306a36Sopenharmony_ci{ 4862306a36Sopenharmony_ci struct amdgpu_device *adev = ring->adev; 4962306a36Sopenharmony_ci u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1; 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2; 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_cistatic void si_dma_ring_set_wptr(struct amdgpu_ring *ring) 5562306a36Sopenharmony_ci{ 5662306a36Sopenharmony_ci struct amdgpu_device *adev = ring->adev; 5762306a36Sopenharmony_ci u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci WREG32(DMA_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc); 6062306a36Sopenharmony_ci} 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_cistatic void si_dma_ring_emit_ib(struct amdgpu_ring *ring, 6362306a36Sopenharmony_ci struct amdgpu_job *job, 6462306a36Sopenharmony_ci struct amdgpu_ib *ib, 6562306a36Sopenharmony_ci uint32_t flags) 6662306a36Sopenharmony_ci{ 6762306a36Sopenharmony_ci unsigned vmid = AMDGPU_JOB_GET_VMID(job); 6862306a36Sopenharmony_ci /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring. 6962306a36Sopenharmony_ci * Pad as necessary with NOPs. 7062306a36Sopenharmony_ci */ 7162306a36Sopenharmony_ci while ((lower_32_bits(ring->wptr) & 7) != 5) 7262306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0)); 7362306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vmid, 0)); 7462306a36Sopenharmony_ci amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0)); 7562306a36Sopenharmony_ci amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF)); 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci} 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci/** 8062306a36Sopenharmony_ci * si_dma_ring_emit_fence - emit a fence on the DMA ring 8162306a36Sopenharmony_ci * 8262306a36Sopenharmony_ci * @ring: amdgpu ring pointer 8362306a36Sopenharmony_ci * @addr: address 8462306a36Sopenharmony_ci * @seq: sequence number 8562306a36Sopenharmony_ci * @flags: fence related flags 8662306a36Sopenharmony_ci * 8762306a36Sopenharmony_ci * Add a DMA fence packet to the ring to write 8862306a36Sopenharmony_ci * the fence seq number and DMA trap packet to generate 8962306a36Sopenharmony_ci * an interrupt if needed (VI). 9062306a36Sopenharmony_ci */ 9162306a36Sopenharmony_cistatic void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq, 9262306a36Sopenharmony_ci unsigned flags) 9362306a36Sopenharmony_ci{ 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT; 9662306a36Sopenharmony_ci /* write the fence */ 9762306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0)); 9862306a36Sopenharmony_ci amdgpu_ring_write(ring, addr & 0xfffffffc); 9962306a36Sopenharmony_ci amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff)); 10062306a36Sopenharmony_ci amdgpu_ring_write(ring, seq); 10162306a36Sopenharmony_ci /* optionally write high bits as well */ 10262306a36Sopenharmony_ci if (write64bit) { 10362306a36Sopenharmony_ci addr += 4; 10462306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0)); 10562306a36Sopenharmony_ci amdgpu_ring_write(ring, addr & 0xfffffffc); 10662306a36Sopenharmony_ci amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff)); 10762306a36Sopenharmony_ci amdgpu_ring_write(ring, upper_32_bits(seq)); 10862306a36Sopenharmony_ci } 10962306a36Sopenharmony_ci /* generate an interrupt */ 11062306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0)); 11162306a36Sopenharmony_ci} 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_cistatic void si_dma_stop(struct amdgpu_device *adev) 11462306a36Sopenharmony_ci{ 11562306a36Sopenharmony_ci u32 rb_cntl; 11662306a36Sopenharmony_ci unsigned i; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci amdgpu_sdma_unset_buffer_funcs_helper(adev); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) { 12162306a36Sopenharmony_ci /* dma0 */ 12262306a36Sopenharmony_ci rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]); 12362306a36Sopenharmony_ci rb_cntl &= ~DMA_RB_ENABLE; 12462306a36Sopenharmony_ci WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl); 12562306a36Sopenharmony_ci } 12662306a36Sopenharmony_ci} 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic int si_dma_start(struct amdgpu_device *adev) 12962306a36Sopenharmony_ci{ 13062306a36Sopenharmony_ci struct amdgpu_ring *ring; 13162306a36Sopenharmony_ci u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz; 13262306a36Sopenharmony_ci int i, r; 13362306a36Sopenharmony_ci uint64_t rptr_addr; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) { 13662306a36Sopenharmony_ci ring = &adev->sdma.instance[i].ring; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0); 13962306a36Sopenharmony_ci WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0); 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci /* Set ring buffer size in dwords */ 14262306a36Sopenharmony_ci rb_bufsz = order_base_2(ring->ring_size / 4); 14362306a36Sopenharmony_ci rb_cntl = rb_bufsz << 1; 14462306a36Sopenharmony_ci#ifdef __BIG_ENDIAN 14562306a36Sopenharmony_ci rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE; 14662306a36Sopenharmony_ci#endif 14762306a36Sopenharmony_ci WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl); 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci /* Initialize the ring buffer's read and write pointers */ 15062306a36Sopenharmony_ci WREG32(DMA_RB_RPTR + sdma_offsets[i], 0); 15162306a36Sopenharmony_ci WREG32(DMA_RB_WPTR + sdma_offsets[i], 0); 15262306a36Sopenharmony_ci 15362306a36Sopenharmony_ci rptr_addr = ring->rptr_gpu_addr; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr)); 15662306a36Sopenharmony_ci WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF); 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8); 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci /* enable DMA IBs */ 16362306a36Sopenharmony_ci ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE; 16462306a36Sopenharmony_ci#ifdef __BIG_ENDIAN 16562306a36Sopenharmony_ci ib_cntl |= DMA_IB_SWAP_ENABLE; 16662306a36Sopenharmony_ci#endif 16762306a36Sopenharmony_ci WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]); 17062306a36Sopenharmony_ci dma_cntl &= ~CTXEMPTY_INT_ENABLE; 17162306a36Sopenharmony_ci WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl); 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci ring->wptr = 0; 17462306a36Sopenharmony_ci WREG32(DMA_RB_WPTR + sdma_offsets[i], ring->wptr << 2); 17562306a36Sopenharmony_ci WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE); 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci r = amdgpu_ring_test_helper(ring); 17862306a36Sopenharmony_ci if (r) 17962306a36Sopenharmony_ci return r; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci if (adev->mman.buffer_funcs_ring == ring) 18262306a36Sopenharmony_ci amdgpu_ttm_set_buffer_funcs_status(adev, true); 18362306a36Sopenharmony_ci } 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci return 0; 18662306a36Sopenharmony_ci} 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_ci/** 18962306a36Sopenharmony_ci * si_dma_ring_test_ring - simple async dma engine test 19062306a36Sopenharmony_ci * 19162306a36Sopenharmony_ci * @ring: amdgpu_ring structure holding ring information 19262306a36Sopenharmony_ci * 19362306a36Sopenharmony_ci * Test the DMA engine by writing using it to write an 19462306a36Sopenharmony_ci * value to memory. (VI). 19562306a36Sopenharmony_ci * Returns 0 for success, error for failure. 19662306a36Sopenharmony_ci */ 19762306a36Sopenharmony_cistatic int si_dma_ring_test_ring(struct amdgpu_ring *ring) 19862306a36Sopenharmony_ci{ 19962306a36Sopenharmony_ci struct amdgpu_device *adev = ring->adev; 20062306a36Sopenharmony_ci unsigned i; 20162306a36Sopenharmony_ci unsigned index; 20262306a36Sopenharmony_ci int r; 20362306a36Sopenharmony_ci u32 tmp; 20462306a36Sopenharmony_ci u64 gpu_addr; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci r = amdgpu_device_wb_get(adev, &index); 20762306a36Sopenharmony_ci if (r) 20862306a36Sopenharmony_ci return r; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci gpu_addr = adev->wb.gpu_addr + (index * 4); 21162306a36Sopenharmony_ci tmp = 0xCAFEDEAD; 21262306a36Sopenharmony_ci adev->wb.wb[index] = cpu_to_le32(tmp); 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci r = amdgpu_ring_alloc(ring, 4); 21562306a36Sopenharmony_ci if (r) 21662306a36Sopenharmony_ci goto error_free_wb; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1)); 21962306a36Sopenharmony_ci amdgpu_ring_write(ring, lower_32_bits(gpu_addr)); 22062306a36Sopenharmony_ci amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff); 22162306a36Sopenharmony_ci amdgpu_ring_write(ring, 0xDEADBEEF); 22262306a36Sopenharmony_ci amdgpu_ring_commit(ring); 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci for (i = 0; i < adev->usec_timeout; i++) { 22562306a36Sopenharmony_ci tmp = le32_to_cpu(adev->wb.wb[index]); 22662306a36Sopenharmony_ci if (tmp == 0xDEADBEEF) 22762306a36Sopenharmony_ci break; 22862306a36Sopenharmony_ci udelay(1); 22962306a36Sopenharmony_ci } 23062306a36Sopenharmony_ci 23162306a36Sopenharmony_ci if (i >= adev->usec_timeout) 23262306a36Sopenharmony_ci r = -ETIMEDOUT; 23362306a36Sopenharmony_ci 23462306a36Sopenharmony_cierror_free_wb: 23562306a36Sopenharmony_ci amdgpu_device_wb_free(adev, index); 23662306a36Sopenharmony_ci return r; 23762306a36Sopenharmony_ci} 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci/** 24062306a36Sopenharmony_ci * si_dma_ring_test_ib - test an IB on the DMA engine 24162306a36Sopenharmony_ci * 24262306a36Sopenharmony_ci * @ring: amdgpu_ring structure holding ring information 24362306a36Sopenharmony_ci * @timeout: timeout value in jiffies, or MAX_SCHEDULE_TIMEOUT 24462306a36Sopenharmony_ci * 24562306a36Sopenharmony_ci * Test a simple IB in the DMA ring (VI). 24662306a36Sopenharmony_ci * Returns 0 on success, error on failure. 24762306a36Sopenharmony_ci */ 24862306a36Sopenharmony_cistatic int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout) 24962306a36Sopenharmony_ci{ 25062306a36Sopenharmony_ci struct amdgpu_device *adev = ring->adev; 25162306a36Sopenharmony_ci struct amdgpu_ib ib; 25262306a36Sopenharmony_ci struct dma_fence *f = NULL; 25362306a36Sopenharmony_ci unsigned index; 25462306a36Sopenharmony_ci u32 tmp = 0; 25562306a36Sopenharmony_ci u64 gpu_addr; 25662306a36Sopenharmony_ci long r; 25762306a36Sopenharmony_ci 25862306a36Sopenharmony_ci r = amdgpu_device_wb_get(adev, &index); 25962306a36Sopenharmony_ci if (r) 26062306a36Sopenharmony_ci return r; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci gpu_addr = adev->wb.gpu_addr + (index * 4); 26362306a36Sopenharmony_ci tmp = 0xCAFEDEAD; 26462306a36Sopenharmony_ci adev->wb.wb[index] = cpu_to_le32(tmp); 26562306a36Sopenharmony_ci memset(&ib, 0, sizeof(ib)); 26662306a36Sopenharmony_ci r = amdgpu_ib_get(adev, NULL, 256, 26762306a36Sopenharmony_ci AMDGPU_IB_POOL_DIRECT, &ib); 26862306a36Sopenharmony_ci if (r) 26962306a36Sopenharmony_ci goto err0; 27062306a36Sopenharmony_ci 27162306a36Sopenharmony_ci ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1); 27262306a36Sopenharmony_ci ib.ptr[1] = lower_32_bits(gpu_addr); 27362306a36Sopenharmony_ci ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff; 27462306a36Sopenharmony_ci ib.ptr[3] = 0xDEADBEEF; 27562306a36Sopenharmony_ci ib.length_dw = 4; 27662306a36Sopenharmony_ci r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f); 27762306a36Sopenharmony_ci if (r) 27862306a36Sopenharmony_ci goto err1; 27962306a36Sopenharmony_ci 28062306a36Sopenharmony_ci r = dma_fence_wait_timeout(f, false, timeout); 28162306a36Sopenharmony_ci if (r == 0) { 28262306a36Sopenharmony_ci r = -ETIMEDOUT; 28362306a36Sopenharmony_ci goto err1; 28462306a36Sopenharmony_ci } else if (r < 0) { 28562306a36Sopenharmony_ci goto err1; 28662306a36Sopenharmony_ci } 28762306a36Sopenharmony_ci tmp = le32_to_cpu(adev->wb.wb[index]); 28862306a36Sopenharmony_ci if (tmp == 0xDEADBEEF) 28962306a36Sopenharmony_ci r = 0; 29062306a36Sopenharmony_ci else 29162306a36Sopenharmony_ci r = -EINVAL; 29262306a36Sopenharmony_ci 29362306a36Sopenharmony_cierr1: 29462306a36Sopenharmony_ci amdgpu_ib_free(adev, &ib, NULL); 29562306a36Sopenharmony_ci dma_fence_put(f); 29662306a36Sopenharmony_cierr0: 29762306a36Sopenharmony_ci amdgpu_device_wb_free(adev, index); 29862306a36Sopenharmony_ci return r; 29962306a36Sopenharmony_ci} 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci/** 30262306a36Sopenharmony_ci * si_dma_vm_copy_pte - update PTEs by copying them from the GART 30362306a36Sopenharmony_ci * 30462306a36Sopenharmony_ci * @ib: indirect buffer to fill with commands 30562306a36Sopenharmony_ci * @pe: addr of the page entry 30662306a36Sopenharmony_ci * @src: src addr to copy from 30762306a36Sopenharmony_ci * @count: number of page entries to update 30862306a36Sopenharmony_ci * 30962306a36Sopenharmony_ci * Update PTEs by copying them from the GART using DMA (SI). 31062306a36Sopenharmony_ci */ 31162306a36Sopenharmony_cistatic void si_dma_vm_copy_pte(struct amdgpu_ib *ib, 31262306a36Sopenharmony_ci uint64_t pe, uint64_t src, 31362306a36Sopenharmony_ci unsigned count) 31462306a36Sopenharmony_ci{ 31562306a36Sopenharmony_ci unsigned bytes = count * 8; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY, 31862306a36Sopenharmony_ci 1, 0, 0, bytes); 31962306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(pe); 32062306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(src); 32162306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff; 32262306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff; 32362306a36Sopenharmony_ci} 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci/** 32662306a36Sopenharmony_ci * si_dma_vm_write_pte - update PTEs by writing them manually 32762306a36Sopenharmony_ci * 32862306a36Sopenharmony_ci * @ib: indirect buffer to fill with commands 32962306a36Sopenharmony_ci * @pe: addr of the page entry 33062306a36Sopenharmony_ci * @value: dst addr to write into pe 33162306a36Sopenharmony_ci * @count: number of page entries to update 33262306a36Sopenharmony_ci * @incr: increase next addr by incr bytes 33362306a36Sopenharmony_ci * 33462306a36Sopenharmony_ci * Update PTEs by writing them manually using DMA (SI). 33562306a36Sopenharmony_ci */ 33662306a36Sopenharmony_cistatic void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe, 33762306a36Sopenharmony_ci uint64_t value, unsigned count, 33862306a36Sopenharmony_ci uint32_t incr) 33962306a36Sopenharmony_ci{ 34062306a36Sopenharmony_ci unsigned ndw = count * 2; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw); 34362306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(pe); 34462306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(pe); 34562306a36Sopenharmony_ci for (; ndw > 0; ndw -= 2) { 34662306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(value); 34762306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(value); 34862306a36Sopenharmony_ci value += incr; 34962306a36Sopenharmony_ci } 35062306a36Sopenharmony_ci} 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci/** 35362306a36Sopenharmony_ci * si_dma_vm_set_pte_pde - update the page tables using sDMA 35462306a36Sopenharmony_ci * 35562306a36Sopenharmony_ci * @ib: indirect buffer to fill with commands 35662306a36Sopenharmony_ci * @pe: addr of the page entry 35762306a36Sopenharmony_ci * @addr: dst addr to write into pe 35862306a36Sopenharmony_ci * @count: number of page entries to update 35962306a36Sopenharmony_ci * @incr: increase next addr by incr bytes 36062306a36Sopenharmony_ci * @flags: access flags 36162306a36Sopenharmony_ci * 36262306a36Sopenharmony_ci * Update the page tables using sDMA (CIK). 36362306a36Sopenharmony_ci */ 36462306a36Sopenharmony_cistatic void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib, 36562306a36Sopenharmony_ci uint64_t pe, 36662306a36Sopenharmony_ci uint64_t addr, unsigned count, 36762306a36Sopenharmony_ci uint32_t incr, uint64_t flags) 36862306a36Sopenharmony_ci{ 36962306a36Sopenharmony_ci uint64_t value; 37062306a36Sopenharmony_ci unsigned ndw; 37162306a36Sopenharmony_ci 37262306a36Sopenharmony_ci while (count) { 37362306a36Sopenharmony_ci ndw = count * 2; 37462306a36Sopenharmony_ci if (ndw > 0xFFFFE) 37562306a36Sopenharmony_ci ndw = 0xFFFFE; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci if (flags & AMDGPU_PTE_VALID) 37862306a36Sopenharmony_ci value = addr; 37962306a36Sopenharmony_ci else 38062306a36Sopenharmony_ci value = 0; 38162306a36Sopenharmony_ci 38262306a36Sopenharmony_ci /* for physically contiguous pages (vram) */ 38362306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw); 38462306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = pe; /* dst addr */ 38562306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff; 38662306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */ 38762306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(flags); 38862306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = value; /* value */ 38962306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(value); 39062306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = incr; /* increment size */ 39162306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = 0; 39262306a36Sopenharmony_ci pe += ndw * 4; 39362306a36Sopenharmony_ci addr += (ndw / 2) * incr; 39462306a36Sopenharmony_ci count -= ndw / 2; 39562306a36Sopenharmony_ci } 39662306a36Sopenharmony_ci} 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci/** 39962306a36Sopenharmony_ci * si_dma_ring_pad_ib - pad the IB to the required number of dw 40062306a36Sopenharmony_ci * 40162306a36Sopenharmony_ci * @ring: amdgpu_ring pointer 40262306a36Sopenharmony_ci * @ib: indirect buffer to fill with padding 40362306a36Sopenharmony_ci * 40462306a36Sopenharmony_ci */ 40562306a36Sopenharmony_cistatic void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib) 40662306a36Sopenharmony_ci{ 40762306a36Sopenharmony_ci while (ib->length_dw & 0x7) 40862306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0); 40962306a36Sopenharmony_ci} 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_ci/** 41262306a36Sopenharmony_ci * si_dma_ring_emit_pipeline_sync - sync the pipeline 41362306a36Sopenharmony_ci * 41462306a36Sopenharmony_ci * @ring: amdgpu_ring pointer 41562306a36Sopenharmony_ci * 41662306a36Sopenharmony_ci * Make sure all previous operations are completed (CIK). 41762306a36Sopenharmony_ci */ 41862306a36Sopenharmony_cistatic void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring) 41962306a36Sopenharmony_ci{ 42062306a36Sopenharmony_ci uint32_t seq = ring->fence_drv.sync_seq; 42162306a36Sopenharmony_ci uint64_t addr = ring->fence_drv.gpu_addr; 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci /* wait for idle */ 42462306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) | 42562306a36Sopenharmony_ci (1 << 27)); /* Poll memory */ 42662306a36Sopenharmony_ci amdgpu_ring_write(ring, lower_32_bits(addr)); 42762306a36Sopenharmony_ci amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */ 42862306a36Sopenharmony_ci amdgpu_ring_write(ring, 0xffffffff); /* mask */ 42962306a36Sopenharmony_ci amdgpu_ring_write(ring, seq); /* value */ 43062306a36Sopenharmony_ci amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */ 43162306a36Sopenharmony_ci} 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci/** 43462306a36Sopenharmony_ci * si_dma_ring_emit_vm_flush - cik vm flush using sDMA 43562306a36Sopenharmony_ci * 43662306a36Sopenharmony_ci * @ring: amdgpu_ring pointer 43762306a36Sopenharmony_ci * @vmid: vmid number to use 43862306a36Sopenharmony_ci * @pd_addr: address 43962306a36Sopenharmony_ci * 44062306a36Sopenharmony_ci * Update the page table base and flush the VM TLB 44162306a36Sopenharmony_ci * using sDMA (VI). 44262306a36Sopenharmony_ci */ 44362306a36Sopenharmony_cistatic void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring, 44462306a36Sopenharmony_ci unsigned vmid, uint64_t pd_addr) 44562306a36Sopenharmony_ci{ 44662306a36Sopenharmony_ci amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr); 44762306a36Sopenharmony_ci 44862306a36Sopenharmony_ci /* wait for invalidate to complete */ 44962306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0)); 45062306a36Sopenharmony_ci amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST); 45162306a36Sopenharmony_ci amdgpu_ring_write(ring, 0xff << 16); /* retry */ 45262306a36Sopenharmony_ci amdgpu_ring_write(ring, 1 << vmid); /* mask */ 45362306a36Sopenharmony_ci amdgpu_ring_write(ring, 0); /* value */ 45462306a36Sopenharmony_ci amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */ 45562306a36Sopenharmony_ci} 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_cistatic void si_dma_ring_emit_wreg(struct amdgpu_ring *ring, 45862306a36Sopenharmony_ci uint32_t reg, uint32_t val) 45962306a36Sopenharmony_ci{ 46062306a36Sopenharmony_ci amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0)); 46162306a36Sopenharmony_ci amdgpu_ring_write(ring, (0xf << 16) | reg); 46262306a36Sopenharmony_ci amdgpu_ring_write(ring, val); 46362306a36Sopenharmony_ci} 46462306a36Sopenharmony_ci 46562306a36Sopenharmony_cistatic int si_dma_early_init(void *handle) 46662306a36Sopenharmony_ci{ 46762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 46862306a36Sopenharmony_ci 46962306a36Sopenharmony_ci adev->sdma.num_instances = 2; 47062306a36Sopenharmony_ci 47162306a36Sopenharmony_ci si_dma_set_ring_funcs(adev); 47262306a36Sopenharmony_ci si_dma_set_buffer_funcs(adev); 47362306a36Sopenharmony_ci si_dma_set_vm_pte_funcs(adev); 47462306a36Sopenharmony_ci si_dma_set_irq_funcs(adev); 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_ci return 0; 47762306a36Sopenharmony_ci} 47862306a36Sopenharmony_ci 47962306a36Sopenharmony_cistatic int si_dma_sw_init(void *handle) 48062306a36Sopenharmony_ci{ 48162306a36Sopenharmony_ci struct amdgpu_ring *ring; 48262306a36Sopenharmony_ci int r, i; 48362306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 48462306a36Sopenharmony_ci 48562306a36Sopenharmony_ci /* DMA0 trap event */ 48662306a36Sopenharmony_ci r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 224, 48762306a36Sopenharmony_ci &adev->sdma.trap_irq); 48862306a36Sopenharmony_ci if (r) 48962306a36Sopenharmony_ci return r; 49062306a36Sopenharmony_ci 49162306a36Sopenharmony_ci /* DMA1 trap event */ 49262306a36Sopenharmony_ci r = amdgpu_irq_add_id(adev, AMDGPU_IRQ_CLIENTID_LEGACY, 244, 49362306a36Sopenharmony_ci &adev->sdma.trap_irq); 49462306a36Sopenharmony_ci if (r) 49562306a36Sopenharmony_ci return r; 49662306a36Sopenharmony_ci 49762306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) { 49862306a36Sopenharmony_ci ring = &adev->sdma.instance[i].ring; 49962306a36Sopenharmony_ci ring->ring_obj = NULL; 50062306a36Sopenharmony_ci ring->use_doorbell = false; 50162306a36Sopenharmony_ci sprintf(ring->name, "sdma%d", i); 50262306a36Sopenharmony_ci r = amdgpu_ring_init(adev, ring, 1024, 50362306a36Sopenharmony_ci &adev->sdma.trap_irq, 50462306a36Sopenharmony_ci (i == 0) ? AMDGPU_SDMA_IRQ_INSTANCE0 : 50562306a36Sopenharmony_ci AMDGPU_SDMA_IRQ_INSTANCE1, 50662306a36Sopenharmony_ci AMDGPU_RING_PRIO_DEFAULT, NULL); 50762306a36Sopenharmony_ci if (r) 50862306a36Sopenharmony_ci return r; 50962306a36Sopenharmony_ci } 51062306a36Sopenharmony_ci 51162306a36Sopenharmony_ci return r; 51262306a36Sopenharmony_ci} 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_cistatic int si_dma_sw_fini(void *handle) 51562306a36Sopenharmony_ci{ 51662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 51762306a36Sopenharmony_ci int i; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) 52062306a36Sopenharmony_ci amdgpu_ring_fini(&adev->sdma.instance[i].ring); 52162306a36Sopenharmony_ci 52262306a36Sopenharmony_ci return 0; 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_cistatic int si_dma_hw_init(void *handle) 52662306a36Sopenharmony_ci{ 52762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci return si_dma_start(adev); 53062306a36Sopenharmony_ci} 53162306a36Sopenharmony_ci 53262306a36Sopenharmony_cistatic int si_dma_hw_fini(void *handle) 53362306a36Sopenharmony_ci{ 53462306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 53562306a36Sopenharmony_ci 53662306a36Sopenharmony_ci si_dma_stop(adev); 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_ci return 0; 53962306a36Sopenharmony_ci} 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_cistatic int si_dma_suspend(void *handle) 54262306a36Sopenharmony_ci{ 54362306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 54462306a36Sopenharmony_ci 54562306a36Sopenharmony_ci return si_dma_hw_fini(adev); 54662306a36Sopenharmony_ci} 54762306a36Sopenharmony_ci 54862306a36Sopenharmony_cistatic int si_dma_resume(void *handle) 54962306a36Sopenharmony_ci{ 55062306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 55162306a36Sopenharmony_ci 55262306a36Sopenharmony_ci return si_dma_hw_init(adev); 55362306a36Sopenharmony_ci} 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_cistatic bool si_dma_is_idle(void *handle) 55662306a36Sopenharmony_ci{ 55762306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 55862306a36Sopenharmony_ci u32 tmp = RREG32(SRBM_STATUS2); 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_ci if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK)) 56162306a36Sopenharmony_ci return false; 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci return true; 56462306a36Sopenharmony_ci} 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_cistatic int si_dma_wait_for_idle(void *handle) 56762306a36Sopenharmony_ci{ 56862306a36Sopenharmony_ci unsigned i; 56962306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci for (i = 0; i < adev->usec_timeout; i++) { 57262306a36Sopenharmony_ci if (si_dma_is_idle(handle)) 57362306a36Sopenharmony_ci return 0; 57462306a36Sopenharmony_ci udelay(1); 57562306a36Sopenharmony_ci } 57662306a36Sopenharmony_ci return -ETIMEDOUT; 57762306a36Sopenharmony_ci} 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_cistatic int si_dma_soft_reset(void *handle) 58062306a36Sopenharmony_ci{ 58162306a36Sopenharmony_ci DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n"); 58262306a36Sopenharmony_ci return 0; 58362306a36Sopenharmony_ci} 58462306a36Sopenharmony_ci 58562306a36Sopenharmony_cistatic int si_dma_set_trap_irq_state(struct amdgpu_device *adev, 58662306a36Sopenharmony_ci struct amdgpu_irq_src *src, 58762306a36Sopenharmony_ci unsigned type, 58862306a36Sopenharmony_ci enum amdgpu_interrupt_state state) 58962306a36Sopenharmony_ci{ 59062306a36Sopenharmony_ci u32 sdma_cntl; 59162306a36Sopenharmony_ci 59262306a36Sopenharmony_ci switch (type) { 59362306a36Sopenharmony_ci case AMDGPU_SDMA_IRQ_INSTANCE0: 59462306a36Sopenharmony_ci switch (state) { 59562306a36Sopenharmony_ci case AMDGPU_IRQ_STATE_DISABLE: 59662306a36Sopenharmony_ci sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET); 59762306a36Sopenharmony_ci sdma_cntl &= ~TRAP_ENABLE; 59862306a36Sopenharmony_ci WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl); 59962306a36Sopenharmony_ci break; 60062306a36Sopenharmony_ci case AMDGPU_IRQ_STATE_ENABLE: 60162306a36Sopenharmony_ci sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET); 60262306a36Sopenharmony_ci sdma_cntl |= TRAP_ENABLE; 60362306a36Sopenharmony_ci WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl); 60462306a36Sopenharmony_ci break; 60562306a36Sopenharmony_ci default: 60662306a36Sopenharmony_ci break; 60762306a36Sopenharmony_ci } 60862306a36Sopenharmony_ci break; 60962306a36Sopenharmony_ci case AMDGPU_SDMA_IRQ_INSTANCE1: 61062306a36Sopenharmony_ci switch (state) { 61162306a36Sopenharmony_ci case AMDGPU_IRQ_STATE_DISABLE: 61262306a36Sopenharmony_ci sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET); 61362306a36Sopenharmony_ci sdma_cntl &= ~TRAP_ENABLE; 61462306a36Sopenharmony_ci WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl); 61562306a36Sopenharmony_ci break; 61662306a36Sopenharmony_ci case AMDGPU_IRQ_STATE_ENABLE: 61762306a36Sopenharmony_ci sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET); 61862306a36Sopenharmony_ci sdma_cntl |= TRAP_ENABLE; 61962306a36Sopenharmony_ci WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl); 62062306a36Sopenharmony_ci break; 62162306a36Sopenharmony_ci default: 62262306a36Sopenharmony_ci break; 62362306a36Sopenharmony_ci } 62462306a36Sopenharmony_ci break; 62562306a36Sopenharmony_ci default: 62662306a36Sopenharmony_ci break; 62762306a36Sopenharmony_ci } 62862306a36Sopenharmony_ci return 0; 62962306a36Sopenharmony_ci} 63062306a36Sopenharmony_ci 63162306a36Sopenharmony_cistatic int si_dma_process_trap_irq(struct amdgpu_device *adev, 63262306a36Sopenharmony_ci struct amdgpu_irq_src *source, 63362306a36Sopenharmony_ci struct amdgpu_iv_entry *entry) 63462306a36Sopenharmony_ci{ 63562306a36Sopenharmony_ci if (entry->src_id == 224) 63662306a36Sopenharmony_ci amdgpu_fence_process(&adev->sdma.instance[0].ring); 63762306a36Sopenharmony_ci else 63862306a36Sopenharmony_ci amdgpu_fence_process(&adev->sdma.instance[1].ring); 63962306a36Sopenharmony_ci return 0; 64062306a36Sopenharmony_ci} 64162306a36Sopenharmony_ci 64262306a36Sopenharmony_cistatic int si_dma_set_clockgating_state(void *handle, 64362306a36Sopenharmony_ci enum amd_clockgating_state state) 64462306a36Sopenharmony_ci{ 64562306a36Sopenharmony_ci u32 orig, data, offset; 64662306a36Sopenharmony_ci int i; 64762306a36Sopenharmony_ci bool enable; 64862306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 64962306a36Sopenharmony_ci 65062306a36Sopenharmony_ci enable = (state == AMD_CG_STATE_GATE); 65162306a36Sopenharmony_ci 65262306a36Sopenharmony_ci if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) { 65362306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) { 65462306a36Sopenharmony_ci if (i == 0) 65562306a36Sopenharmony_ci offset = DMA0_REGISTER_OFFSET; 65662306a36Sopenharmony_ci else 65762306a36Sopenharmony_ci offset = DMA1_REGISTER_OFFSET; 65862306a36Sopenharmony_ci orig = data = RREG32(DMA_POWER_CNTL + offset); 65962306a36Sopenharmony_ci data &= ~MEM_POWER_OVERRIDE; 66062306a36Sopenharmony_ci if (data != orig) 66162306a36Sopenharmony_ci WREG32(DMA_POWER_CNTL + offset, data); 66262306a36Sopenharmony_ci WREG32(DMA_CLK_CTRL + offset, 0x00000100); 66362306a36Sopenharmony_ci } 66462306a36Sopenharmony_ci } else { 66562306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) { 66662306a36Sopenharmony_ci if (i == 0) 66762306a36Sopenharmony_ci offset = DMA0_REGISTER_OFFSET; 66862306a36Sopenharmony_ci else 66962306a36Sopenharmony_ci offset = DMA1_REGISTER_OFFSET; 67062306a36Sopenharmony_ci orig = data = RREG32(DMA_POWER_CNTL + offset); 67162306a36Sopenharmony_ci data |= MEM_POWER_OVERRIDE; 67262306a36Sopenharmony_ci if (data != orig) 67362306a36Sopenharmony_ci WREG32(DMA_POWER_CNTL + offset, data); 67462306a36Sopenharmony_ci 67562306a36Sopenharmony_ci orig = data = RREG32(DMA_CLK_CTRL + offset); 67662306a36Sopenharmony_ci data = 0xff000000; 67762306a36Sopenharmony_ci if (data != orig) 67862306a36Sopenharmony_ci WREG32(DMA_CLK_CTRL + offset, data); 67962306a36Sopenharmony_ci } 68062306a36Sopenharmony_ci } 68162306a36Sopenharmony_ci 68262306a36Sopenharmony_ci return 0; 68362306a36Sopenharmony_ci} 68462306a36Sopenharmony_ci 68562306a36Sopenharmony_cistatic int si_dma_set_powergating_state(void *handle, 68662306a36Sopenharmony_ci enum amd_powergating_state state) 68762306a36Sopenharmony_ci{ 68862306a36Sopenharmony_ci u32 tmp; 68962306a36Sopenharmony_ci 69062306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 69162306a36Sopenharmony_ci 69262306a36Sopenharmony_ci WREG32(DMA_PGFSM_WRITE, 0x00002000); 69362306a36Sopenharmony_ci WREG32(DMA_PGFSM_CONFIG, 0x100010ff); 69462306a36Sopenharmony_ci 69562306a36Sopenharmony_ci for (tmp = 0; tmp < 5; tmp++) 69662306a36Sopenharmony_ci WREG32(DMA_PGFSM_WRITE, 0); 69762306a36Sopenharmony_ci 69862306a36Sopenharmony_ci return 0; 69962306a36Sopenharmony_ci} 70062306a36Sopenharmony_ci 70162306a36Sopenharmony_cistatic const struct amd_ip_funcs si_dma_ip_funcs = { 70262306a36Sopenharmony_ci .name = "si_dma", 70362306a36Sopenharmony_ci .early_init = si_dma_early_init, 70462306a36Sopenharmony_ci .late_init = NULL, 70562306a36Sopenharmony_ci .sw_init = si_dma_sw_init, 70662306a36Sopenharmony_ci .sw_fini = si_dma_sw_fini, 70762306a36Sopenharmony_ci .hw_init = si_dma_hw_init, 70862306a36Sopenharmony_ci .hw_fini = si_dma_hw_fini, 70962306a36Sopenharmony_ci .suspend = si_dma_suspend, 71062306a36Sopenharmony_ci .resume = si_dma_resume, 71162306a36Sopenharmony_ci .is_idle = si_dma_is_idle, 71262306a36Sopenharmony_ci .wait_for_idle = si_dma_wait_for_idle, 71362306a36Sopenharmony_ci .soft_reset = si_dma_soft_reset, 71462306a36Sopenharmony_ci .set_clockgating_state = si_dma_set_clockgating_state, 71562306a36Sopenharmony_ci .set_powergating_state = si_dma_set_powergating_state, 71662306a36Sopenharmony_ci}; 71762306a36Sopenharmony_ci 71862306a36Sopenharmony_cistatic const struct amdgpu_ring_funcs si_dma_ring_funcs = { 71962306a36Sopenharmony_ci .type = AMDGPU_RING_TYPE_SDMA, 72062306a36Sopenharmony_ci .align_mask = 0xf, 72162306a36Sopenharmony_ci .nop = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0), 72262306a36Sopenharmony_ci .support_64bit_ptrs = false, 72362306a36Sopenharmony_ci .get_rptr = si_dma_ring_get_rptr, 72462306a36Sopenharmony_ci .get_wptr = si_dma_ring_get_wptr, 72562306a36Sopenharmony_ci .set_wptr = si_dma_ring_set_wptr, 72662306a36Sopenharmony_ci .emit_frame_size = 72762306a36Sopenharmony_ci 3 + 3 + /* hdp flush / invalidate */ 72862306a36Sopenharmony_ci 6 + /* si_dma_ring_emit_pipeline_sync */ 72962306a36Sopenharmony_ci SI_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* si_dma_ring_emit_vm_flush */ 73062306a36Sopenharmony_ci 9 + 9 + 9, /* si_dma_ring_emit_fence x3 for user fence, vm fence */ 73162306a36Sopenharmony_ci .emit_ib_size = 7 + 3, /* si_dma_ring_emit_ib */ 73262306a36Sopenharmony_ci .emit_ib = si_dma_ring_emit_ib, 73362306a36Sopenharmony_ci .emit_fence = si_dma_ring_emit_fence, 73462306a36Sopenharmony_ci .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync, 73562306a36Sopenharmony_ci .emit_vm_flush = si_dma_ring_emit_vm_flush, 73662306a36Sopenharmony_ci .test_ring = si_dma_ring_test_ring, 73762306a36Sopenharmony_ci .test_ib = si_dma_ring_test_ib, 73862306a36Sopenharmony_ci .insert_nop = amdgpu_ring_insert_nop, 73962306a36Sopenharmony_ci .pad_ib = si_dma_ring_pad_ib, 74062306a36Sopenharmony_ci .emit_wreg = si_dma_ring_emit_wreg, 74162306a36Sopenharmony_ci}; 74262306a36Sopenharmony_ci 74362306a36Sopenharmony_cistatic void si_dma_set_ring_funcs(struct amdgpu_device *adev) 74462306a36Sopenharmony_ci{ 74562306a36Sopenharmony_ci int i; 74662306a36Sopenharmony_ci 74762306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) 74862306a36Sopenharmony_ci adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs; 74962306a36Sopenharmony_ci} 75062306a36Sopenharmony_ci 75162306a36Sopenharmony_cistatic const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = { 75262306a36Sopenharmony_ci .set = si_dma_set_trap_irq_state, 75362306a36Sopenharmony_ci .process = si_dma_process_trap_irq, 75462306a36Sopenharmony_ci}; 75562306a36Sopenharmony_ci 75662306a36Sopenharmony_cistatic void si_dma_set_irq_funcs(struct amdgpu_device *adev) 75762306a36Sopenharmony_ci{ 75862306a36Sopenharmony_ci adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST; 75962306a36Sopenharmony_ci adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs; 76062306a36Sopenharmony_ci} 76162306a36Sopenharmony_ci 76262306a36Sopenharmony_ci/** 76362306a36Sopenharmony_ci * si_dma_emit_copy_buffer - copy buffer using the sDMA engine 76462306a36Sopenharmony_ci * 76562306a36Sopenharmony_ci * @ib: indirect buffer to copy to 76662306a36Sopenharmony_ci * @src_offset: src GPU address 76762306a36Sopenharmony_ci * @dst_offset: dst GPU address 76862306a36Sopenharmony_ci * @byte_count: number of bytes to xfer 76962306a36Sopenharmony_ci * @tmz: is this a secure operation 77062306a36Sopenharmony_ci * 77162306a36Sopenharmony_ci * Copy GPU buffers using the DMA engine (VI). 77262306a36Sopenharmony_ci * Used by the amdgpu ttm implementation to move pages if 77362306a36Sopenharmony_ci * registered as the asic copy callback. 77462306a36Sopenharmony_ci */ 77562306a36Sopenharmony_cistatic void si_dma_emit_copy_buffer(struct amdgpu_ib *ib, 77662306a36Sopenharmony_ci uint64_t src_offset, 77762306a36Sopenharmony_ci uint64_t dst_offset, 77862306a36Sopenharmony_ci uint32_t byte_count, 77962306a36Sopenharmony_ci bool tmz) 78062306a36Sopenharmony_ci{ 78162306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY, 78262306a36Sopenharmony_ci 1, 0, 0, byte_count); 78362306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); 78462306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(src_offset); 78562306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff; 78662306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff; 78762306a36Sopenharmony_ci} 78862306a36Sopenharmony_ci 78962306a36Sopenharmony_ci/** 79062306a36Sopenharmony_ci * si_dma_emit_fill_buffer - fill buffer using the sDMA engine 79162306a36Sopenharmony_ci * 79262306a36Sopenharmony_ci * @ib: indirect buffer to copy to 79362306a36Sopenharmony_ci * @src_data: value to write to buffer 79462306a36Sopenharmony_ci * @dst_offset: dst GPU address 79562306a36Sopenharmony_ci * @byte_count: number of bytes to xfer 79662306a36Sopenharmony_ci * 79762306a36Sopenharmony_ci * Fill GPU buffers using the DMA engine (VI). 79862306a36Sopenharmony_ci */ 79962306a36Sopenharmony_cistatic void si_dma_emit_fill_buffer(struct amdgpu_ib *ib, 80062306a36Sopenharmony_ci uint32_t src_data, 80162306a36Sopenharmony_ci uint64_t dst_offset, 80262306a36Sopenharmony_ci uint32_t byte_count) 80362306a36Sopenharmony_ci{ 80462306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL, 80562306a36Sopenharmony_ci 0, 0, 0, byte_count / 4); 80662306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset); 80762306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = src_data; 80862306a36Sopenharmony_ci ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16; 80962306a36Sopenharmony_ci} 81062306a36Sopenharmony_ci 81162306a36Sopenharmony_ci 81262306a36Sopenharmony_cistatic const struct amdgpu_buffer_funcs si_dma_buffer_funcs = { 81362306a36Sopenharmony_ci .copy_max_bytes = 0xffff8, 81462306a36Sopenharmony_ci .copy_num_dw = 5, 81562306a36Sopenharmony_ci .emit_copy_buffer = si_dma_emit_copy_buffer, 81662306a36Sopenharmony_ci 81762306a36Sopenharmony_ci .fill_max_bytes = 0xffff8, 81862306a36Sopenharmony_ci .fill_num_dw = 4, 81962306a36Sopenharmony_ci .emit_fill_buffer = si_dma_emit_fill_buffer, 82062306a36Sopenharmony_ci}; 82162306a36Sopenharmony_ci 82262306a36Sopenharmony_cistatic void si_dma_set_buffer_funcs(struct amdgpu_device *adev) 82362306a36Sopenharmony_ci{ 82462306a36Sopenharmony_ci adev->mman.buffer_funcs = &si_dma_buffer_funcs; 82562306a36Sopenharmony_ci adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring; 82662306a36Sopenharmony_ci} 82762306a36Sopenharmony_ci 82862306a36Sopenharmony_cistatic const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = { 82962306a36Sopenharmony_ci .copy_pte_num_dw = 5, 83062306a36Sopenharmony_ci .copy_pte = si_dma_vm_copy_pte, 83162306a36Sopenharmony_ci 83262306a36Sopenharmony_ci .write_pte = si_dma_vm_write_pte, 83362306a36Sopenharmony_ci .set_pte_pde = si_dma_vm_set_pte_pde, 83462306a36Sopenharmony_ci}; 83562306a36Sopenharmony_ci 83662306a36Sopenharmony_cistatic void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev) 83762306a36Sopenharmony_ci{ 83862306a36Sopenharmony_ci unsigned i; 83962306a36Sopenharmony_ci 84062306a36Sopenharmony_ci adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs; 84162306a36Sopenharmony_ci for (i = 0; i < adev->sdma.num_instances; i++) { 84262306a36Sopenharmony_ci adev->vm_manager.vm_pte_scheds[i] = 84362306a36Sopenharmony_ci &adev->sdma.instance[i].ring.sched; 84462306a36Sopenharmony_ci } 84562306a36Sopenharmony_ci adev->vm_manager.vm_pte_num_scheds = adev->sdma.num_instances; 84662306a36Sopenharmony_ci} 84762306a36Sopenharmony_ci 84862306a36Sopenharmony_ciconst struct amdgpu_ip_block_version si_dma_ip_block = 84962306a36Sopenharmony_ci{ 85062306a36Sopenharmony_ci .type = AMD_IP_BLOCK_TYPE_SDMA, 85162306a36Sopenharmony_ci .major = 1, 85262306a36Sopenharmony_ci .minor = 0, 85362306a36Sopenharmony_ci .rev = 0, 85462306a36Sopenharmony_ci .funcs = &si_dma_ip_funcs, 85562306a36Sopenharmony_ci}; 856