162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2019 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci */ 2362306a36Sopenharmony_ci#include <linux/firmware.h> 2462306a36Sopenharmony_ci#include <linux/slab.h> 2562306a36Sopenharmony_ci#include <linux/module.h> 2662306a36Sopenharmony_ci#include <linux/pci.h> 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci#include <drm/amdgpu_drm.h> 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci#include "amdgpu.h" 3162306a36Sopenharmony_ci#include "amdgpu_atombios.h" 3262306a36Sopenharmony_ci#include "amdgpu_ih.h" 3362306a36Sopenharmony_ci#include "amdgpu_uvd.h" 3462306a36Sopenharmony_ci#include "amdgpu_vce.h" 3562306a36Sopenharmony_ci#include "amdgpu_ucode.h" 3662306a36Sopenharmony_ci#include "amdgpu_psp.h" 3762306a36Sopenharmony_ci#include "atom.h" 3862306a36Sopenharmony_ci#include "amd_pcie.h" 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci#include "gc/gc_10_1_0_offset.h" 4162306a36Sopenharmony_ci#include "gc/gc_10_1_0_sh_mask.h" 4262306a36Sopenharmony_ci#include "mp/mp_11_0_offset.h" 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci#include "soc15.h" 4562306a36Sopenharmony_ci#include "soc15_common.h" 4662306a36Sopenharmony_ci#include "gmc_v10_0.h" 4762306a36Sopenharmony_ci#include "gfxhub_v2_0.h" 4862306a36Sopenharmony_ci#include "mmhub_v2_0.h" 4962306a36Sopenharmony_ci#include "nbio_v2_3.h" 5062306a36Sopenharmony_ci#include "nbio_v7_2.h" 5162306a36Sopenharmony_ci#include "hdp_v5_0.h" 5262306a36Sopenharmony_ci#include "nv.h" 5362306a36Sopenharmony_ci#include "navi10_ih.h" 5462306a36Sopenharmony_ci#include "gfx_v10_0.h" 5562306a36Sopenharmony_ci#include "sdma_v5_0.h" 5662306a36Sopenharmony_ci#include "sdma_v5_2.h" 5762306a36Sopenharmony_ci#include "vcn_v2_0.h" 5862306a36Sopenharmony_ci#include "jpeg_v2_0.h" 5962306a36Sopenharmony_ci#include "vcn_v3_0.h" 6062306a36Sopenharmony_ci#include "jpeg_v3_0.h" 6162306a36Sopenharmony_ci#include "amdgpu_vkms.h" 6262306a36Sopenharmony_ci#include "mes_v10_1.h" 6362306a36Sopenharmony_ci#include "mxgpu_nv.h" 6462306a36Sopenharmony_ci#include "smuio_v11_0.h" 6562306a36Sopenharmony_ci#include "smuio_v11_0_6.h" 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cistatic const struct amd_ip_funcs nv_common_ip_funcs; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci/* Navi */ 7062306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info nv_video_codecs_encode_array[] = { 7162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)}, 7262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)}, 7362306a36Sopenharmony_ci}; 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cistatic const struct amdgpu_video_codecs nv_video_codecs_encode = { 7662306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(nv_video_codecs_encode_array), 7762306a36Sopenharmony_ci .codec_array = nv_video_codecs_encode_array, 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci/* Navi1x */ 8162306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info nv_video_codecs_decode_array[] = { 8262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 8362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 8462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 8562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 8662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 8762306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 8862306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 8962306a36Sopenharmony_ci}; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_cistatic const struct amdgpu_video_codecs nv_video_codecs_decode = { 9262306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(nv_video_codecs_decode_array), 9362306a36Sopenharmony_ci .codec_array = nv_video_codecs_decode_array, 9462306a36Sopenharmony_ci}; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci/* Sienna Cichlid */ 9762306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info sc_video_codecs_encode_array[] = { 9862306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2160, 0)}, 9962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 7680, 4352, 0)}, 10062306a36Sopenharmony_ci}; 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_cistatic const struct amdgpu_video_codecs sc_video_codecs_encode = { 10362306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sc_video_codecs_encode_array), 10462306a36Sopenharmony_ci .codec_array = sc_video_codecs_encode_array, 10562306a36Sopenharmony_ci}; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info sc_video_codecs_decode_array_vcn0[] = { 10862306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 10962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 11062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 11162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 11262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 11362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 11462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 11562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 11662306a36Sopenharmony_ci}; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info sc_video_codecs_decode_array_vcn1[] = { 11962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 12062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 12162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 12262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 12362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 12462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 12562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 12662306a36Sopenharmony_ci}; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_cistatic const struct amdgpu_video_codecs sc_video_codecs_decode_vcn0 = { 12962306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sc_video_codecs_decode_array_vcn0), 13062306a36Sopenharmony_ci .codec_array = sc_video_codecs_decode_array_vcn0, 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic const struct amdgpu_video_codecs sc_video_codecs_decode_vcn1 = { 13462306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sc_video_codecs_decode_array_vcn1), 13562306a36Sopenharmony_ci .codec_array = sc_video_codecs_decode_array_vcn1, 13662306a36Sopenharmony_ci}; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci/* SRIOV Sienna Cichlid, not const since data is controlled by host */ 13962306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_sc_video_codecs_encode_array[] = { 14062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2160, 0)}, 14162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 7680, 4352, 0)}, 14262306a36Sopenharmony_ci}; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array_vcn0[] = { 14562306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 14662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 14762306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 14862306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 14962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 15062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 15162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 15262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 15362306a36Sopenharmony_ci}; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_cistatic struct amdgpu_video_codec_info sriov_sc_video_codecs_decode_array_vcn1[] = { 15662306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)}, 15762306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)}, 15862306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 15962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)}, 16062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 16162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 16262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_sc_video_codecs_encode = { 16662306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_encode_array), 16762306a36Sopenharmony_ci .codec_array = sriov_sc_video_codecs_encode_array, 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_sc_video_codecs_decode_vcn0 = { 17162306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn0), 17262306a36Sopenharmony_ci .codec_array = sriov_sc_video_codecs_decode_array_vcn0, 17362306a36Sopenharmony_ci}; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_cistatic struct amdgpu_video_codecs sriov_sc_video_codecs_decode_vcn1 = { 17662306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn1), 17762306a36Sopenharmony_ci .codec_array = sriov_sc_video_codecs_decode_array_vcn1, 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci/* Beige Goby*/ 18162306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info bg_video_codecs_decode_array[] = { 18262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 18362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 18462306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 18562306a36Sopenharmony_ci}; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_cistatic const struct amdgpu_video_codecs bg_video_codecs_decode = { 18862306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(bg_video_codecs_decode_array), 18962306a36Sopenharmony_ci .codec_array = bg_video_codecs_decode_array, 19062306a36Sopenharmony_ci}; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_cistatic const struct amdgpu_video_codecs bg_video_codecs_encode = { 19362306a36Sopenharmony_ci .codec_count = 0, 19462306a36Sopenharmony_ci .codec_array = NULL, 19562306a36Sopenharmony_ci}; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci/* Yellow Carp*/ 19862306a36Sopenharmony_cistatic const struct amdgpu_video_codec_info yc_video_codecs_decode_array[] = { 19962306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)}, 20062306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)}, 20162306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)}, 20262306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)}, 20362306a36Sopenharmony_ci {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1, 8192, 4352, 0)}, 20462306a36Sopenharmony_ci}; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_cistatic const struct amdgpu_video_codecs yc_video_codecs_decode = { 20762306a36Sopenharmony_ci .codec_count = ARRAY_SIZE(yc_video_codecs_decode_array), 20862306a36Sopenharmony_ci .codec_array = yc_video_codecs_decode_array, 20962306a36Sopenharmony_ci}; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_cistatic int nv_query_video_codecs(struct amdgpu_device *adev, bool encode, 21262306a36Sopenharmony_ci const struct amdgpu_video_codecs **codecs) 21362306a36Sopenharmony_ci{ 21462306a36Sopenharmony_ci if (adev->vcn.num_vcn_inst == hweight8(adev->vcn.harvest_config)) 21562306a36Sopenharmony_ci return -EINVAL; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci switch (adev->ip_versions[UVD_HWIP][0]) { 21862306a36Sopenharmony_ci case IP_VERSION(3, 0, 0): 21962306a36Sopenharmony_ci case IP_VERSION(3, 0, 64): 22062306a36Sopenharmony_ci case IP_VERSION(3, 0, 192): 22162306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 22262306a36Sopenharmony_ci if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) { 22362306a36Sopenharmony_ci if (encode) 22462306a36Sopenharmony_ci *codecs = &sriov_sc_video_codecs_encode; 22562306a36Sopenharmony_ci else 22662306a36Sopenharmony_ci *codecs = &sriov_sc_video_codecs_decode_vcn1; 22762306a36Sopenharmony_ci } else { 22862306a36Sopenharmony_ci if (encode) 22962306a36Sopenharmony_ci *codecs = &sriov_sc_video_codecs_encode; 23062306a36Sopenharmony_ci else 23162306a36Sopenharmony_ci *codecs = &sriov_sc_video_codecs_decode_vcn0; 23262306a36Sopenharmony_ci } 23362306a36Sopenharmony_ci } else { 23462306a36Sopenharmony_ci if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) { 23562306a36Sopenharmony_ci if (encode) 23662306a36Sopenharmony_ci *codecs = &sc_video_codecs_encode; 23762306a36Sopenharmony_ci else 23862306a36Sopenharmony_ci *codecs = &sc_video_codecs_decode_vcn1; 23962306a36Sopenharmony_ci } else { 24062306a36Sopenharmony_ci if (encode) 24162306a36Sopenharmony_ci *codecs = &sc_video_codecs_encode; 24262306a36Sopenharmony_ci else 24362306a36Sopenharmony_ci *codecs = &sc_video_codecs_decode_vcn0; 24462306a36Sopenharmony_ci } 24562306a36Sopenharmony_ci } 24662306a36Sopenharmony_ci return 0; 24762306a36Sopenharmony_ci case IP_VERSION(3, 0, 16): 24862306a36Sopenharmony_ci case IP_VERSION(3, 0, 2): 24962306a36Sopenharmony_ci if (encode) 25062306a36Sopenharmony_ci *codecs = &sc_video_codecs_encode; 25162306a36Sopenharmony_ci else 25262306a36Sopenharmony_ci *codecs = &sc_video_codecs_decode_vcn0; 25362306a36Sopenharmony_ci return 0; 25462306a36Sopenharmony_ci case IP_VERSION(3, 1, 1): 25562306a36Sopenharmony_ci case IP_VERSION(3, 1, 2): 25662306a36Sopenharmony_ci if (encode) 25762306a36Sopenharmony_ci *codecs = &sc_video_codecs_encode; 25862306a36Sopenharmony_ci else 25962306a36Sopenharmony_ci *codecs = &yc_video_codecs_decode; 26062306a36Sopenharmony_ci return 0; 26162306a36Sopenharmony_ci case IP_VERSION(3, 0, 33): 26262306a36Sopenharmony_ci if (encode) 26362306a36Sopenharmony_ci *codecs = &bg_video_codecs_encode; 26462306a36Sopenharmony_ci else 26562306a36Sopenharmony_ci *codecs = &bg_video_codecs_decode; 26662306a36Sopenharmony_ci return 0; 26762306a36Sopenharmony_ci case IP_VERSION(2, 0, 0): 26862306a36Sopenharmony_ci case IP_VERSION(2, 0, 2): 26962306a36Sopenharmony_ci if (encode) 27062306a36Sopenharmony_ci *codecs = &nv_video_codecs_encode; 27162306a36Sopenharmony_ci else 27262306a36Sopenharmony_ci *codecs = &nv_video_codecs_decode; 27362306a36Sopenharmony_ci return 0; 27462306a36Sopenharmony_ci default: 27562306a36Sopenharmony_ci return -EINVAL; 27662306a36Sopenharmony_ci } 27762306a36Sopenharmony_ci} 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_cistatic u32 nv_didt_rreg(struct amdgpu_device *adev, u32 reg) 28062306a36Sopenharmony_ci{ 28162306a36Sopenharmony_ci unsigned long flags, address, data; 28262306a36Sopenharmony_ci u32 r; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX); 28562306a36Sopenharmony_ci data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA); 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci spin_lock_irqsave(&adev->didt_idx_lock, flags); 28862306a36Sopenharmony_ci WREG32(address, (reg)); 28962306a36Sopenharmony_ci r = RREG32(data); 29062306a36Sopenharmony_ci spin_unlock_irqrestore(&adev->didt_idx_lock, flags); 29162306a36Sopenharmony_ci return r; 29262306a36Sopenharmony_ci} 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_cistatic void nv_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v) 29562306a36Sopenharmony_ci{ 29662306a36Sopenharmony_ci unsigned long flags, address, data; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_ci address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX); 29962306a36Sopenharmony_ci data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA); 30062306a36Sopenharmony_ci 30162306a36Sopenharmony_ci spin_lock_irqsave(&adev->didt_idx_lock, flags); 30262306a36Sopenharmony_ci WREG32(address, (reg)); 30362306a36Sopenharmony_ci WREG32(data, (v)); 30462306a36Sopenharmony_ci spin_unlock_irqrestore(&adev->didt_idx_lock, flags); 30562306a36Sopenharmony_ci} 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_cistatic u32 nv_get_config_memsize(struct amdgpu_device *adev) 30862306a36Sopenharmony_ci{ 30962306a36Sopenharmony_ci return adev->nbio.funcs->get_memsize(adev); 31062306a36Sopenharmony_ci} 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_cistatic u32 nv_get_xclk(struct amdgpu_device *adev) 31362306a36Sopenharmony_ci{ 31462306a36Sopenharmony_ci return adev->clock.spll.reference_freq; 31562306a36Sopenharmony_ci} 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci 31862306a36Sopenharmony_civoid nv_grbm_select(struct amdgpu_device *adev, 31962306a36Sopenharmony_ci u32 me, u32 pipe, u32 queue, u32 vmid) 32062306a36Sopenharmony_ci{ 32162306a36Sopenharmony_ci u32 grbm_gfx_cntl = 0; 32262306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe); 32362306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me); 32462306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid); 32562306a36Sopenharmony_ci grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue); 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci WREG32_SOC15(GC, 0, mmGRBM_GFX_CNTL, grbm_gfx_cntl); 32862306a36Sopenharmony_ci} 32962306a36Sopenharmony_ci 33062306a36Sopenharmony_cistatic bool nv_read_disabled_bios(struct amdgpu_device *adev) 33162306a36Sopenharmony_ci{ 33262306a36Sopenharmony_ci /* todo */ 33362306a36Sopenharmony_ci return false; 33462306a36Sopenharmony_ci} 33562306a36Sopenharmony_ci 33662306a36Sopenharmony_cistatic struct soc15_allowed_register_entry nv_allowed_read_registers[] = { 33762306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)}, 33862306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)}, 33962306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)}, 34062306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)}, 34162306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)}, 34262306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)}, 34362306a36Sopenharmony_ci { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)}, 34462306a36Sopenharmony_ci { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)}, 34562306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)}, 34662306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)}, 34762306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)}, 34862306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)}, 34962306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)}, 35062306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)}, 35162306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)}, 35262306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)}, 35362306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)}, 35462306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)}, 35562306a36Sopenharmony_ci { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)}, 35662306a36Sopenharmony_ci}; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_cistatic uint32_t nv_read_indexed_register(struct amdgpu_device *adev, u32 se_num, 35962306a36Sopenharmony_ci u32 sh_num, u32 reg_offset) 36062306a36Sopenharmony_ci{ 36162306a36Sopenharmony_ci uint32_t val; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci mutex_lock(&adev->grbm_idx_mutex); 36462306a36Sopenharmony_ci if (se_num != 0xffffffff || sh_num != 0xffffffff) 36562306a36Sopenharmony_ci amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0); 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci val = RREG32(reg_offset); 36862306a36Sopenharmony_ci 36962306a36Sopenharmony_ci if (se_num != 0xffffffff || sh_num != 0xffffffff) 37062306a36Sopenharmony_ci amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0); 37162306a36Sopenharmony_ci mutex_unlock(&adev->grbm_idx_mutex); 37262306a36Sopenharmony_ci return val; 37362306a36Sopenharmony_ci} 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_cistatic uint32_t nv_get_register_value(struct amdgpu_device *adev, 37662306a36Sopenharmony_ci bool indexed, u32 se_num, 37762306a36Sopenharmony_ci u32 sh_num, u32 reg_offset) 37862306a36Sopenharmony_ci{ 37962306a36Sopenharmony_ci if (indexed) { 38062306a36Sopenharmony_ci return nv_read_indexed_register(adev, se_num, sh_num, reg_offset); 38162306a36Sopenharmony_ci } else { 38262306a36Sopenharmony_ci if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)) 38362306a36Sopenharmony_ci return adev->gfx.config.gb_addr_config; 38462306a36Sopenharmony_ci return RREG32(reg_offset); 38562306a36Sopenharmony_ci } 38662306a36Sopenharmony_ci} 38762306a36Sopenharmony_ci 38862306a36Sopenharmony_cistatic int nv_read_register(struct amdgpu_device *adev, u32 se_num, 38962306a36Sopenharmony_ci u32 sh_num, u32 reg_offset, u32 *value) 39062306a36Sopenharmony_ci{ 39162306a36Sopenharmony_ci uint32_t i; 39262306a36Sopenharmony_ci struct soc15_allowed_register_entry *en; 39362306a36Sopenharmony_ci 39462306a36Sopenharmony_ci *value = 0; 39562306a36Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(nv_allowed_read_registers); i++) { 39662306a36Sopenharmony_ci en = &nv_allowed_read_registers[i]; 39762306a36Sopenharmony_ci if (!adev->reg_offset[en->hwip][en->inst]) 39862306a36Sopenharmony_ci continue; 39962306a36Sopenharmony_ci else if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg] 40062306a36Sopenharmony_ci + en->reg_offset)) 40162306a36Sopenharmony_ci continue; 40262306a36Sopenharmony_ci 40362306a36Sopenharmony_ci *value = nv_get_register_value(adev, 40462306a36Sopenharmony_ci nv_allowed_read_registers[i].grbm_indexed, 40562306a36Sopenharmony_ci se_num, sh_num, reg_offset); 40662306a36Sopenharmony_ci return 0; 40762306a36Sopenharmony_ci } 40862306a36Sopenharmony_ci return -EINVAL; 40962306a36Sopenharmony_ci} 41062306a36Sopenharmony_ci 41162306a36Sopenharmony_cistatic int nv_asic_mode2_reset(struct amdgpu_device *adev) 41262306a36Sopenharmony_ci{ 41362306a36Sopenharmony_ci u32 i; 41462306a36Sopenharmony_ci int ret = 0; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci amdgpu_atombios_scratch_regs_engine_hung(adev, true); 41762306a36Sopenharmony_ci 41862306a36Sopenharmony_ci /* disable BM */ 41962306a36Sopenharmony_ci pci_clear_master(adev->pdev); 42062306a36Sopenharmony_ci 42162306a36Sopenharmony_ci amdgpu_device_cache_pci_state(adev->pdev); 42262306a36Sopenharmony_ci 42362306a36Sopenharmony_ci ret = amdgpu_dpm_mode2_reset(adev); 42462306a36Sopenharmony_ci if (ret) 42562306a36Sopenharmony_ci dev_err(adev->dev, "GPU mode2 reset failed\n"); 42662306a36Sopenharmony_ci 42762306a36Sopenharmony_ci amdgpu_device_load_pci_state(adev->pdev); 42862306a36Sopenharmony_ci 42962306a36Sopenharmony_ci /* wait for asic to come out of reset */ 43062306a36Sopenharmony_ci for (i = 0; i < adev->usec_timeout; i++) { 43162306a36Sopenharmony_ci u32 memsize = adev->nbio.funcs->get_memsize(adev); 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci if (memsize != 0xffffffff) 43462306a36Sopenharmony_ci break; 43562306a36Sopenharmony_ci udelay(1); 43662306a36Sopenharmony_ci } 43762306a36Sopenharmony_ci 43862306a36Sopenharmony_ci amdgpu_atombios_scratch_regs_engine_hung(adev, false); 43962306a36Sopenharmony_ci 44062306a36Sopenharmony_ci return ret; 44162306a36Sopenharmony_ci} 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_cistatic enum amd_reset_method 44462306a36Sopenharmony_cinv_asic_reset_method(struct amdgpu_device *adev) 44562306a36Sopenharmony_ci{ 44662306a36Sopenharmony_ci if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 || 44762306a36Sopenharmony_ci amdgpu_reset_method == AMD_RESET_METHOD_MODE2 || 44862306a36Sopenharmony_ci amdgpu_reset_method == AMD_RESET_METHOD_BACO || 44962306a36Sopenharmony_ci amdgpu_reset_method == AMD_RESET_METHOD_PCI) 45062306a36Sopenharmony_ci return amdgpu_reset_method; 45162306a36Sopenharmony_ci 45262306a36Sopenharmony_ci if (amdgpu_reset_method != -1) 45362306a36Sopenharmony_ci dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n", 45462306a36Sopenharmony_ci amdgpu_reset_method); 45562306a36Sopenharmony_ci 45662306a36Sopenharmony_ci switch (adev->ip_versions[MP1_HWIP][0]) { 45762306a36Sopenharmony_ci case IP_VERSION(11, 5, 0): 45862306a36Sopenharmony_ci case IP_VERSION(13, 0, 1): 45962306a36Sopenharmony_ci case IP_VERSION(13, 0, 3): 46062306a36Sopenharmony_ci case IP_VERSION(13, 0, 5): 46162306a36Sopenharmony_ci case IP_VERSION(13, 0, 8): 46262306a36Sopenharmony_ci return AMD_RESET_METHOD_MODE2; 46362306a36Sopenharmony_ci case IP_VERSION(11, 0, 7): 46462306a36Sopenharmony_ci case IP_VERSION(11, 0, 11): 46562306a36Sopenharmony_ci case IP_VERSION(11, 0, 12): 46662306a36Sopenharmony_ci case IP_VERSION(11, 0, 13): 46762306a36Sopenharmony_ci return AMD_RESET_METHOD_MODE1; 46862306a36Sopenharmony_ci default: 46962306a36Sopenharmony_ci if (amdgpu_dpm_is_baco_supported(adev)) 47062306a36Sopenharmony_ci return AMD_RESET_METHOD_BACO; 47162306a36Sopenharmony_ci else 47262306a36Sopenharmony_ci return AMD_RESET_METHOD_MODE1; 47362306a36Sopenharmony_ci } 47462306a36Sopenharmony_ci} 47562306a36Sopenharmony_ci 47662306a36Sopenharmony_cistatic int nv_asic_reset(struct amdgpu_device *adev) 47762306a36Sopenharmony_ci{ 47862306a36Sopenharmony_ci int ret = 0; 47962306a36Sopenharmony_ci 48062306a36Sopenharmony_ci switch (nv_asic_reset_method(adev)) { 48162306a36Sopenharmony_ci case AMD_RESET_METHOD_PCI: 48262306a36Sopenharmony_ci dev_info(adev->dev, "PCI reset\n"); 48362306a36Sopenharmony_ci ret = amdgpu_device_pci_reset(adev); 48462306a36Sopenharmony_ci break; 48562306a36Sopenharmony_ci case AMD_RESET_METHOD_BACO: 48662306a36Sopenharmony_ci dev_info(adev->dev, "BACO reset\n"); 48762306a36Sopenharmony_ci ret = amdgpu_dpm_baco_reset(adev); 48862306a36Sopenharmony_ci break; 48962306a36Sopenharmony_ci case AMD_RESET_METHOD_MODE2: 49062306a36Sopenharmony_ci dev_info(adev->dev, "MODE2 reset\n"); 49162306a36Sopenharmony_ci ret = nv_asic_mode2_reset(adev); 49262306a36Sopenharmony_ci break; 49362306a36Sopenharmony_ci default: 49462306a36Sopenharmony_ci dev_info(adev->dev, "MODE1 reset\n"); 49562306a36Sopenharmony_ci ret = amdgpu_device_mode1_reset(adev); 49662306a36Sopenharmony_ci break; 49762306a36Sopenharmony_ci } 49862306a36Sopenharmony_ci 49962306a36Sopenharmony_ci return ret; 50062306a36Sopenharmony_ci} 50162306a36Sopenharmony_ci 50262306a36Sopenharmony_cistatic int nv_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk) 50362306a36Sopenharmony_ci{ 50462306a36Sopenharmony_ci /* todo */ 50562306a36Sopenharmony_ci return 0; 50662306a36Sopenharmony_ci} 50762306a36Sopenharmony_ci 50862306a36Sopenharmony_cistatic int nv_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk) 50962306a36Sopenharmony_ci{ 51062306a36Sopenharmony_ci /* todo */ 51162306a36Sopenharmony_ci return 0; 51262306a36Sopenharmony_ci} 51362306a36Sopenharmony_ci 51462306a36Sopenharmony_cistatic void nv_program_aspm(struct amdgpu_device *adev) 51562306a36Sopenharmony_ci{ 51662306a36Sopenharmony_ci if (!amdgpu_device_should_use_aspm(adev) || !amdgpu_device_aspm_support_quirk()) 51762306a36Sopenharmony_ci return; 51862306a36Sopenharmony_ci 51962306a36Sopenharmony_ci if (!(adev->flags & AMD_IS_APU) && 52062306a36Sopenharmony_ci (adev->nbio.funcs->program_aspm)) 52162306a36Sopenharmony_ci adev->nbio.funcs->program_aspm(adev); 52262306a36Sopenharmony_ci 52362306a36Sopenharmony_ci} 52462306a36Sopenharmony_ci 52562306a36Sopenharmony_ciconst struct amdgpu_ip_block_version nv_common_ip_block = { 52662306a36Sopenharmony_ci .type = AMD_IP_BLOCK_TYPE_COMMON, 52762306a36Sopenharmony_ci .major = 1, 52862306a36Sopenharmony_ci .minor = 0, 52962306a36Sopenharmony_ci .rev = 0, 53062306a36Sopenharmony_ci .funcs = &nv_common_ip_funcs, 53162306a36Sopenharmony_ci}; 53262306a36Sopenharmony_ci 53362306a36Sopenharmony_civoid nv_set_virt_ops(struct amdgpu_device *adev) 53462306a36Sopenharmony_ci{ 53562306a36Sopenharmony_ci adev->virt.ops = &xgpu_nv_virt_ops; 53662306a36Sopenharmony_ci} 53762306a36Sopenharmony_ci 53862306a36Sopenharmony_cistatic bool nv_need_full_reset(struct amdgpu_device *adev) 53962306a36Sopenharmony_ci{ 54062306a36Sopenharmony_ci return true; 54162306a36Sopenharmony_ci} 54262306a36Sopenharmony_ci 54362306a36Sopenharmony_cistatic bool nv_need_reset_on_init(struct amdgpu_device *adev) 54462306a36Sopenharmony_ci{ 54562306a36Sopenharmony_ci u32 sol_reg; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci if (adev->flags & AMD_IS_APU) 54862306a36Sopenharmony_ci return false; 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci /* Check sOS sign of life register to confirm sys driver and sOS 55162306a36Sopenharmony_ci * are already been loaded. 55262306a36Sopenharmony_ci */ 55362306a36Sopenharmony_ci sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81); 55462306a36Sopenharmony_ci if (sol_reg) 55562306a36Sopenharmony_ci return true; 55662306a36Sopenharmony_ci 55762306a36Sopenharmony_ci return false; 55862306a36Sopenharmony_ci} 55962306a36Sopenharmony_ci 56062306a36Sopenharmony_cistatic void nv_init_doorbell_index(struct amdgpu_device *adev) 56162306a36Sopenharmony_ci{ 56262306a36Sopenharmony_ci adev->doorbell_index.kiq = AMDGPU_NAVI10_DOORBELL_KIQ; 56362306a36Sopenharmony_ci adev->doorbell_index.mec_ring0 = AMDGPU_NAVI10_DOORBELL_MEC_RING0; 56462306a36Sopenharmony_ci adev->doorbell_index.mec_ring1 = AMDGPU_NAVI10_DOORBELL_MEC_RING1; 56562306a36Sopenharmony_ci adev->doorbell_index.mec_ring2 = AMDGPU_NAVI10_DOORBELL_MEC_RING2; 56662306a36Sopenharmony_ci adev->doorbell_index.mec_ring3 = AMDGPU_NAVI10_DOORBELL_MEC_RING3; 56762306a36Sopenharmony_ci adev->doorbell_index.mec_ring4 = AMDGPU_NAVI10_DOORBELL_MEC_RING4; 56862306a36Sopenharmony_ci adev->doorbell_index.mec_ring5 = AMDGPU_NAVI10_DOORBELL_MEC_RING5; 56962306a36Sopenharmony_ci adev->doorbell_index.mec_ring6 = AMDGPU_NAVI10_DOORBELL_MEC_RING6; 57062306a36Sopenharmony_ci adev->doorbell_index.mec_ring7 = AMDGPU_NAVI10_DOORBELL_MEC_RING7; 57162306a36Sopenharmony_ci adev->doorbell_index.userqueue_start = AMDGPU_NAVI10_DOORBELL_USERQUEUE_START; 57262306a36Sopenharmony_ci adev->doorbell_index.userqueue_end = AMDGPU_NAVI10_DOORBELL_USERQUEUE_END; 57362306a36Sopenharmony_ci adev->doorbell_index.gfx_ring0 = AMDGPU_NAVI10_DOORBELL_GFX_RING0; 57462306a36Sopenharmony_ci adev->doorbell_index.gfx_ring1 = AMDGPU_NAVI10_DOORBELL_GFX_RING1; 57562306a36Sopenharmony_ci adev->doorbell_index.gfx_userqueue_start = 57662306a36Sopenharmony_ci AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_START; 57762306a36Sopenharmony_ci adev->doorbell_index.gfx_userqueue_end = 57862306a36Sopenharmony_ci AMDGPU_NAVI10_DOORBELL_GFX_USERQUEUE_END; 57962306a36Sopenharmony_ci adev->doorbell_index.mes_ring0 = AMDGPU_NAVI10_DOORBELL_MES_RING0; 58062306a36Sopenharmony_ci adev->doorbell_index.mes_ring1 = AMDGPU_NAVI10_DOORBELL_MES_RING1; 58162306a36Sopenharmony_ci adev->doorbell_index.sdma_engine[0] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE0; 58262306a36Sopenharmony_ci adev->doorbell_index.sdma_engine[1] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE1; 58362306a36Sopenharmony_ci adev->doorbell_index.sdma_engine[2] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE2; 58462306a36Sopenharmony_ci adev->doorbell_index.sdma_engine[3] = AMDGPU_NAVI10_DOORBELL_sDMA_ENGINE3; 58562306a36Sopenharmony_ci adev->doorbell_index.ih = AMDGPU_NAVI10_DOORBELL_IH; 58662306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring0_1 = AMDGPU_NAVI10_DOORBELL64_VCN0_1; 58762306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring2_3 = AMDGPU_NAVI10_DOORBELL64_VCN2_3; 58862306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring4_5 = AMDGPU_NAVI10_DOORBELL64_VCN4_5; 58962306a36Sopenharmony_ci adev->doorbell_index.vcn.vcn_ring6_7 = AMDGPU_NAVI10_DOORBELL64_VCN6_7; 59062306a36Sopenharmony_ci adev->doorbell_index.first_non_cp = AMDGPU_NAVI10_DOORBELL64_FIRST_NON_CP; 59162306a36Sopenharmony_ci adev->doorbell_index.last_non_cp = AMDGPU_NAVI10_DOORBELL64_LAST_NON_CP; 59262306a36Sopenharmony_ci 59362306a36Sopenharmony_ci adev->doorbell_index.max_assignment = AMDGPU_NAVI10_DOORBELL_MAX_ASSIGNMENT << 1; 59462306a36Sopenharmony_ci adev->doorbell_index.sdma_doorbell_range = 20; 59562306a36Sopenharmony_ci} 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_cistatic void nv_pre_asic_init(struct amdgpu_device *adev) 59862306a36Sopenharmony_ci{ 59962306a36Sopenharmony_ci} 60062306a36Sopenharmony_ci 60162306a36Sopenharmony_cistatic int nv_update_umd_stable_pstate(struct amdgpu_device *adev, 60262306a36Sopenharmony_ci bool enter) 60362306a36Sopenharmony_ci{ 60462306a36Sopenharmony_ci if (enter) 60562306a36Sopenharmony_ci amdgpu_gfx_rlc_enter_safe_mode(adev, 0); 60662306a36Sopenharmony_ci else 60762306a36Sopenharmony_ci amdgpu_gfx_rlc_exit_safe_mode(adev, 0); 60862306a36Sopenharmony_ci 60962306a36Sopenharmony_ci if (adev->gfx.funcs->update_perfmon_mgcg) 61062306a36Sopenharmony_ci adev->gfx.funcs->update_perfmon_mgcg(adev, !enter); 61162306a36Sopenharmony_ci 61262306a36Sopenharmony_ci if (!(adev->flags & AMD_IS_APU) && 61362306a36Sopenharmony_ci (adev->nbio.funcs->enable_aspm) && 61462306a36Sopenharmony_ci amdgpu_device_should_use_aspm(adev)) 61562306a36Sopenharmony_ci adev->nbio.funcs->enable_aspm(adev, !enter); 61662306a36Sopenharmony_ci 61762306a36Sopenharmony_ci return 0; 61862306a36Sopenharmony_ci} 61962306a36Sopenharmony_ci 62062306a36Sopenharmony_cistatic const struct amdgpu_asic_funcs nv_asic_funcs = { 62162306a36Sopenharmony_ci .read_disabled_bios = &nv_read_disabled_bios, 62262306a36Sopenharmony_ci .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom, 62362306a36Sopenharmony_ci .read_register = &nv_read_register, 62462306a36Sopenharmony_ci .reset = &nv_asic_reset, 62562306a36Sopenharmony_ci .reset_method = &nv_asic_reset_method, 62662306a36Sopenharmony_ci .get_xclk = &nv_get_xclk, 62762306a36Sopenharmony_ci .set_uvd_clocks = &nv_set_uvd_clocks, 62862306a36Sopenharmony_ci .set_vce_clocks = &nv_set_vce_clocks, 62962306a36Sopenharmony_ci .get_config_memsize = &nv_get_config_memsize, 63062306a36Sopenharmony_ci .init_doorbell_index = &nv_init_doorbell_index, 63162306a36Sopenharmony_ci .need_full_reset = &nv_need_full_reset, 63262306a36Sopenharmony_ci .need_reset_on_init = &nv_need_reset_on_init, 63362306a36Sopenharmony_ci .get_pcie_replay_count = &amdgpu_nbio_get_pcie_replay_count, 63462306a36Sopenharmony_ci .supports_baco = &amdgpu_dpm_is_baco_supported, 63562306a36Sopenharmony_ci .pre_asic_init = &nv_pre_asic_init, 63662306a36Sopenharmony_ci .update_umd_stable_pstate = &nv_update_umd_stable_pstate, 63762306a36Sopenharmony_ci .query_video_codecs = &nv_query_video_codecs, 63862306a36Sopenharmony_ci}; 63962306a36Sopenharmony_ci 64062306a36Sopenharmony_cistatic int nv_common_early_init(void *handle) 64162306a36Sopenharmony_ci{ 64262306a36Sopenharmony_ci#define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE) 64362306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 64462306a36Sopenharmony_ci 64562306a36Sopenharmony_ci if (!amdgpu_sriov_vf(adev)) { 64662306a36Sopenharmony_ci adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET; 64762306a36Sopenharmony_ci adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET; 64862306a36Sopenharmony_ci } 64962306a36Sopenharmony_ci adev->smc_rreg = NULL; 65062306a36Sopenharmony_ci adev->smc_wreg = NULL; 65162306a36Sopenharmony_ci adev->pcie_rreg = &amdgpu_device_indirect_rreg; 65262306a36Sopenharmony_ci adev->pcie_wreg = &amdgpu_device_indirect_wreg; 65362306a36Sopenharmony_ci adev->pcie_rreg64 = &amdgpu_device_indirect_rreg64; 65462306a36Sopenharmony_ci adev->pcie_wreg64 = &amdgpu_device_indirect_wreg64; 65562306a36Sopenharmony_ci adev->pciep_rreg = amdgpu_device_pcie_port_rreg; 65662306a36Sopenharmony_ci adev->pciep_wreg = amdgpu_device_pcie_port_wreg; 65762306a36Sopenharmony_ci 65862306a36Sopenharmony_ci /* TODO: will add them during VCN v2 implementation */ 65962306a36Sopenharmony_ci adev->uvd_ctx_rreg = NULL; 66062306a36Sopenharmony_ci adev->uvd_ctx_wreg = NULL; 66162306a36Sopenharmony_ci 66262306a36Sopenharmony_ci adev->didt_rreg = &nv_didt_rreg; 66362306a36Sopenharmony_ci adev->didt_wreg = &nv_didt_wreg; 66462306a36Sopenharmony_ci 66562306a36Sopenharmony_ci adev->asic_funcs = &nv_asic_funcs; 66662306a36Sopenharmony_ci 66762306a36Sopenharmony_ci adev->rev_id = amdgpu_device_get_rev_id(adev); 66862306a36Sopenharmony_ci adev->external_rev_id = 0xff; 66962306a36Sopenharmony_ci /* TODO: split the GC and PG flags based on the relevant IP version for which 67062306a36Sopenharmony_ci * they are relevant. 67162306a36Sopenharmony_ci */ 67262306a36Sopenharmony_ci switch (adev->ip_versions[GC_HWIP][0]) { 67362306a36Sopenharmony_ci case IP_VERSION(10, 1, 10): 67462306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 67562306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 67662306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 67762306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 67862306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 67962306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_MGCG | 68062306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 68162306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 68262306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 68362306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 68462306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 68562306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 68662306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 68762306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_MGCG | 68862306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_LS; 68962306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 69062306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 69162306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 69262306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB; 69362306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x1; 69462306a36Sopenharmony_ci break; 69562306a36Sopenharmony_ci case IP_VERSION(10, 1, 1): 69662306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 69762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 69862306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 69962306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 70062306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 70162306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_MGCG | 70262306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 70362306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 70462306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 70562306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 70662306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 70762306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 70862306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 70962306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_MGCG | 71062306a36Sopenharmony_ci AMD_CG_SUPPORT_BIF_LS; 71162306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 71262306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 71362306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG; 71462306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 20; 71562306a36Sopenharmony_ci break; 71662306a36Sopenharmony_ci case IP_VERSION(10, 1, 2): 71762306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 71862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGLS | 71962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 72062306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CP_LS | 72162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_RLC_LS | 72262306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 72362306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 72462306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 72562306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_MGCG | 72662306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 72762306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 72862306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 72962306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 73062306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 73162306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 73262306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG; 73362306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 73462306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 73562306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 73662306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB; 73762306a36Sopenharmony_ci /* guest vm gets 0xffffffff when reading RCC_DEV0_EPF0_STRAP0, 73862306a36Sopenharmony_ci * as a consequence, the rev_id and external_rev_id are wrong. 73962306a36Sopenharmony_ci * workaround it by hardcoding rev_id to 0 (default value). 74062306a36Sopenharmony_ci */ 74162306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 74262306a36Sopenharmony_ci adev->rev_id = 0; 74362306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0xa; 74462306a36Sopenharmony_ci break; 74562306a36Sopenharmony_ci case IP_VERSION(10, 3, 0): 74662306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 74762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 74862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 74962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 75062306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 75162306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 75262306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 75362306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 75462306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 75562306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 75662306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS; 75762306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 75862306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 75962306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 76062306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB | 76162306a36Sopenharmony_ci AMD_PG_SUPPORT_MMHUB; 76262306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 76362306a36Sopenharmony_ci /* hypervisor control CG and PG enablement */ 76462306a36Sopenharmony_ci adev->cg_flags = 0; 76562306a36Sopenharmony_ci adev->pg_flags = 0; 76662306a36Sopenharmony_ci } 76762306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x28; 76862306a36Sopenharmony_ci break; 76962306a36Sopenharmony_ci case IP_VERSION(10, 3, 2): 77062306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 77162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 77262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 77362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 77462306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 77562306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 77662306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 77762306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 77862306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 77962306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 78062306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG; 78162306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 78262306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 78362306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 78462306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB | 78562306a36Sopenharmony_ci AMD_PG_SUPPORT_MMHUB; 78662306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x32; 78762306a36Sopenharmony_ci break; 78862306a36Sopenharmony_ci case IP_VERSION(10, 3, 1): 78962306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 79062306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGLS | 79162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CP_LS | 79262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_RLC_LS | 79362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 79462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 79562306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 79662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGLS | 79762306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 79862306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 79962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 80062306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 80162306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_MGCG | 80262306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 80362306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG; 80462306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_GFX_PG | 80562306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN | 80662306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 80762306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG; 80862306a36Sopenharmony_ci if (adev->apu_flags & AMD_APU_IS_VANGOGH) 80962306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x01; 81062306a36Sopenharmony_ci break; 81162306a36Sopenharmony_ci case IP_VERSION(10, 3, 4): 81262306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 81362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 81462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 81562306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 81662306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 81762306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 81862306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 81962306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 82062306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 82162306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 82262306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG; 82362306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 82462306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 82562306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 82662306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB | 82762306a36Sopenharmony_ci AMD_PG_SUPPORT_MMHUB; 82862306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x3c; 82962306a36Sopenharmony_ci break; 83062306a36Sopenharmony_ci case IP_VERSION(10, 3, 5): 83162306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 83262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 83362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 83462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 83562306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 83662306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 83762306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 83862306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 83962306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 84062306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG; 84162306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 84262306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 84362306a36Sopenharmony_ci AMD_PG_SUPPORT_ATHUB | 84462306a36Sopenharmony_ci AMD_PG_SUPPORT_MMHUB; 84562306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x46; 84662306a36Sopenharmony_ci break; 84762306a36Sopenharmony_ci case IP_VERSION(10, 3, 3): 84862306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 84962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGLS | 85062306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 85162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 85262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 85362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGLS | 85462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_RLC_LS | 85562306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CP_LS | 85662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 85762306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 85862306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 85962306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 86062306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 86162306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 86262306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 86362306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 86462306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 86562306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 86662306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 86762306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_MGCG; 86862306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_GFX_PG | 86962306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN | 87062306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 87162306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG; 87262306a36Sopenharmony_ci if (adev->pdev->device == 0x1681) 87362306a36Sopenharmony_ci adev->external_rev_id = 0x20; 87462306a36Sopenharmony_ci else 87562306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x01; 87662306a36Sopenharmony_ci break; 87762306a36Sopenharmony_ci case IP_VERSION(10, 1, 3): 87862306a36Sopenharmony_ci case IP_VERSION(10, 1, 4): 87962306a36Sopenharmony_ci adev->cg_flags = 0; 88062306a36Sopenharmony_ci adev->pg_flags = 0; 88162306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x82; 88262306a36Sopenharmony_ci break; 88362306a36Sopenharmony_ci case IP_VERSION(10, 3, 6): 88462306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 88562306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGLS | 88662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 88762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 88862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 88962306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGLS | 89062306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_RLC_LS | 89162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CP_LS | 89262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 89362306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 89462306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 89562306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 89662306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 89762306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 89862306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 89962306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 90062306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 90162306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 90262306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG; 90362306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_GFX_PG | 90462306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN | 90562306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 90662306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG; 90762306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x01; 90862306a36Sopenharmony_ci break; 90962306a36Sopenharmony_ci case IP_VERSION(10, 3, 7): 91062306a36Sopenharmony_ci adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG | 91162306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_MGLS | 91262306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGCG | 91362306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CGLS | 91462306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGCG | 91562306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_3D_CGLS | 91662306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_RLC_LS | 91762306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_CP_LS | 91862306a36Sopenharmony_ci AMD_CG_SUPPORT_GFX_FGCG | 91962306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_MGCG | 92062306a36Sopenharmony_ci AMD_CG_SUPPORT_MC_LS | 92162306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_LS | 92262306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_MGCG | 92362306a36Sopenharmony_ci AMD_CG_SUPPORT_HDP_LS | 92462306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_MGCG | 92562306a36Sopenharmony_ci AMD_CG_SUPPORT_ATHUB_LS | 92662306a36Sopenharmony_ci AMD_CG_SUPPORT_IH_CG | 92762306a36Sopenharmony_ci AMD_CG_SUPPORT_VCN_MGCG | 92862306a36Sopenharmony_ci AMD_CG_SUPPORT_JPEG_MGCG | 92962306a36Sopenharmony_ci AMD_CG_SUPPORT_SDMA_MGCG; 93062306a36Sopenharmony_ci adev->pg_flags = AMD_PG_SUPPORT_VCN | 93162306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 93262306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG | 93362306a36Sopenharmony_ci AMD_PG_SUPPORT_GFX_PG; 93462306a36Sopenharmony_ci adev->external_rev_id = adev->rev_id + 0x01; 93562306a36Sopenharmony_ci break; 93662306a36Sopenharmony_ci default: 93762306a36Sopenharmony_ci /* FIXME: not supported yet */ 93862306a36Sopenharmony_ci return -EINVAL; 93962306a36Sopenharmony_ci } 94062306a36Sopenharmony_ci 94162306a36Sopenharmony_ci if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK) 94262306a36Sopenharmony_ci adev->pg_flags &= ~(AMD_PG_SUPPORT_VCN | 94362306a36Sopenharmony_ci AMD_PG_SUPPORT_VCN_DPG | 94462306a36Sopenharmony_ci AMD_PG_SUPPORT_JPEG); 94562306a36Sopenharmony_ci 94662306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 94762306a36Sopenharmony_ci amdgpu_virt_init_setting(adev); 94862306a36Sopenharmony_ci xgpu_nv_mailbox_set_irq_funcs(adev); 94962306a36Sopenharmony_ci } 95062306a36Sopenharmony_ci 95162306a36Sopenharmony_ci return 0; 95262306a36Sopenharmony_ci} 95362306a36Sopenharmony_ci 95462306a36Sopenharmony_cistatic int nv_common_late_init(void *handle) 95562306a36Sopenharmony_ci{ 95662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 95762306a36Sopenharmony_ci 95862306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) { 95962306a36Sopenharmony_ci xgpu_nv_mailbox_get_irq(adev); 96062306a36Sopenharmony_ci if (adev->vcn.harvest_config & AMDGPU_VCN_HARVEST_VCN0) { 96162306a36Sopenharmony_ci amdgpu_virt_update_sriov_video_codec(adev, 96262306a36Sopenharmony_ci sriov_sc_video_codecs_encode_array, 96362306a36Sopenharmony_ci ARRAY_SIZE(sriov_sc_video_codecs_encode_array), 96462306a36Sopenharmony_ci sriov_sc_video_codecs_decode_array_vcn1, 96562306a36Sopenharmony_ci ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn1)); 96662306a36Sopenharmony_ci } else { 96762306a36Sopenharmony_ci amdgpu_virt_update_sriov_video_codec(adev, 96862306a36Sopenharmony_ci sriov_sc_video_codecs_encode_array, 96962306a36Sopenharmony_ci ARRAY_SIZE(sriov_sc_video_codecs_encode_array), 97062306a36Sopenharmony_ci sriov_sc_video_codecs_decode_array_vcn0, 97162306a36Sopenharmony_ci ARRAY_SIZE(sriov_sc_video_codecs_decode_array_vcn0)); 97262306a36Sopenharmony_ci } 97362306a36Sopenharmony_ci } 97462306a36Sopenharmony_ci 97562306a36Sopenharmony_ci /* Enable selfring doorbell aperture late because doorbell BAR 97662306a36Sopenharmony_ci * aperture will change if resize BAR successfully in gmc sw_init. 97762306a36Sopenharmony_ci */ 97862306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, true); 97962306a36Sopenharmony_ci 98062306a36Sopenharmony_ci return 0; 98162306a36Sopenharmony_ci} 98262306a36Sopenharmony_ci 98362306a36Sopenharmony_cistatic int nv_common_sw_init(void *handle) 98462306a36Sopenharmony_ci{ 98562306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 98662306a36Sopenharmony_ci 98762306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 98862306a36Sopenharmony_ci xgpu_nv_mailbox_add_irq_id(adev); 98962306a36Sopenharmony_ci 99062306a36Sopenharmony_ci return 0; 99162306a36Sopenharmony_ci} 99262306a36Sopenharmony_ci 99362306a36Sopenharmony_cistatic int nv_common_sw_fini(void *handle) 99462306a36Sopenharmony_ci{ 99562306a36Sopenharmony_ci return 0; 99662306a36Sopenharmony_ci} 99762306a36Sopenharmony_ci 99862306a36Sopenharmony_cistatic int nv_common_hw_init(void *handle) 99962306a36Sopenharmony_ci{ 100062306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 100162306a36Sopenharmony_ci 100262306a36Sopenharmony_ci if (adev->nbio.funcs->apply_lc_spc_mode_wa) 100362306a36Sopenharmony_ci adev->nbio.funcs->apply_lc_spc_mode_wa(adev); 100462306a36Sopenharmony_ci 100562306a36Sopenharmony_ci if (adev->nbio.funcs->apply_l1_link_width_reconfig_wa) 100662306a36Sopenharmony_ci adev->nbio.funcs->apply_l1_link_width_reconfig_wa(adev); 100762306a36Sopenharmony_ci 100862306a36Sopenharmony_ci /* enable aspm */ 100962306a36Sopenharmony_ci nv_program_aspm(adev); 101062306a36Sopenharmony_ci /* setup nbio registers */ 101162306a36Sopenharmony_ci adev->nbio.funcs->init_registers(adev); 101262306a36Sopenharmony_ci /* remap HDP registers to a hole in mmio space, 101362306a36Sopenharmony_ci * for the purpose of expose those registers 101462306a36Sopenharmony_ci * to process space 101562306a36Sopenharmony_ci */ 101662306a36Sopenharmony_ci if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev)) 101762306a36Sopenharmony_ci adev->nbio.funcs->remap_hdp_registers(adev); 101862306a36Sopenharmony_ci /* enable the doorbell aperture */ 101962306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_aperture(adev, true); 102062306a36Sopenharmony_ci 102162306a36Sopenharmony_ci return 0; 102262306a36Sopenharmony_ci} 102362306a36Sopenharmony_ci 102462306a36Sopenharmony_cistatic int nv_common_hw_fini(void *handle) 102562306a36Sopenharmony_ci{ 102662306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 102762306a36Sopenharmony_ci 102862306a36Sopenharmony_ci /* Disable the doorbell aperture and selfring doorbell aperture 102962306a36Sopenharmony_ci * separately in hw_fini because nv_enable_doorbell_aperture 103062306a36Sopenharmony_ci * has been removed and there is no need to delay disabling 103162306a36Sopenharmony_ci * selfring doorbell. 103262306a36Sopenharmony_ci */ 103362306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_aperture(adev, false); 103462306a36Sopenharmony_ci adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, false); 103562306a36Sopenharmony_ci 103662306a36Sopenharmony_ci return 0; 103762306a36Sopenharmony_ci} 103862306a36Sopenharmony_ci 103962306a36Sopenharmony_cistatic int nv_common_suspend(void *handle) 104062306a36Sopenharmony_ci{ 104162306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 104262306a36Sopenharmony_ci 104362306a36Sopenharmony_ci return nv_common_hw_fini(adev); 104462306a36Sopenharmony_ci} 104562306a36Sopenharmony_ci 104662306a36Sopenharmony_cistatic int nv_common_resume(void *handle) 104762306a36Sopenharmony_ci{ 104862306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 104962306a36Sopenharmony_ci 105062306a36Sopenharmony_ci return nv_common_hw_init(adev); 105162306a36Sopenharmony_ci} 105262306a36Sopenharmony_ci 105362306a36Sopenharmony_cistatic bool nv_common_is_idle(void *handle) 105462306a36Sopenharmony_ci{ 105562306a36Sopenharmony_ci return true; 105662306a36Sopenharmony_ci} 105762306a36Sopenharmony_ci 105862306a36Sopenharmony_cistatic int nv_common_wait_for_idle(void *handle) 105962306a36Sopenharmony_ci{ 106062306a36Sopenharmony_ci return 0; 106162306a36Sopenharmony_ci} 106262306a36Sopenharmony_ci 106362306a36Sopenharmony_cistatic int nv_common_soft_reset(void *handle) 106462306a36Sopenharmony_ci{ 106562306a36Sopenharmony_ci return 0; 106662306a36Sopenharmony_ci} 106762306a36Sopenharmony_ci 106862306a36Sopenharmony_cistatic int nv_common_set_clockgating_state(void *handle, 106962306a36Sopenharmony_ci enum amd_clockgating_state state) 107062306a36Sopenharmony_ci{ 107162306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 107262306a36Sopenharmony_ci 107362306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 107462306a36Sopenharmony_ci return 0; 107562306a36Sopenharmony_ci 107662306a36Sopenharmony_ci switch (adev->ip_versions[NBIO_HWIP][0]) { 107762306a36Sopenharmony_ci case IP_VERSION(2, 3, 0): 107862306a36Sopenharmony_ci case IP_VERSION(2, 3, 1): 107962306a36Sopenharmony_ci case IP_VERSION(2, 3, 2): 108062306a36Sopenharmony_ci case IP_VERSION(3, 3, 0): 108162306a36Sopenharmony_ci case IP_VERSION(3, 3, 1): 108262306a36Sopenharmony_ci case IP_VERSION(3, 3, 2): 108362306a36Sopenharmony_ci case IP_VERSION(3, 3, 3): 108462306a36Sopenharmony_ci adev->nbio.funcs->update_medium_grain_clock_gating(adev, 108562306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 108662306a36Sopenharmony_ci adev->nbio.funcs->update_medium_grain_light_sleep(adev, 108762306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 108862306a36Sopenharmony_ci adev->hdp.funcs->update_clock_gating(adev, 108962306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 109062306a36Sopenharmony_ci adev->smuio.funcs->update_rom_clock_gating(adev, 109162306a36Sopenharmony_ci state == AMD_CG_STATE_GATE); 109262306a36Sopenharmony_ci break; 109362306a36Sopenharmony_ci default: 109462306a36Sopenharmony_ci break; 109562306a36Sopenharmony_ci } 109662306a36Sopenharmony_ci return 0; 109762306a36Sopenharmony_ci} 109862306a36Sopenharmony_ci 109962306a36Sopenharmony_cistatic int nv_common_set_powergating_state(void *handle, 110062306a36Sopenharmony_ci enum amd_powergating_state state) 110162306a36Sopenharmony_ci{ 110262306a36Sopenharmony_ci /* TODO */ 110362306a36Sopenharmony_ci return 0; 110462306a36Sopenharmony_ci} 110562306a36Sopenharmony_ci 110662306a36Sopenharmony_cistatic void nv_common_get_clockgating_state(void *handle, u64 *flags) 110762306a36Sopenharmony_ci{ 110862306a36Sopenharmony_ci struct amdgpu_device *adev = (struct amdgpu_device *)handle; 110962306a36Sopenharmony_ci 111062306a36Sopenharmony_ci if (amdgpu_sriov_vf(adev)) 111162306a36Sopenharmony_ci *flags = 0; 111262306a36Sopenharmony_ci 111362306a36Sopenharmony_ci adev->nbio.funcs->get_clockgating_state(adev, flags); 111462306a36Sopenharmony_ci 111562306a36Sopenharmony_ci adev->hdp.funcs->get_clock_gating_state(adev, flags); 111662306a36Sopenharmony_ci 111762306a36Sopenharmony_ci adev->smuio.funcs->get_clock_gating_state(adev, flags); 111862306a36Sopenharmony_ci 111962306a36Sopenharmony_ci return; 112062306a36Sopenharmony_ci} 112162306a36Sopenharmony_ci 112262306a36Sopenharmony_cistatic const struct amd_ip_funcs nv_common_ip_funcs = { 112362306a36Sopenharmony_ci .name = "nv_common", 112462306a36Sopenharmony_ci .early_init = nv_common_early_init, 112562306a36Sopenharmony_ci .late_init = nv_common_late_init, 112662306a36Sopenharmony_ci .sw_init = nv_common_sw_init, 112762306a36Sopenharmony_ci .sw_fini = nv_common_sw_fini, 112862306a36Sopenharmony_ci .hw_init = nv_common_hw_init, 112962306a36Sopenharmony_ci .hw_fini = nv_common_hw_fini, 113062306a36Sopenharmony_ci .suspend = nv_common_suspend, 113162306a36Sopenharmony_ci .resume = nv_common_resume, 113262306a36Sopenharmony_ci .is_idle = nv_common_is_idle, 113362306a36Sopenharmony_ci .wait_for_idle = nv_common_wait_for_idle, 113462306a36Sopenharmony_ci .soft_reset = nv_common_soft_reset, 113562306a36Sopenharmony_ci .set_clockgating_state = nv_common_set_clockgating_state, 113662306a36Sopenharmony_ci .set_powergating_state = nv_common_set_powergating_state, 113762306a36Sopenharmony_ci .get_clockgating_state = nv_common_get_clockgating_state, 113862306a36Sopenharmony_ci}; 1139