162306a36Sopenharmony_ci/* 262306a36Sopenharmony_ci * Copyright 2012 Advanced Micro Devices, Inc. 362306a36Sopenharmony_ci * 462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a 562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"), 662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation 762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense, 862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the 962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions: 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in 1262306a36Sopenharmony_ci * all copies or substantial portions of the Software. 1362306a36Sopenharmony_ci * 1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE. 2162306a36Sopenharmony_ci * 2262306a36Sopenharmony_ci * Authors: Alex Deucher 2362306a36Sopenharmony_ci */ 2462306a36Sopenharmony_ci#ifndef CIK_H 2562306a36Sopenharmony_ci#define CIK_H 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__MASK 0xf0000000 2862306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__GDDR1 0x10000000 2962306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__DDR2 0x20000000 3062306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__GDDR3 0x30000000 3162306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__GDDR4 0x40000000 3262306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__GDDR5 0x50000000 3362306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__HBM 0x60000000 3462306a36Sopenharmony_ci#define MC_SEQ_MISC0__MT__DDR3 0xB0000000 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci#define CP_ME_TABLE_SIZE 96 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* display controller offsets used for crtc/cur/lut/grph/viewport/etc. */ 3962306a36Sopenharmony_ci#define CRTC0_REGISTER_OFFSET (0x1b7c - 0x1b7c) 4062306a36Sopenharmony_ci#define CRTC1_REGISTER_OFFSET (0x1e7c - 0x1b7c) 4162306a36Sopenharmony_ci#define CRTC2_REGISTER_OFFSET (0x417c - 0x1b7c) 4262306a36Sopenharmony_ci#define CRTC3_REGISTER_OFFSET (0x447c - 0x1b7c) 4362306a36Sopenharmony_ci#define CRTC4_REGISTER_OFFSET (0x477c - 0x1b7c) 4462306a36Sopenharmony_ci#define CRTC5_REGISTER_OFFSET (0x4a7c - 0x1b7c) 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci/* hpd instance offsets */ 4762306a36Sopenharmony_ci#define HPD0_REGISTER_OFFSET (0x1807 - 0x1807) 4862306a36Sopenharmony_ci#define HPD1_REGISTER_OFFSET (0x180a - 0x1807) 4962306a36Sopenharmony_ci#define HPD2_REGISTER_OFFSET (0x180d - 0x1807) 5062306a36Sopenharmony_ci#define HPD3_REGISTER_OFFSET (0x1810 - 0x1807) 5162306a36Sopenharmony_ci#define HPD4_REGISTER_OFFSET (0x1813 - 0x1807) 5262306a36Sopenharmony_ci#define HPD5_REGISTER_OFFSET (0x1816 - 0x1807) 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001 5562306a36Sopenharmony_ci#define HAWAII_GB_ADDR_CONFIG_GOLDEN 0x12011003 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci#define PIPEID(x) ((x) << 0) 5862306a36Sopenharmony_ci#define MEID(x) ((x) << 2) 5962306a36Sopenharmony_ci#define VMID(x) ((x) << 4) 6062306a36Sopenharmony_ci#define QUEUEID(x) ((x) << 8) 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci#define mmCC_DRM_ID_STRAPS 0x1559 6362306a36Sopenharmony_ci#define CC_DRM_ID_STRAPS__ATI_REV_ID_MASK 0xf0000000 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci#define mmCHUB_CONTROL 0x619 6662306a36Sopenharmony_ci#define BYPASS_VM (1 << 0) 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci#define mmGRPH_LUT_10BIT_BYPASS_CONTROL 0x1a02 7162306a36Sopenharmony_ci#define LUT_10BIT_BYPASS_EN (1 << 8) 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci# define CURSOR_MONO 0 7462306a36Sopenharmony_ci# define CURSOR_24_1 1 7562306a36Sopenharmony_ci# define CURSOR_24_8_PRE_MULT 2 7662306a36Sopenharmony_ci# define CURSOR_24_8_UNPRE_MULT 3 7762306a36Sopenharmony_ci# define CURSOR_URGENT_ALWAYS 0 7862306a36Sopenharmony_ci# define CURSOR_URGENT_1_8 1 7962306a36Sopenharmony_ci# define CURSOR_URGENT_1_4 2 8062306a36Sopenharmony_ci# define CURSOR_URGENT_3_8 3 8162306a36Sopenharmony_ci# define CURSOR_URGENT_1_2 4 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci# define GRPH_DEPTH_8BPP 0 8462306a36Sopenharmony_ci# define GRPH_DEPTH_16BPP 1 8562306a36Sopenharmony_ci# define GRPH_DEPTH_32BPP 2 8662306a36Sopenharmony_ci/* 8 BPP */ 8762306a36Sopenharmony_ci# define GRPH_FORMAT_INDEXED 0 8862306a36Sopenharmony_ci/* 16 BPP */ 8962306a36Sopenharmony_ci# define GRPH_FORMAT_ARGB1555 0 9062306a36Sopenharmony_ci# define GRPH_FORMAT_ARGB565 1 9162306a36Sopenharmony_ci# define GRPH_FORMAT_ARGB4444 2 9262306a36Sopenharmony_ci# define GRPH_FORMAT_AI88 3 9362306a36Sopenharmony_ci# define GRPH_FORMAT_MONO16 4 9462306a36Sopenharmony_ci# define GRPH_FORMAT_BGRA5551 5 9562306a36Sopenharmony_ci/* 32 BPP */ 9662306a36Sopenharmony_ci# define GRPH_FORMAT_ARGB8888 0 9762306a36Sopenharmony_ci# define GRPH_FORMAT_ARGB2101010 1 9862306a36Sopenharmony_ci# define GRPH_FORMAT_32BPP_DIG 2 9962306a36Sopenharmony_ci# define GRPH_FORMAT_8B_ARGB2101010 3 10062306a36Sopenharmony_ci# define GRPH_FORMAT_BGRA1010102 4 10162306a36Sopenharmony_ci# define GRPH_FORMAT_8B_BGRA1010102 5 10262306a36Sopenharmony_ci# define GRPH_FORMAT_RGB111110 6 10362306a36Sopenharmony_ci# define GRPH_FORMAT_BGR101111 7 10462306a36Sopenharmony_ci# define ADDR_SURF_MACRO_TILE_ASPECT_1 0 10562306a36Sopenharmony_ci# define ADDR_SURF_MACRO_TILE_ASPECT_2 1 10662306a36Sopenharmony_ci# define ADDR_SURF_MACRO_TILE_ASPECT_4 2 10762306a36Sopenharmony_ci# define ADDR_SURF_MACRO_TILE_ASPECT_8 3 10862306a36Sopenharmony_ci# define GRPH_ARRAY_LINEAR_GENERAL 0 10962306a36Sopenharmony_ci# define GRPH_ARRAY_LINEAR_ALIGNED 1 11062306a36Sopenharmony_ci# define GRPH_ARRAY_1D_TILED_THIN1 2 11162306a36Sopenharmony_ci# define GRPH_ARRAY_2D_TILED_THIN1 4 11262306a36Sopenharmony_ci# define DISPLAY_MICRO_TILING 0 11362306a36Sopenharmony_ci# define THIN_MICRO_TILING 1 11462306a36Sopenharmony_ci# define DEPTH_MICRO_TILING 2 11562306a36Sopenharmony_ci# define ROTATED_MICRO_TILING 4 11662306a36Sopenharmony_ci# define GRPH_ENDIAN_NONE 0 11762306a36Sopenharmony_ci# define GRPH_ENDIAN_8IN16 1 11862306a36Sopenharmony_ci# define GRPH_ENDIAN_8IN32 2 11962306a36Sopenharmony_ci# define GRPH_ENDIAN_8IN64 3 12062306a36Sopenharmony_ci# define GRPH_RED_SEL_R 0 12162306a36Sopenharmony_ci# define GRPH_RED_SEL_G 1 12262306a36Sopenharmony_ci# define GRPH_RED_SEL_B 2 12362306a36Sopenharmony_ci# define GRPH_RED_SEL_A 3 12462306a36Sopenharmony_ci# define GRPH_GREEN_SEL_G 0 12562306a36Sopenharmony_ci# define GRPH_GREEN_SEL_B 1 12662306a36Sopenharmony_ci# define GRPH_GREEN_SEL_A 2 12762306a36Sopenharmony_ci# define GRPH_GREEN_SEL_R 3 12862306a36Sopenharmony_ci# define GRPH_BLUE_SEL_B 0 12962306a36Sopenharmony_ci# define GRPH_BLUE_SEL_A 1 13062306a36Sopenharmony_ci# define GRPH_BLUE_SEL_R 2 13162306a36Sopenharmony_ci# define GRPH_BLUE_SEL_G 3 13262306a36Sopenharmony_ci# define GRPH_ALPHA_SEL_A 0 13362306a36Sopenharmony_ci# define GRPH_ALPHA_SEL_R 1 13462306a36Sopenharmony_ci# define GRPH_ALPHA_SEL_G 2 13562306a36Sopenharmony_ci# define GRPH_ALPHA_SEL_B 3 13662306a36Sopenharmony_ci# define INPUT_GAMMA_USE_LUT 0 13762306a36Sopenharmony_ci# define INPUT_GAMMA_BYPASS 1 13862306a36Sopenharmony_ci# define INPUT_GAMMA_SRGB_24 2 13962306a36Sopenharmony_ci# define INPUT_GAMMA_XVYCC_222 3 14062306a36Sopenharmony_ci 14162306a36Sopenharmony_ci# define INPUT_CSC_BYPASS 0 14262306a36Sopenharmony_ci# define INPUT_CSC_PROG_COEFF 1 14362306a36Sopenharmony_ci# define INPUT_CSC_PROG_SHARED_MATRIXA 2 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci# define OUTPUT_CSC_BYPASS 0 14662306a36Sopenharmony_ci# define OUTPUT_CSC_TV_RGB 1 14762306a36Sopenharmony_ci# define OUTPUT_CSC_YCBCR_601 2 14862306a36Sopenharmony_ci# define OUTPUT_CSC_YCBCR_709 3 14962306a36Sopenharmony_ci# define OUTPUT_CSC_PROG_COEFF 4 15062306a36Sopenharmony_ci# define OUTPUT_CSC_PROG_SHARED_MATRIXB 5 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci# define DEGAMMA_BYPASS 0 15362306a36Sopenharmony_ci# define DEGAMMA_SRGB_24 1 15462306a36Sopenharmony_ci# define DEGAMMA_XVYCC_222 2 15562306a36Sopenharmony_ci# define GAMUT_REMAP_BYPASS 0 15662306a36Sopenharmony_ci# define GAMUT_REMAP_PROG_COEFF 1 15762306a36Sopenharmony_ci# define GAMUT_REMAP_PROG_SHARED_MATRIXA 2 15862306a36Sopenharmony_ci# define GAMUT_REMAP_PROG_SHARED_MATRIXB 3 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci# define REGAMMA_BYPASS 0 16162306a36Sopenharmony_ci# define REGAMMA_SRGB_24 1 16262306a36Sopenharmony_ci# define REGAMMA_XVYCC_222 2 16362306a36Sopenharmony_ci# define REGAMMA_PROG_A 3 16462306a36Sopenharmony_ci# define REGAMMA_PROG_B 4 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci# define FMT_CLAMP_6BPC 0 16762306a36Sopenharmony_ci# define FMT_CLAMP_8BPC 1 16862306a36Sopenharmony_ci# define FMT_CLAMP_10BPC 2 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci# define HDMI_24BIT_DEEP_COLOR 0 17162306a36Sopenharmony_ci# define HDMI_30BIT_DEEP_COLOR 1 17262306a36Sopenharmony_ci# define HDMI_36BIT_DEEP_COLOR 2 17362306a36Sopenharmony_ci# define HDMI_ACR_HW 0 17462306a36Sopenharmony_ci# define HDMI_ACR_32 1 17562306a36Sopenharmony_ci# define HDMI_ACR_44 2 17662306a36Sopenharmony_ci# define HDMI_ACR_48 3 17762306a36Sopenharmony_ci# define HDMI_ACR_X1 1 17862306a36Sopenharmony_ci# define HDMI_ACR_X2 2 17962306a36Sopenharmony_ci# define HDMI_ACR_X4 4 18062306a36Sopenharmony_ci# define AFMT_AVI_INFO_Y_RGB 0 18162306a36Sopenharmony_ci# define AFMT_AVI_INFO_Y_YCBCR422 1 18262306a36Sopenharmony_ci# define AFMT_AVI_INFO_Y_YCBCR444 2 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci#define NO_AUTO 0 18562306a36Sopenharmony_ci#define ES_AUTO 1 18662306a36Sopenharmony_ci#define GS_AUTO 2 18762306a36Sopenharmony_ci#define ES_AND_GS_AUTO 3 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci# define ARRAY_MODE(x) ((x) << 2) 19062306a36Sopenharmony_ci# define PIPE_CONFIG(x) ((x) << 6) 19162306a36Sopenharmony_ci# define TILE_SPLIT(x) ((x) << 11) 19262306a36Sopenharmony_ci# define MICRO_TILE_MODE_NEW(x) ((x) << 22) 19362306a36Sopenharmony_ci# define SAMPLE_SPLIT(x) ((x) << 25) 19462306a36Sopenharmony_ci# define BANK_WIDTH(x) ((x) << 0) 19562306a36Sopenharmony_ci# define BANK_HEIGHT(x) ((x) << 2) 19662306a36Sopenharmony_ci# define MACRO_TILE_ASPECT(x) ((x) << 4) 19762306a36Sopenharmony_ci# define NUM_BANKS(x) ((x) << 6) 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci#define MSG_ENTER_RLC_SAFE_MODE 1 20062306a36Sopenharmony_ci#define MSG_EXIT_RLC_SAFE_MODE 0 20162306a36Sopenharmony_ci 20262306a36Sopenharmony_ci/* 20362306a36Sopenharmony_ci * PM4 20462306a36Sopenharmony_ci */ 20562306a36Sopenharmony_ci#define PACKET_TYPE0 0 20662306a36Sopenharmony_ci#define PACKET_TYPE1 1 20762306a36Sopenharmony_ci#define PACKET_TYPE2 2 20862306a36Sopenharmony_ci#define PACKET_TYPE3 3 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3) 21162306a36Sopenharmony_ci#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF) 21262306a36Sopenharmony_ci#define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF) 21362306a36Sopenharmony_ci#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF) 21462306a36Sopenharmony_ci#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \ 21562306a36Sopenharmony_ci ((reg) & 0xFFFF) | \ 21662306a36Sopenharmony_ci ((n) & 0x3FFF) << 16) 21762306a36Sopenharmony_ci#define CP_PACKET2 0x80000000 21862306a36Sopenharmony_ci#define PACKET2_PAD_SHIFT 0 21962306a36Sopenharmony_ci#define PACKET2_PAD_MASK (0x3fffffff << 0) 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v))) 22262306a36Sopenharmony_ci 22362306a36Sopenharmony_ci#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \ 22462306a36Sopenharmony_ci (((op) & 0xFF) << 8) | \ 22562306a36Sopenharmony_ci ((n) & 0x3FFF) << 16) 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1) 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci/* Packet 3 types */ 23062306a36Sopenharmony_ci#define PACKET3_NOP 0x10 23162306a36Sopenharmony_ci#define PACKET3_SET_BASE 0x11 23262306a36Sopenharmony_ci#define PACKET3_BASE_INDEX(x) ((x) << 0) 23362306a36Sopenharmony_ci#define CE_PARTITION_BASE 3 23462306a36Sopenharmony_ci#define PACKET3_CLEAR_STATE 0x12 23562306a36Sopenharmony_ci#define PACKET3_INDEX_BUFFER_SIZE 0x13 23662306a36Sopenharmony_ci#define PACKET3_DISPATCH_DIRECT 0x15 23762306a36Sopenharmony_ci#define PACKET3_DISPATCH_INDIRECT 0x16 23862306a36Sopenharmony_ci#define PACKET3_ATOMIC_GDS 0x1D 23962306a36Sopenharmony_ci#define PACKET3_ATOMIC_MEM 0x1E 24062306a36Sopenharmony_ci#define PACKET3_OCCLUSION_QUERY 0x1F 24162306a36Sopenharmony_ci#define PACKET3_SET_PREDICATION 0x20 24262306a36Sopenharmony_ci#define PACKET3_REG_RMW 0x21 24362306a36Sopenharmony_ci#define PACKET3_COND_EXEC 0x22 24462306a36Sopenharmony_ci#define PACKET3_PRED_EXEC 0x23 24562306a36Sopenharmony_ci#define PACKET3_DRAW_INDIRECT 0x24 24662306a36Sopenharmony_ci#define PACKET3_DRAW_INDEX_INDIRECT 0x25 24762306a36Sopenharmony_ci#define PACKET3_INDEX_BASE 0x26 24862306a36Sopenharmony_ci#define PACKET3_DRAW_INDEX_2 0x27 24962306a36Sopenharmony_ci#define PACKET3_CONTEXT_CONTROL 0x28 25062306a36Sopenharmony_ci#define PACKET3_INDEX_TYPE 0x2A 25162306a36Sopenharmony_ci#define PACKET3_DRAW_INDIRECT_MULTI 0x2C 25262306a36Sopenharmony_ci#define PACKET3_DRAW_INDEX_AUTO 0x2D 25362306a36Sopenharmony_ci#define PACKET3_NUM_INSTANCES 0x2F 25462306a36Sopenharmony_ci#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30 25562306a36Sopenharmony_ci#define PACKET3_INDIRECT_BUFFER_CONST 0x33 25662306a36Sopenharmony_ci#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34 25762306a36Sopenharmony_ci#define PACKET3_DRAW_INDEX_OFFSET_2 0x35 25862306a36Sopenharmony_ci#define PACKET3_DRAW_PREAMBLE 0x36 25962306a36Sopenharmony_ci#define PACKET3_WRITE_DATA 0x37 26062306a36Sopenharmony_ci#define WRITE_DATA_DST_SEL(x) ((x) << 8) 26162306a36Sopenharmony_ci /* 0 - register 26262306a36Sopenharmony_ci * 1 - memory (sync - via GRBM) 26362306a36Sopenharmony_ci * 2 - gl2 26462306a36Sopenharmony_ci * 3 - gds 26562306a36Sopenharmony_ci * 4 - reserved 26662306a36Sopenharmony_ci * 5 - memory (async - direct) 26762306a36Sopenharmony_ci */ 26862306a36Sopenharmony_ci#define WR_ONE_ADDR (1 << 16) 26962306a36Sopenharmony_ci#define WR_CONFIRM (1 << 20) 27062306a36Sopenharmony_ci#define WRITE_DATA_CACHE_POLICY(x) ((x) << 25) 27162306a36Sopenharmony_ci /* 0 - LRU 27262306a36Sopenharmony_ci * 1 - Stream 27362306a36Sopenharmony_ci */ 27462306a36Sopenharmony_ci#define WRITE_DATA_ENGINE_SEL(x) ((x) << 30) 27562306a36Sopenharmony_ci /* 0 - me 27662306a36Sopenharmony_ci * 1 - pfp 27762306a36Sopenharmony_ci * 2 - ce 27862306a36Sopenharmony_ci */ 27962306a36Sopenharmony_ci#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38 28062306a36Sopenharmony_ci#define PACKET3_MEM_SEMAPHORE 0x39 28162306a36Sopenharmony_ci# define PACKET3_SEM_USE_MAILBOX (0x1 << 16) 28262306a36Sopenharmony_ci# define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */ 28362306a36Sopenharmony_ci# define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */ 28462306a36Sopenharmony_ci# define PACKET3_SEM_SEL_SIGNAL (0x6 << 29) 28562306a36Sopenharmony_ci# define PACKET3_SEM_SEL_WAIT (0x7 << 29) 28662306a36Sopenharmony_ci#define PACKET3_COPY_DW 0x3B 28762306a36Sopenharmony_ci#define PACKET3_WAIT_REG_MEM 0x3C 28862306a36Sopenharmony_ci#define WAIT_REG_MEM_FUNCTION(x) ((x) << 0) 28962306a36Sopenharmony_ci /* 0 - always 29062306a36Sopenharmony_ci * 1 - < 29162306a36Sopenharmony_ci * 2 - <= 29262306a36Sopenharmony_ci * 3 - == 29362306a36Sopenharmony_ci * 4 - != 29462306a36Sopenharmony_ci * 5 - >= 29562306a36Sopenharmony_ci * 6 - > 29662306a36Sopenharmony_ci */ 29762306a36Sopenharmony_ci#define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4) 29862306a36Sopenharmony_ci /* 0 - reg 29962306a36Sopenharmony_ci * 1 - mem 30062306a36Sopenharmony_ci */ 30162306a36Sopenharmony_ci#define WAIT_REG_MEM_OPERATION(x) ((x) << 6) 30262306a36Sopenharmony_ci /* 0 - wait_reg_mem 30362306a36Sopenharmony_ci * 1 - wr_wait_wr_reg 30462306a36Sopenharmony_ci */ 30562306a36Sopenharmony_ci#define WAIT_REG_MEM_ENGINE(x) ((x) << 8) 30662306a36Sopenharmony_ci /* 0 - me 30762306a36Sopenharmony_ci * 1 - pfp 30862306a36Sopenharmony_ci */ 30962306a36Sopenharmony_ci#define PACKET3_INDIRECT_BUFFER 0x3F 31062306a36Sopenharmony_ci#define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22) 31162306a36Sopenharmony_ci#define INDIRECT_BUFFER_VALID (1 << 23) 31262306a36Sopenharmony_ci#define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28) 31362306a36Sopenharmony_ci /* 0 - LRU 31462306a36Sopenharmony_ci * 1 - Stream 31562306a36Sopenharmony_ci * 2 - Bypass 31662306a36Sopenharmony_ci */ 31762306a36Sopenharmony_ci#define PACKET3_COPY_DATA 0x40 31862306a36Sopenharmony_ci#define PACKET3_PFP_SYNC_ME 0x42 31962306a36Sopenharmony_ci#define PACKET3_SURFACE_SYNC 0x43 32062306a36Sopenharmony_ci# define PACKET3_DEST_BASE_0_ENA (1 << 0) 32162306a36Sopenharmony_ci# define PACKET3_DEST_BASE_1_ENA (1 << 1) 32262306a36Sopenharmony_ci# define PACKET3_CB0_DEST_BASE_ENA (1 << 6) 32362306a36Sopenharmony_ci# define PACKET3_CB1_DEST_BASE_ENA (1 << 7) 32462306a36Sopenharmony_ci# define PACKET3_CB2_DEST_BASE_ENA (1 << 8) 32562306a36Sopenharmony_ci# define PACKET3_CB3_DEST_BASE_ENA (1 << 9) 32662306a36Sopenharmony_ci# define PACKET3_CB4_DEST_BASE_ENA (1 << 10) 32762306a36Sopenharmony_ci# define PACKET3_CB5_DEST_BASE_ENA (1 << 11) 32862306a36Sopenharmony_ci# define PACKET3_CB6_DEST_BASE_ENA (1 << 12) 32962306a36Sopenharmony_ci# define PACKET3_CB7_DEST_BASE_ENA (1 << 13) 33062306a36Sopenharmony_ci# define PACKET3_DB_DEST_BASE_ENA (1 << 14) 33162306a36Sopenharmony_ci# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15) 33262306a36Sopenharmony_ci# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */ 33362306a36Sopenharmony_ci# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */ 33462306a36Sopenharmony_ci# define PACKET3_DEST_BASE_2_ENA (1 << 19) 33562306a36Sopenharmony_ci# define PACKET3_DEST_BASE_3_ENA (1 << 21) 33662306a36Sopenharmony_ci# define PACKET3_TCL1_ACTION_ENA (1 << 22) 33762306a36Sopenharmony_ci# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */ 33862306a36Sopenharmony_ci# define PACKET3_CB_ACTION_ENA (1 << 25) 33962306a36Sopenharmony_ci# define PACKET3_DB_ACTION_ENA (1 << 26) 34062306a36Sopenharmony_ci# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27) 34162306a36Sopenharmony_ci# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28) 34262306a36Sopenharmony_ci# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29) 34362306a36Sopenharmony_ci#define PACKET3_COND_WRITE 0x45 34462306a36Sopenharmony_ci#define PACKET3_EVENT_WRITE 0x46 34562306a36Sopenharmony_ci#define EVENT_TYPE(x) ((x) << 0) 34662306a36Sopenharmony_ci#define EVENT_INDEX(x) ((x) << 8) 34762306a36Sopenharmony_ci /* 0 - any non-TS event 34862306a36Sopenharmony_ci * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_* 34962306a36Sopenharmony_ci * 2 - SAMPLE_PIPELINESTAT 35062306a36Sopenharmony_ci * 3 - SAMPLE_STREAMOUTSTAT* 35162306a36Sopenharmony_ci * 4 - *S_PARTIAL_FLUSH 35262306a36Sopenharmony_ci * 5 - EOP events 35362306a36Sopenharmony_ci * 6 - EOS events 35462306a36Sopenharmony_ci */ 35562306a36Sopenharmony_ci#define PACKET3_EVENT_WRITE_EOP 0x47 35662306a36Sopenharmony_ci#define EOP_TCL1_VOL_ACTION_EN (1 << 12) 35762306a36Sopenharmony_ci#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */ 35862306a36Sopenharmony_ci#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */ 35962306a36Sopenharmony_ci#define EOP_TCL1_ACTION_EN (1 << 16) 36062306a36Sopenharmony_ci#define EOP_TC_ACTION_EN (1 << 17) /* L2 */ 36162306a36Sopenharmony_ci#define EOP_TCL2_VOLATILE (1 << 24) 36262306a36Sopenharmony_ci#define EOP_CACHE_POLICY(x) ((x) << 25) 36362306a36Sopenharmony_ci /* 0 - LRU 36462306a36Sopenharmony_ci * 1 - Stream 36562306a36Sopenharmony_ci * 2 - Bypass 36662306a36Sopenharmony_ci */ 36762306a36Sopenharmony_ci#define DATA_SEL(x) ((x) << 29) 36862306a36Sopenharmony_ci /* 0 - discard 36962306a36Sopenharmony_ci * 1 - send low 32bit data 37062306a36Sopenharmony_ci * 2 - send 64bit data 37162306a36Sopenharmony_ci * 3 - send 64bit GPU counter value 37262306a36Sopenharmony_ci * 4 - send 64bit sys counter value 37362306a36Sopenharmony_ci */ 37462306a36Sopenharmony_ci#define INT_SEL(x) ((x) << 24) 37562306a36Sopenharmony_ci /* 0 - none 37662306a36Sopenharmony_ci * 1 - interrupt only (DATA_SEL = 0) 37762306a36Sopenharmony_ci * 2 - interrupt when data write is confirmed 37862306a36Sopenharmony_ci */ 37962306a36Sopenharmony_ci#define DST_SEL(x) ((x) << 16) 38062306a36Sopenharmony_ci /* 0 - MC 38162306a36Sopenharmony_ci * 1 - TC/L2 38262306a36Sopenharmony_ci */ 38362306a36Sopenharmony_ci#define PACKET3_EVENT_WRITE_EOS 0x48 38462306a36Sopenharmony_ci#define PACKET3_RELEASE_MEM 0x49 38562306a36Sopenharmony_ci#define PACKET3_PREAMBLE_CNTL 0x4A 38662306a36Sopenharmony_ci# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28) 38762306a36Sopenharmony_ci# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28) 38862306a36Sopenharmony_ci#define PACKET3_DMA_DATA 0x50 38962306a36Sopenharmony_ci/* 1. header 39062306a36Sopenharmony_ci * 2. CONTROL 39162306a36Sopenharmony_ci * 3. SRC_ADDR_LO or DATA [31:0] 39262306a36Sopenharmony_ci * 4. SRC_ADDR_HI [31:0] 39362306a36Sopenharmony_ci * 5. DST_ADDR_LO [31:0] 39462306a36Sopenharmony_ci * 6. DST_ADDR_HI [7:0] 39562306a36Sopenharmony_ci * 7. COMMAND [30:21] | BYTE_COUNT [20:0] 39662306a36Sopenharmony_ci */ 39762306a36Sopenharmony_ci/* CONTROL */ 39862306a36Sopenharmony_ci# define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0) 39962306a36Sopenharmony_ci /* 0 - ME 40062306a36Sopenharmony_ci * 1 - PFP 40162306a36Sopenharmony_ci */ 40262306a36Sopenharmony_ci# define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13) 40362306a36Sopenharmony_ci /* 0 - LRU 40462306a36Sopenharmony_ci * 1 - Stream 40562306a36Sopenharmony_ci * 2 - Bypass 40662306a36Sopenharmony_ci */ 40762306a36Sopenharmony_ci# define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15) 40862306a36Sopenharmony_ci# define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20) 40962306a36Sopenharmony_ci /* 0 - DST_ADDR using DAS 41062306a36Sopenharmony_ci * 1 - GDS 41162306a36Sopenharmony_ci * 3 - DST_ADDR using L2 41262306a36Sopenharmony_ci */ 41362306a36Sopenharmony_ci# define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25) 41462306a36Sopenharmony_ci /* 0 - LRU 41562306a36Sopenharmony_ci * 1 - Stream 41662306a36Sopenharmony_ci * 2 - Bypass 41762306a36Sopenharmony_ci */ 41862306a36Sopenharmony_ci# define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27) 41962306a36Sopenharmony_ci# define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29) 42062306a36Sopenharmony_ci /* 0 - SRC_ADDR using SAS 42162306a36Sopenharmony_ci * 1 - GDS 42262306a36Sopenharmony_ci * 2 - DATA 42362306a36Sopenharmony_ci * 3 - SRC_ADDR using L2 42462306a36Sopenharmony_ci */ 42562306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CP_SYNC (1 << 31) 42662306a36Sopenharmony_ci/* COMMAND */ 42762306a36Sopenharmony_ci# define PACKET3_DMA_DATA_DIS_WC (1 << 21) 42862306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22) 42962306a36Sopenharmony_ci /* 0 - none 43062306a36Sopenharmony_ci * 1 - 8 in 16 43162306a36Sopenharmony_ci * 2 - 8 in 32 43262306a36Sopenharmony_ci * 3 - 8 in 64 43362306a36Sopenharmony_ci */ 43462306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24) 43562306a36Sopenharmony_ci /* 0 - none 43662306a36Sopenharmony_ci * 1 - 8 in 16 43762306a36Sopenharmony_ci * 2 - 8 in 32 43862306a36Sopenharmony_ci * 3 - 8 in 64 43962306a36Sopenharmony_ci */ 44062306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_SAS (1 << 26) 44162306a36Sopenharmony_ci /* 0 - memory 44262306a36Sopenharmony_ci * 1 - register 44362306a36Sopenharmony_ci */ 44462306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_DAS (1 << 27) 44562306a36Sopenharmony_ci /* 0 - memory 44662306a36Sopenharmony_ci * 1 - register 44762306a36Sopenharmony_ci */ 44862306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_SAIC (1 << 28) 44962306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_DAIC (1 << 29) 45062306a36Sopenharmony_ci# define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30) 45162306a36Sopenharmony_ci#define PACKET3_ACQUIRE_MEM 0x58 45262306a36Sopenharmony_ci#define PACKET3_REWIND 0x59 45362306a36Sopenharmony_ci#define PACKET3_LOAD_UCONFIG_REG 0x5E 45462306a36Sopenharmony_ci#define PACKET3_LOAD_SH_REG 0x5F 45562306a36Sopenharmony_ci#define PACKET3_LOAD_CONFIG_REG 0x60 45662306a36Sopenharmony_ci#define PACKET3_LOAD_CONTEXT_REG 0x61 45762306a36Sopenharmony_ci#define PACKET3_SET_CONFIG_REG 0x68 45862306a36Sopenharmony_ci#define PACKET3_SET_CONFIG_REG_START 0x00002000 45962306a36Sopenharmony_ci#define PACKET3_SET_CONFIG_REG_END 0x00002c00 46062306a36Sopenharmony_ci#define PACKET3_SET_CONTEXT_REG 0x69 46162306a36Sopenharmony_ci#define PACKET3_SET_CONTEXT_REG_START 0x0000a000 46262306a36Sopenharmony_ci#define PACKET3_SET_CONTEXT_REG_END 0x0000a400 46362306a36Sopenharmony_ci#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73 46462306a36Sopenharmony_ci#define PACKET3_SET_SH_REG 0x76 46562306a36Sopenharmony_ci#define PACKET3_SET_SH_REG_START 0x00002c00 46662306a36Sopenharmony_ci#define PACKET3_SET_SH_REG_END 0x00003000 46762306a36Sopenharmony_ci#define PACKET3_SET_SH_REG_OFFSET 0x77 46862306a36Sopenharmony_ci#define PACKET3_SET_QUEUE_REG 0x78 46962306a36Sopenharmony_ci#define PACKET3_SET_UCONFIG_REG 0x79 47062306a36Sopenharmony_ci#define PACKET3_SET_UCONFIG_REG_START 0x0000c000 47162306a36Sopenharmony_ci#define PACKET3_SET_UCONFIG_REG_END 0x0000c400 47262306a36Sopenharmony_ci#define PACKET3_SCRATCH_RAM_WRITE 0x7D 47362306a36Sopenharmony_ci#define PACKET3_SCRATCH_RAM_READ 0x7E 47462306a36Sopenharmony_ci#define PACKET3_LOAD_CONST_RAM 0x80 47562306a36Sopenharmony_ci#define PACKET3_WRITE_CONST_RAM 0x81 47662306a36Sopenharmony_ci#define PACKET3_DUMP_CONST_RAM 0x83 47762306a36Sopenharmony_ci#define PACKET3_INCREMENT_CE_COUNTER 0x84 47862306a36Sopenharmony_ci#define PACKET3_INCREMENT_DE_COUNTER 0x85 47962306a36Sopenharmony_ci#define PACKET3_WAIT_ON_CE_COUNTER 0x86 48062306a36Sopenharmony_ci#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88 48162306a36Sopenharmony_ci#define PACKET3_SWITCH_BUFFER 0x8B 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci/* SDMA - first instance at 0xd000, second at 0xd800 */ 48462306a36Sopenharmony_ci#define SDMA0_REGISTER_OFFSET 0x0 /* not a register */ 48562306a36Sopenharmony_ci#define SDMA1_REGISTER_OFFSET 0x200 /* not a register */ 48662306a36Sopenharmony_ci#define SDMA_MAX_INSTANCE 2 48762306a36Sopenharmony_ci 48862306a36Sopenharmony_ci#define SDMA_PACKET(op, sub_op, e) ((((e) & 0xFFFF) << 16) | \ 48962306a36Sopenharmony_ci (((sub_op) & 0xFF) << 8) | \ 49062306a36Sopenharmony_ci (((op) & 0xFF) << 0)) 49162306a36Sopenharmony_ci/* sDMA opcodes */ 49262306a36Sopenharmony_ci#define SDMA_OPCODE_NOP 0 49362306a36Sopenharmony_ci# define SDMA_NOP_COUNT(x) (((x) & 0x3FFF) << 16) 49462306a36Sopenharmony_ci#define SDMA_OPCODE_COPY 1 49562306a36Sopenharmony_ci# define SDMA_COPY_SUB_OPCODE_LINEAR 0 49662306a36Sopenharmony_ci# define SDMA_COPY_SUB_OPCODE_TILED 1 49762306a36Sopenharmony_ci# define SDMA_COPY_SUB_OPCODE_SOA 3 49862306a36Sopenharmony_ci# define SDMA_COPY_SUB_OPCODE_LINEAR_SUB_WINDOW 4 49962306a36Sopenharmony_ci# define SDMA_COPY_SUB_OPCODE_TILED_SUB_WINDOW 5 50062306a36Sopenharmony_ci# define SDMA_COPY_SUB_OPCODE_T2T_SUB_WINDOW 6 50162306a36Sopenharmony_ci#define SDMA_OPCODE_WRITE 2 50262306a36Sopenharmony_ci# define SDMA_WRITE_SUB_OPCODE_LINEAR 0 50362306a36Sopenharmony_ci# define SDMA_WRITE_SUB_OPCODE_TILED 1 50462306a36Sopenharmony_ci#define SDMA_OPCODE_INDIRECT_BUFFER 4 50562306a36Sopenharmony_ci#define SDMA_OPCODE_FENCE 5 50662306a36Sopenharmony_ci#define SDMA_OPCODE_TRAP 6 50762306a36Sopenharmony_ci#define SDMA_OPCODE_SEMAPHORE 7 50862306a36Sopenharmony_ci# define SDMA_SEMAPHORE_EXTRA_O (1 << 13) 50962306a36Sopenharmony_ci /* 0 - increment 51062306a36Sopenharmony_ci * 1 - write 1 51162306a36Sopenharmony_ci */ 51262306a36Sopenharmony_ci# define SDMA_SEMAPHORE_EXTRA_S (1 << 14) 51362306a36Sopenharmony_ci /* 0 - wait 51462306a36Sopenharmony_ci * 1 - signal 51562306a36Sopenharmony_ci */ 51662306a36Sopenharmony_ci# define SDMA_SEMAPHORE_EXTRA_M (1 << 15) 51762306a36Sopenharmony_ci /* mailbox */ 51862306a36Sopenharmony_ci#define SDMA_OPCODE_POLL_REG_MEM 8 51962306a36Sopenharmony_ci# define SDMA_POLL_REG_MEM_EXTRA_OP(x) ((x) << 10) 52062306a36Sopenharmony_ci /* 0 - wait_reg_mem 52162306a36Sopenharmony_ci * 1 - wr_wait_wr_reg 52262306a36Sopenharmony_ci */ 52362306a36Sopenharmony_ci# define SDMA_POLL_REG_MEM_EXTRA_FUNC(x) ((x) << 12) 52462306a36Sopenharmony_ci /* 0 - always 52562306a36Sopenharmony_ci * 1 - < 52662306a36Sopenharmony_ci * 2 - <= 52762306a36Sopenharmony_ci * 3 - == 52862306a36Sopenharmony_ci * 4 - != 52962306a36Sopenharmony_ci * 5 - >= 53062306a36Sopenharmony_ci * 6 - > 53162306a36Sopenharmony_ci */ 53262306a36Sopenharmony_ci# define SDMA_POLL_REG_MEM_EXTRA_M (1 << 15) 53362306a36Sopenharmony_ci /* 0 = register 53462306a36Sopenharmony_ci * 1 = memory 53562306a36Sopenharmony_ci */ 53662306a36Sopenharmony_ci#define SDMA_OPCODE_COND_EXEC 9 53762306a36Sopenharmony_ci#define SDMA_OPCODE_CONSTANT_FILL 11 53862306a36Sopenharmony_ci# define SDMA_CONSTANT_FILL_EXTRA_SIZE(x) ((x) << 14) 53962306a36Sopenharmony_ci /* 0 = byte fill 54062306a36Sopenharmony_ci * 2 = DW fill 54162306a36Sopenharmony_ci */ 54262306a36Sopenharmony_ci#define SDMA_OPCODE_GENERATE_PTE_PDE 12 54362306a36Sopenharmony_ci#define SDMA_OPCODE_TIMESTAMP 13 54462306a36Sopenharmony_ci# define SDMA_TIMESTAMP_SUB_OPCODE_SET_LOCAL 0 54562306a36Sopenharmony_ci# define SDMA_TIMESTAMP_SUB_OPCODE_GET_LOCAL 1 54662306a36Sopenharmony_ci# define SDMA_TIMESTAMP_SUB_OPCODE_GET_GLOBAL 2 54762306a36Sopenharmony_ci#define SDMA_OPCODE_SRBM_WRITE 14 54862306a36Sopenharmony_ci# define SDMA_SRBM_WRITE_EXTRA_BYTE_ENABLE(x) ((x) << 12) 54962306a36Sopenharmony_ci /* byte mask */ 55062306a36Sopenharmony_ci 55162306a36Sopenharmony_ci#define VCE_CMD_NO_OP 0x00000000 55262306a36Sopenharmony_ci#define VCE_CMD_END 0x00000001 55362306a36Sopenharmony_ci#define VCE_CMD_IB 0x00000002 55462306a36Sopenharmony_ci#define VCE_CMD_FENCE 0x00000003 55562306a36Sopenharmony_ci#define VCE_CMD_TRAP 0x00000004 55662306a36Sopenharmony_ci#define VCE_CMD_IB_AUTO 0x00000005 55762306a36Sopenharmony_ci#define VCE_CMD_SEMAPHORE 0x00000006 55862306a36Sopenharmony_ci 55962306a36Sopenharmony_ci/* if PTR32, these are the bases for scratch and lds */ 56062306a36Sopenharmony_ci#define PRIVATE_BASE(x) ((x) << 0) /* scratch */ 56162306a36Sopenharmony_ci#define SHARED_BASE(x) ((x) << 16) /* LDS */ 56262306a36Sopenharmony_ci 56362306a36Sopenharmony_ci#define KFD_CIK_SDMA_QUEUE_OFFSET (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL) 56462306a36Sopenharmony_ci 56562306a36Sopenharmony_ci/* valid for both DEFAULT_MTYPE and APE1_MTYPE */ 56662306a36Sopenharmony_cienum { 56762306a36Sopenharmony_ci MTYPE_CACHED = 0, 56862306a36Sopenharmony_ci MTYPE_NONCACHED = 3 56962306a36Sopenharmony_ci}; 57062306a36Sopenharmony_ci 57162306a36Sopenharmony_ci/* mmPA_SC_RASTER_CONFIG mask */ 57262306a36Sopenharmony_ci#define RB_MAP_PKR0(x) ((x) << 0) 57362306a36Sopenharmony_ci#define RB_MAP_PKR0_MASK (0x3 << 0) 57462306a36Sopenharmony_ci#define RB_MAP_PKR1(x) ((x) << 2) 57562306a36Sopenharmony_ci#define RB_MAP_PKR1_MASK (0x3 << 2) 57662306a36Sopenharmony_ci#define RB_XSEL2(x) ((x) << 4) 57762306a36Sopenharmony_ci#define RB_XSEL2_MASK (0x3 << 4) 57862306a36Sopenharmony_ci#define RB_XSEL (1 << 6) 57962306a36Sopenharmony_ci#define RB_YSEL (1 << 7) 58062306a36Sopenharmony_ci#define PKR_MAP(x) ((x) << 8) 58162306a36Sopenharmony_ci#define PKR_MAP_MASK (0x3 << 8) 58262306a36Sopenharmony_ci#define PKR_XSEL(x) ((x) << 10) 58362306a36Sopenharmony_ci#define PKR_XSEL_MASK (0x3 << 10) 58462306a36Sopenharmony_ci#define PKR_YSEL(x) ((x) << 12) 58562306a36Sopenharmony_ci#define PKR_YSEL_MASK (0x3 << 12) 58662306a36Sopenharmony_ci#define SC_MAP(x) ((x) << 16) 58762306a36Sopenharmony_ci#define SC_MAP_MASK (0x3 << 16) 58862306a36Sopenharmony_ci#define SC_XSEL(x) ((x) << 18) 58962306a36Sopenharmony_ci#define SC_XSEL_MASK (0x3 << 18) 59062306a36Sopenharmony_ci#define SC_YSEL(x) ((x) << 20) 59162306a36Sopenharmony_ci#define SC_YSEL_MASK (0x3 << 20) 59262306a36Sopenharmony_ci#define SE_MAP(x) ((x) << 24) 59362306a36Sopenharmony_ci#define SE_MAP_MASK (0x3 << 24) 59462306a36Sopenharmony_ci#define SE_XSEL(x) ((x) << 26) 59562306a36Sopenharmony_ci#define SE_XSEL_MASK (0x3 << 26) 59662306a36Sopenharmony_ci#define SE_YSEL(x) ((x) << 28) 59762306a36Sopenharmony_ci#define SE_YSEL_MASK (0x3 << 28) 59862306a36Sopenharmony_ci 59962306a36Sopenharmony_ci/* mmPA_SC_RASTER_CONFIG_1 mask */ 60062306a36Sopenharmony_ci#define SE_PAIR_MAP(x) ((x) << 0) 60162306a36Sopenharmony_ci#define SE_PAIR_MAP_MASK (0x3 << 0) 60262306a36Sopenharmony_ci#define SE_PAIR_XSEL(x) ((x) << 2) 60362306a36Sopenharmony_ci#define SE_PAIR_XSEL_MASK (0x3 << 2) 60462306a36Sopenharmony_ci#define SE_PAIR_YSEL(x) ((x) << 4) 60562306a36Sopenharmony_ci#define SE_PAIR_YSEL_MASK (0x3 << 4) 60662306a36Sopenharmony_ci 60762306a36Sopenharmony_ci#endif 608