162306a36Sopenharmony_ci/*
262306a36Sopenharmony_ci * Copyright 2012 Advanced Micro Devices, Inc.
362306a36Sopenharmony_ci *
462306a36Sopenharmony_ci * Permission is hereby granted, free of charge, to any person obtaining a
562306a36Sopenharmony_ci * copy of this software and associated documentation files (the "Software"),
662306a36Sopenharmony_ci * to deal in the Software without restriction, including without limitation
762306a36Sopenharmony_ci * the rights to use, copy, modify, merge, publish, distribute, sublicense,
862306a36Sopenharmony_ci * and/or sell copies of the Software, and to permit persons to whom the
962306a36Sopenharmony_ci * Software is furnished to do so, subject to the following conditions:
1062306a36Sopenharmony_ci *
1162306a36Sopenharmony_ci * The above copyright notice and this permission notice shall be included in
1262306a36Sopenharmony_ci * all copies or substantial portions of the Software.
1362306a36Sopenharmony_ci *
1462306a36Sopenharmony_ci * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1562306a36Sopenharmony_ci * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1662306a36Sopenharmony_ci * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1762306a36Sopenharmony_ci * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1862306a36Sopenharmony_ci * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1962306a36Sopenharmony_ci * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2062306a36Sopenharmony_ci * OTHER DEALINGS IN THE SOFTWARE.
2162306a36Sopenharmony_ci *
2262306a36Sopenharmony_ci */
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci#include <linux/pci.h>
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci#include "amdgpu.h"
2762306a36Sopenharmony_ci#include "amdgpu_ih.h"
2862306a36Sopenharmony_ci#include "cikd.h"
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci#include "bif/bif_4_1_d.h"
3162306a36Sopenharmony_ci#include "bif/bif_4_1_sh_mask.h"
3262306a36Sopenharmony_ci
3362306a36Sopenharmony_ci#include "oss/oss_2_0_d.h"
3462306a36Sopenharmony_ci#include "oss/oss_2_0_sh_mask.h"
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci/*
3762306a36Sopenharmony_ci * Interrupts
3862306a36Sopenharmony_ci * Starting with r6xx, interrupts are handled via a ring buffer.
3962306a36Sopenharmony_ci * Ring buffers are areas of GPU accessible memory that the GPU
4062306a36Sopenharmony_ci * writes interrupt vectors into and the host reads vectors out of.
4162306a36Sopenharmony_ci * There is a rptr (read pointer) that determines where the
4262306a36Sopenharmony_ci * host is currently reading, and a wptr (write pointer)
4362306a36Sopenharmony_ci * which determines where the GPU has written.  When the
4462306a36Sopenharmony_ci * pointers are equal, the ring is idle.  When the GPU
4562306a36Sopenharmony_ci * writes vectors to the ring buffer, it increments the
4662306a36Sopenharmony_ci * wptr.  When there is an interrupt, the host then starts
4762306a36Sopenharmony_ci * fetching commands and processing them until the pointers are
4862306a36Sopenharmony_ci * equal again at which point it updates the rptr.
4962306a36Sopenharmony_ci */
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_cistatic void cik_ih_set_interrupt_funcs(struct amdgpu_device *adev);
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci/**
5462306a36Sopenharmony_ci * cik_ih_enable_interrupts - Enable the interrupt ring buffer
5562306a36Sopenharmony_ci *
5662306a36Sopenharmony_ci * @adev: amdgpu_device pointer
5762306a36Sopenharmony_ci *
5862306a36Sopenharmony_ci * Enable the interrupt ring buffer (CIK).
5962306a36Sopenharmony_ci */
6062306a36Sopenharmony_cistatic void cik_ih_enable_interrupts(struct amdgpu_device *adev)
6162306a36Sopenharmony_ci{
6262306a36Sopenharmony_ci	u32 ih_cntl = RREG32(mmIH_CNTL);
6362306a36Sopenharmony_ci	u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci	ih_cntl |= IH_CNTL__ENABLE_INTR_MASK;
6662306a36Sopenharmony_ci	ih_rb_cntl |= IH_RB_CNTL__RB_ENABLE_MASK;
6762306a36Sopenharmony_ci	WREG32(mmIH_CNTL, ih_cntl);
6862306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, ih_rb_cntl);
6962306a36Sopenharmony_ci	adev->irq.ih.enabled = true;
7062306a36Sopenharmony_ci}
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci/**
7362306a36Sopenharmony_ci * cik_ih_disable_interrupts - Disable the interrupt ring buffer
7462306a36Sopenharmony_ci *
7562306a36Sopenharmony_ci * @adev: amdgpu_device pointer
7662306a36Sopenharmony_ci *
7762306a36Sopenharmony_ci * Disable the interrupt ring buffer (CIK).
7862306a36Sopenharmony_ci */
7962306a36Sopenharmony_cistatic void cik_ih_disable_interrupts(struct amdgpu_device *adev)
8062306a36Sopenharmony_ci{
8162306a36Sopenharmony_ci	u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL);
8262306a36Sopenharmony_ci	u32 ih_cntl = RREG32(mmIH_CNTL);
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci	ih_rb_cntl &= ~IH_RB_CNTL__RB_ENABLE_MASK;
8562306a36Sopenharmony_ci	ih_cntl &= ~IH_CNTL__ENABLE_INTR_MASK;
8662306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, ih_rb_cntl);
8762306a36Sopenharmony_ci	WREG32(mmIH_CNTL, ih_cntl);
8862306a36Sopenharmony_ci	/* set rptr, wptr to 0 */
8962306a36Sopenharmony_ci	WREG32(mmIH_RB_RPTR, 0);
9062306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR, 0);
9162306a36Sopenharmony_ci	adev->irq.ih.enabled = false;
9262306a36Sopenharmony_ci	adev->irq.ih.rptr = 0;
9362306a36Sopenharmony_ci}
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci/**
9662306a36Sopenharmony_ci * cik_ih_irq_init - init and enable the interrupt ring
9762306a36Sopenharmony_ci *
9862306a36Sopenharmony_ci * @adev: amdgpu_device pointer
9962306a36Sopenharmony_ci *
10062306a36Sopenharmony_ci * Allocate a ring buffer for the interrupt controller,
10162306a36Sopenharmony_ci * enable the RLC, disable interrupts, enable the IH
10262306a36Sopenharmony_ci * ring buffer and enable it (CIK).
10362306a36Sopenharmony_ci * Called at device load and reume.
10462306a36Sopenharmony_ci * Returns 0 for success, errors for failure.
10562306a36Sopenharmony_ci */
10662306a36Sopenharmony_cistatic int cik_ih_irq_init(struct amdgpu_device *adev)
10762306a36Sopenharmony_ci{
10862306a36Sopenharmony_ci	struct amdgpu_ih_ring *ih = &adev->irq.ih;
10962306a36Sopenharmony_ci	int rb_bufsz;
11062306a36Sopenharmony_ci	u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci	/* disable irqs */
11362306a36Sopenharmony_ci	cik_ih_disable_interrupts(adev);
11462306a36Sopenharmony_ci
11562306a36Sopenharmony_ci	/* setup interrupt control */
11662306a36Sopenharmony_ci	WREG32(mmINTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
11762306a36Sopenharmony_ci	interrupt_cntl = RREG32(mmINTERRUPT_CNTL);
11862306a36Sopenharmony_ci	/* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
11962306a36Sopenharmony_ci	 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
12062306a36Sopenharmony_ci	 */
12162306a36Sopenharmony_ci	interrupt_cntl &= ~INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK;
12262306a36Sopenharmony_ci	/* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
12362306a36Sopenharmony_ci	interrupt_cntl &= ~INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK;
12462306a36Sopenharmony_ci	WREG32(mmINTERRUPT_CNTL, interrupt_cntl);
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci	WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8);
12762306a36Sopenharmony_ci	rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4);
12862306a36Sopenharmony_ci
12962306a36Sopenharmony_ci	ih_rb_cntl = (IH_RB_CNTL__WPTR_OVERFLOW_ENABLE_MASK |
13062306a36Sopenharmony_ci		      IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK |
13162306a36Sopenharmony_ci		      (rb_bufsz << 1));
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci	ih_rb_cntl |= IH_RB_CNTL__WPTR_WRITEBACK_ENABLE_MASK;
13462306a36Sopenharmony_ci
13562306a36Sopenharmony_ci	/* set the writeback address whether it's enabled or not */
13662306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(ih->wptr_addr));
13762306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(ih->wptr_addr) & 0xFF);
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci	WREG32(mmIH_RB_CNTL, ih_rb_cntl);
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ci	/* set rptr, wptr to 0 */
14262306a36Sopenharmony_ci	WREG32(mmIH_RB_RPTR, 0);
14362306a36Sopenharmony_ci	WREG32(mmIH_RB_WPTR, 0);
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci	/* Default settings for IH_CNTL (disabled at first) */
14662306a36Sopenharmony_ci	ih_cntl = (0x10 << IH_CNTL__MC_WRREQ_CREDIT__SHIFT) |
14762306a36Sopenharmony_ci		(0x10 << IH_CNTL__MC_WR_CLEAN_CNT__SHIFT) |
14862306a36Sopenharmony_ci		(0 << IH_CNTL__MC_VMID__SHIFT);
14962306a36Sopenharmony_ci	/* IH_CNTL__RPTR_REARM_MASK only works if msi's are enabled */
15062306a36Sopenharmony_ci	if (adev->irq.msi_enabled)
15162306a36Sopenharmony_ci		ih_cntl |= IH_CNTL__RPTR_REARM_MASK;
15262306a36Sopenharmony_ci	WREG32(mmIH_CNTL, ih_cntl);
15362306a36Sopenharmony_ci
15462306a36Sopenharmony_ci	pci_set_master(adev->pdev);
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci	/* enable irqs */
15762306a36Sopenharmony_ci	cik_ih_enable_interrupts(adev);
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci	return 0;
16062306a36Sopenharmony_ci}
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci/**
16362306a36Sopenharmony_ci * cik_ih_irq_disable - disable interrupts
16462306a36Sopenharmony_ci *
16562306a36Sopenharmony_ci * @adev: amdgpu_device pointer
16662306a36Sopenharmony_ci *
16762306a36Sopenharmony_ci * Disable interrupts on the hw (CIK).
16862306a36Sopenharmony_ci */
16962306a36Sopenharmony_cistatic void cik_ih_irq_disable(struct amdgpu_device *adev)
17062306a36Sopenharmony_ci{
17162306a36Sopenharmony_ci	cik_ih_disable_interrupts(adev);
17262306a36Sopenharmony_ci	/* Wait and acknowledge irq */
17362306a36Sopenharmony_ci	mdelay(1);
17462306a36Sopenharmony_ci}
17562306a36Sopenharmony_ci
17662306a36Sopenharmony_ci/**
17762306a36Sopenharmony_ci * cik_ih_get_wptr - get the IH ring buffer wptr
17862306a36Sopenharmony_ci *
17962306a36Sopenharmony_ci * @adev: amdgpu_device pointer
18062306a36Sopenharmony_ci * @ih: IH ring buffer to fetch wptr
18162306a36Sopenharmony_ci *
18262306a36Sopenharmony_ci * Get the IH ring buffer wptr from either the register
18362306a36Sopenharmony_ci * or the writeback memory buffer (CIK).  Also check for
18462306a36Sopenharmony_ci * ring buffer overflow and deal with it.
18562306a36Sopenharmony_ci * Used by cik_irq_process().
18662306a36Sopenharmony_ci * Returns the value of the wptr.
18762306a36Sopenharmony_ci */
18862306a36Sopenharmony_cistatic u32 cik_ih_get_wptr(struct amdgpu_device *adev,
18962306a36Sopenharmony_ci			   struct amdgpu_ih_ring *ih)
19062306a36Sopenharmony_ci{
19162306a36Sopenharmony_ci	u32 wptr, tmp;
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci	wptr = le32_to_cpu(*ih->wptr_cpu);
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	if (wptr & IH_RB_WPTR__RB_OVERFLOW_MASK) {
19662306a36Sopenharmony_ci		wptr &= ~IH_RB_WPTR__RB_OVERFLOW_MASK;
19762306a36Sopenharmony_ci		/* When a ring buffer overflow happen start parsing interrupt
19862306a36Sopenharmony_ci		 * from the last not overwritten vector (wptr + 16). Hopefully
19962306a36Sopenharmony_ci		 * this should allow us to catchup.
20062306a36Sopenharmony_ci		 */
20162306a36Sopenharmony_ci		dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
20262306a36Sopenharmony_ci			 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask);
20362306a36Sopenharmony_ci		ih->rptr = (wptr + 16) & ih->ptr_mask;
20462306a36Sopenharmony_ci		tmp = RREG32(mmIH_RB_CNTL);
20562306a36Sopenharmony_ci		tmp |= IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK;
20662306a36Sopenharmony_ci		WREG32(mmIH_RB_CNTL, tmp);
20762306a36Sopenharmony_ci
20862306a36Sopenharmony_ci		/* Unset the CLEAR_OVERFLOW bit immediately so new overflows
20962306a36Sopenharmony_ci		 * can be detected.
21062306a36Sopenharmony_ci		 */
21162306a36Sopenharmony_ci		tmp &= ~IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK;
21262306a36Sopenharmony_ci		WREG32(mmIH_RB_CNTL, tmp);
21362306a36Sopenharmony_ci	}
21462306a36Sopenharmony_ci	return (wptr & ih->ptr_mask);
21562306a36Sopenharmony_ci}
21662306a36Sopenharmony_ci
21762306a36Sopenharmony_ci/*        CIK IV Ring
21862306a36Sopenharmony_ci * Each IV ring entry is 128 bits:
21962306a36Sopenharmony_ci * [7:0]    - interrupt source id
22062306a36Sopenharmony_ci * [31:8]   - reserved
22162306a36Sopenharmony_ci * [59:32]  - interrupt source data
22262306a36Sopenharmony_ci * [63:60]  - reserved
22362306a36Sopenharmony_ci * [71:64]  - RINGID
22462306a36Sopenharmony_ci *            CP:
22562306a36Sopenharmony_ci *            ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
22662306a36Sopenharmony_ci *            QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
22762306a36Sopenharmony_ci *                     - for gfx, hw shader state (0=PS...5=LS, 6=CS)
22862306a36Sopenharmony_ci *            ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
22962306a36Sopenharmony_ci *            PIPE_ID - ME0 0=3D
23062306a36Sopenharmony_ci *                    - ME1&2 compute dispatcher (4 pipes each)
23162306a36Sopenharmony_ci *            SDMA:
23262306a36Sopenharmony_ci *            INSTANCE_ID [1:0], QUEUE_ID[1:0]
23362306a36Sopenharmony_ci *            INSTANCE_ID - 0 = sdma0, 1 = sdma1
23462306a36Sopenharmony_ci *            QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
23562306a36Sopenharmony_ci * [79:72]  - VMID
23662306a36Sopenharmony_ci * [95:80]  - PASID
23762306a36Sopenharmony_ci * [127:96] - reserved
23862306a36Sopenharmony_ci */
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci /**
24162306a36Sopenharmony_ci * cik_ih_decode_iv - decode an interrupt vector
24262306a36Sopenharmony_ci *
24362306a36Sopenharmony_ci * @adev: amdgpu_device pointer
24462306a36Sopenharmony_ci *
24562306a36Sopenharmony_ci * Decodes the interrupt vector at the current rptr
24662306a36Sopenharmony_ci * position and also advance the position.
24762306a36Sopenharmony_ci */
24862306a36Sopenharmony_cistatic void cik_ih_decode_iv(struct amdgpu_device *adev,
24962306a36Sopenharmony_ci			     struct amdgpu_ih_ring *ih,
25062306a36Sopenharmony_ci			     struct amdgpu_iv_entry *entry)
25162306a36Sopenharmony_ci{
25262306a36Sopenharmony_ci	/* wptr/rptr are in bytes! */
25362306a36Sopenharmony_ci	u32 ring_index = ih->rptr >> 2;
25462306a36Sopenharmony_ci	uint32_t dw[4];
25562306a36Sopenharmony_ci
25662306a36Sopenharmony_ci	dw[0] = le32_to_cpu(ih->ring[ring_index + 0]);
25762306a36Sopenharmony_ci	dw[1] = le32_to_cpu(ih->ring[ring_index + 1]);
25862306a36Sopenharmony_ci	dw[2] = le32_to_cpu(ih->ring[ring_index + 2]);
25962306a36Sopenharmony_ci	dw[3] = le32_to_cpu(ih->ring[ring_index + 3]);
26062306a36Sopenharmony_ci
26162306a36Sopenharmony_ci	entry->client_id = AMDGPU_IRQ_CLIENTID_LEGACY;
26262306a36Sopenharmony_ci	entry->src_id = dw[0] & 0xff;
26362306a36Sopenharmony_ci	entry->src_data[0] = dw[1] & 0xfffffff;
26462306a36Sopenharmony_ci	entry->ring_id = dw[2] & 0xff;
26562306a36Sopenharmony_ci	entry->vmid = (dw[2] >> 8) & 0xff;
26662306a36Sopenharmony_ci	entry->pasid = (dw[2] >> 16) & 0xffff;
26762306a36Sopenharmony_ci
26862306a36Sopenharmony_ci	/* wptr/rptr are in bytes! */
26962306a36Sopenharmony_ci	ih->rptr += 16;
27062306a36Sopenharmony_ci}
27162306a36Sopenharmony_ci
27262306a36Sopenharmony_ci/**
27362306a36Sopenharmony_ci * cik_ih_set_rptr - set the IH ring buffer rptr
27462306a36Sopenharmony_ci *
27562306a36Sopenharmony_ci * @adev: amdgpu_device pointer
27662306a36Sopenharmony_ci * @ih: IH ring buffer to set wptr
27762306a36Sopenharmony_ci *
27862306a36Sopenharmony_ci * Set the IH ring buffer rptr.
27962306a36Sopenharmony_ci */
28062306a36Sopenharmony_cistatic void cik_ih_set_rptr(struct amdgpu_device *adev,
28162306a36Sopenharmony_ci			    struct amdgpu_ih_ring *ih)
28262306a36Sopenharmony_ci{
28362306a36Sopenharmony_ci	WREG32(mmIH_RB_RPTR, ih->rptr);
28462306a36Sopenharmony_ci}
28562306a36Sopenharmony_ci
28662306a36Sopenharmony_cistatic int cik_ih_early_init(void *handle)
28762306a36Sopenharmony_ci{
28862306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
28962306a36Sopenharmony_ci	int ret;
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci	ret = amdgpu_irq_add_domain(adev);
29262306a36Sopenharmony_ci	if (ret)
29362306a36Sopenharmony_ci		return ret;
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci	cik_ih_set_interrupt_funcs(adev);
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci	return 0;
29862306a36Sopenharmony_ci}
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_cistatic int cik_ih_sw_init(void *handle)
30162306a36Sopenharmony_ci{
30262306a36Sopenharmony_ci	int r;
30362306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci	r = amdgpu_ih_ring_init(adev, &adev->irq.ih, 64 * 1024, false);
30662306a36Sopenharmony_ci	if (r)
30762306a36Sopenharmony_ci		return r;
30862306a36Sopenharmony_ci
30962306a36Sopenharmony_ci	r = amdgpu_irq_init(adev);
31062306a36Sopenharmony_ci
31162306a36Sopenharmony_ci	return r;
31262306a36Sopenharmony_ci}
31362306a36Sopenharmony_ci
31462306a36Sopenharmony_cistatic int cik_ih_sw_fini(void *handle)
31562306a36Sopenharmony_ci{
31662306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
31762306a36Sopenharmony_ci
31862306a36Sopenharmony_ci	amdgpu_irq_fini_sw(adev);
31962306a36Sopenharmony_ci	amdgpu_irq_remove_domain(adev);
32062306a36Sopenharmony_ci
32162306a36Sopenharmony_ci	return 0;
32262306a36Sopenharmony_ci}
32362306a36Sopenharmony_ci
32462306a36Sopenharmony_cistatic int cik_ih_hw_init(void *handle)
32562306a36Sopenharmony_ci{
32662306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
32762306a36Sopenharmony_ci
32862306a36Sopenharmony_ci	return cik_ih_irq_init(adev);
32962306a36Sopenharmony_ci}
33062306a36Sopenharmony_ci
33162306a36Sopenharmony_cistatic int cik_ih_hw_fini(void *handle)
33262306a36Sopenharmony_ci{
33362306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
33462306a36Sopenharmony_ci
33562306a36Sopenharmony_ci	cik_ih_irq_disable(adev);
33662306a36Sopenharmony_ci
33762306a36Sopenharmony_ci	return 0;
33862306a36Sopenharmony_ci}
33962306a36Sopenharmony_ci
34062306a36Sopenharmony_cistatic int cik_ih_suspend(void *handle)
34162306a36Sopenharmony_ci{
34262306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
34362306a36Sopenharmony_ci
34462306a36Sopenharmony_ci	return cik_ih_hw_fini(adev);
34562306a36Sopenharmony_ci}
34662306a36Sopenharmony_ci
34762306a36Sopenharmony_cistatic int cik_ih_resume(void *handle)
34862306a36Sopenharmony_ci{
34962306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
35062306a36Sopenharmony_ci
35162306a36Sopenharmony_ci	return cik_ih_hw_init(adev);
35262306a36Sopenharmony_ci}
35362306a36Sopenharmony_ci
35462306a36Sopenharmony_cistatic bool cik_ih_is_idle(void *handle)
35562306a36Sopenharmony_ci{
35662306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
35762306a36Sopenharmony_ci	u32 tmp = RREG32(mmSRBM_STATUS);
35862306a36Sopenharmony_ci
35962306a36Sopenharmony_ci	if (tmp & SRBM_STATUS__IH_BUSY_MASK)
36062306a36Sopenharmony_ci		return false;
36162306a36Sopenharmony_ci
36262306a36Sopenharmony_ci	return true;
36362306a36Sopenharmony_ci}
36462306a36Sopenharmony_ci
36562306a36Sopenharmony_cistatic int cik_ih_wait_for_idle(void *handle)
36662306a36Sopenharmony_ci{
36762306a36Sopenharmony_ci	unsigned i;
36862306a36Sopenharmony_ci	u32 tmp;
36962306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
37062306a36Sopenharmony_ci
37162306a36Sopenharmony_ci	for (i = 0; i < adev->usec_timeout; i++) {
37262306a36Sopenharmony_ci		/* read MC_STATUS */
37362306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_STATUS) & SRBM_STATUS__IH_BUSY_MASK;
37462306a36Sopenharmony_ci		if (!tmp)
37562306a36Sopenharmony_ci			return 0;
37662306a36Sopenharmony_ci		udelay(1);
37762306a36Sopenharmony_ci	}
37862306a36Sopenharmony_ci	return -ETIMEDOUT;
37962306a36Sopenharmony_ci}
38062306a36Sopenharmony_ci
38162306a36Sopenharmony_cistatic int cik_ih_soft_reset(void *handle)
38262306a36Sopenharmony_ci{
38362306a36Sopenharmony_ci	struct amdgpu_device *adev = (struct amdgpu_device *)handle;
38462306a36Sopenharmony_ci
38562306a36Sopenharmony_ci	u32 srbm_soft_reset = 0;
38662306a36Sopenharmony_ci	u32 tmp = RREG32(mmSRBM_STATUS);
38762306a36Sopenharmony_ci
38862306a36Sopenharmony_ci	if (tmp & SRBM_STATUS__IH_BUSY_MASK)
38962306a36Sopenharmony_ci		srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_IH_MASK;
39062306a36Sopenharmony_ci
39162306a36Sopenharmony_ci	if (srbm_soft_reset) {
39262306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_SOFT_RESET);
39362306a36Sopenharmony_ci		tmp |= srbm_soft_reset;
39462306a36Sopenharmony_ci		dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
39562306a36Sopenharmony_ci		WREG32(mmSRBM_SOFT_RESET, tmp);
39662306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_SOFT_RESET);
39762306a36Sopenharmony_ci
39862306a36Sopenharmony_ci		udelay(50);
39962306a36Sopenharmony_ci
40062306a36Sopenharmony_ci		tmp &= ~srbm_soft_reset;
40162306a36Sopenharmony_ci		WREG32(mmSRBM_SOFT_RESET, tmp);
40262306a36Sopenharmony_ci		tmp = RREG32(mmSRBM_SOFT_RESET);
40362306a36Sopenharmony_ci
40462306a36Sopenharmony_ci		/* Wait a little for things to settle down */
40562306a36Sopenharmony_ci		udelay(50);
40662306a36Sopenharmony_ci	}
40762306a36Sopenharmony_ci
40862306a36Sopenharmony_ci	return 0;
40962306a36Sopenharmony_ci}
41062306a36Sopenharmony_ci
41162306a36Sopenharmony_cistatic int cik_ih_set_clockgating_state(void *handle,
41262306a36Sopenharmony_ci					  enum amd_clockgating_state state)
41362306a36Sopenharmony_ci{
41462306a36Sopenharmony_ci	return 0;
41562306a36Sopenharmony_ci}
41662306a36Sopenharmony_ci
41762306a36Sopenharmony_cistatic int cik_ih_set_powergating_state(void *handle,
41862306a36Sopenharmony_ci					  enum amd_powergating_state state)
41962306a36Sopenharmony_ci{
42062306a36Sopenharmony_ci	return 0;
42162306a36Sopenharmony_ci}
42262306a36Sopenharmony_ci
42362306a36Sopenharmony_cistatic const struct amd_ip_funcs cik_ih_ip_funcs = {
42462306a36Sopenharmony_ci	.name = "cik_ih",
42562306a36Sopenharmony_ci	.early_init = cik_ih_early_init,
42662306a36Sopenharmony_ci	.late_init = NULL,
42762306a36Sopenharmony_ci	.sw_init = cik_ih_sw_init,
42862306a36Sopenharmony_ci	.sw_fini = cik_ih_sw_fini,
42962306a36Sopenharmony_ci	.hw_init = cik_ih_hw_init,
43062306a36Sopenharmony_ci	.hw_fini = cik_ih_hw_fini,
43162306a36Sopenharmony_ci	.suspend = cik_ih_suspend,
43262306a36Sopenharmony_ci	.resume = cik_ih_resume,
43362306a36Sopenharmony_ci	.is_idle = cik_ih_is_idle,
43462306a36Sopenharmony_ci	.wait_for_idle = cik_ih_wait_for_idle,
43562306a36Sopenharmony_ci	.soft_reset = cik_ih_soft_reset,
43662306a36Sopenharmony_ci	.set_clockgating_state = cik_ih_set_clockgating_state,
43762306a36Sopenharmony_ci	.set_powergating_state = cik_ih_set_powergating_state,
43862306a36Sopenharmony_ci};
43962306a36Sopenharmony_ci
44062306a36Sopenharmony_cistatic const struct amdgpu_ih_funcs cik_ih_funcs = {
44162306a36Sopenharmony_ci	.get_wptr = cik_ih_get_wptr,
44262306a36Sopenharmony_ci	.decode_iv = cik_ih_decode_iv,
44362306a36Sopenharmony_ci	.set_rptr = cik_ih_set_rptr
44462306a36Sopenharmony_ci};
44562306a36Sopenharmony_ci
44662306a36Sopenharmony_cistatic void cik_ih_set_interrupt_funcs(struct amdgpu_device *adev)
44762306a36Sopenharmony_ci{
44862306a36Sopenharmony_ci	adev->irq.ih_funcs = &cik_ih_funcs;
44962306a36Sopenharmony_ci}
45062306a36Sopenharmony_ci
45162306a36Sopenharmony_ciconst struct amdgpu_ip_block_version cik_ih_ip_block = {
45262306a36Sopenharmony_ci	.type = AMD_IP_BLOCK_TYPE_IH,
45362306a36Sopenharmony_ci	.major = 2,
45462306a36Sopenharmony_ci	.minor = 0,
45562306a36Sopenharmony_ci	.rev = 0,
45662306a36Sopenharmony_ci	.funcs = &cik_ih_ip_funcs,
45762306a36Sopenharmony_ci};
458